blob: 84ebd7188fc6b2bca1ab3117445584b726d6bc16 [file] [log] [blame]
Daniel Vetter0ade6382010-08-24 22:18:41 +02001/* Common header for intel-gtt.ko and i915.ko */
2
3#ifndef _DRM_INTEL_GTT_H
4#define _DRM_INTEL_GTT_H
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00005
6const struct intel_gtt {
7 /* Size of memory reserved for graphics by the BIOS */
8 unsigned int stolen_size;
Daniel Vetter0ade6382010-08-24 22:18:41 +02009 /* Total number of gtt entries. */
10 unsigned int gtt_total_entries;
11 /* Part of the gtt that is mappable by the cpu, for those chips where
12 * this is not the full gtt. */
13 unsigned int gtt_mappable_entries;
Daniel Vetter40807752010-11-06 11:18:58 +010014 /* Whether i915 needs to use the dmar apis or not. */
15 unsigned int needs_dmar : 1;
Ben Widawsky5c042282011-10-17 15:51:55 -070016 /* Whether we idle the gpu before mapping/unmapping */
17 unsigned int do_idle_maps : 1;
Daniel Vetter50a4c4a2012-02-09 17:15:44 +010018 /* Share the scratch page dma with ppgtts. */
19 dma_addr_t scratch_page_dma;
Daniel Vetter428ccb22012-02-09 17:15:45 +010020 /* for ppgtt PDE access */
21 u32 __iomem *gtt;
Daniel Vetterdd2757f2012-06-07 15:55:57 +020022 /* needed for ioremap in drm/i915 */
23 phys_addr_t gma_bus_addr;
Chris Wilsonc64f7ba2010-11-23 14:24:24 +000024} *intel_gtt_get(void);
Daniel Vetter19966752010-09-06 20:08:44 +020025
Daniel Vetter14be93d2012-06-08 15:55:40 +020026int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
27 struct agp_bridge_data *bridge);
28void intel_gmch_remove(void);
29
Daniel Vetter40ce6572010-11-05 18:12:18 +010030void intel_gtt_chipset_flush(void);
Daniel Vetter40807752010-11-06 11:18:58 +010031void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg);
32void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries);
33int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
34 struct scatterlist **sg_list, int *num_sg);
35void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
36 unsigned int sg_len,
37 unsigned int pg_start,
38 unsigned int flags);
39void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
40 struct page **pages, unsigned int flags);
Daniel Vetter23ed9922010-11-05 18:04:52 +010041
42/* Special gtt memory types */
43#define AGP_DCACHE_MEMORY 1
44#define AGP_PHYS_MEMORY 2
45
46/* New caching attributes for gen6/sandybridge */
47#define AGP_USER_CACHED_MEMORY_LLC_MLC (AGP_USER_TYPES + 2)
48#define AGP_USER_UNCACHED_MEMORY (AGP_USER_TYPES + 4)
49
50/* flag for GFDT type */
51#define AGP_USER_CACHED_MEMORY_GFDT (1 << 3)
52
Daniel Vetter650dc072012-04-02 10:08:35 +020053#ifdef CONFIG_INTEL_IOMMU
54extern int intel_iommu_gfx_mapped;
55#endif
56
Daniel Vetter0ade6382010-08-24 22:18:41 +020057#endif