blob: e082dca6feee36c007d1c5b3d27e1e19c702dff5 [file] [log] [blame]
Alex Deucher27849042010-09-09 11:31:13 -04001/*
2 * Copyright 2009 Advanced Micro Devices, Inc.
3 * Copyright 2009 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 */
25
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100028#include "radeon.h"
29
30#include "r600d.h"
31#include "r600_blit_shaders.h"
Ilija Hadzic86a4d692012-02-01 11:42:38 -050032#include "radeon_blit_common.h"
Alex Deucher7dbf41d2011-05-17 05:09:43 -040033
Jerome Glisse3ce0a232009-09-08 10:10:24 +100034/* emits 21 on rv770+, 23 on r600 */
35static void
36set_render_target(struct radeon_device *rdev, int format,
37 int w, int h, u64 gpu_addr)
38{
Christian Könige32eb502011-10-23 12:56:27 +020039 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +100040 u32 cb_color_info;
41 int pitch, slice;
42
Matt Turnerd964fc52010-02-25 04:23:31 +000043 h = ALIGN(h, 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044 if (h < 8)
45 h = 8;
46
Ilija Hadzic3a386122011-10-12 23:29:37 -040047 cb_color_info = CB_FORMAT(format) |
48 CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
49 CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100050 pitch = (w / 8) - 1;
51 slice = ((w * h) / 64) - 1;
52
Christian Könige32eb502011-10-23 12:56:27 +020053 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
54 radeon_ring_write(ring, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
55 radeon_ring_write(ring, gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100056
57 if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +020058 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
59 radeon_ring_write(ring, 2 << 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100060 }
61
Christian Könige32eb502011-10-23 12:56:27 +020062 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
63 radeon_ring_write(ring, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
64 radeon_ring_write(ring, (pitch << 0) | (slice << 10));
Jerome Glisse3ce0a232009-09-08 10:10:24 +100065
Christian Könige32eb502011-10-23 12:56:27 +020066 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
67 radeon_ring_write(ring, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
68 radeon_ring_write(ring, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100069
Christian Könige32eb502011-10-23 12:56:27 +020070 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
71 radeon_ring_write(ring, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
72 radeon_ring_write(ring, cb_color_info);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100073
Christian Könige32eb502011-10-23 12:56:27 +020074 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
75 radeon_ring_write(ring, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
76 radeon_ring_write(ring, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100077
Christian Könige32eb502011-10-23 12:56:27 +020078 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
79 radeon_ring_write(ring, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
80 radeon_ring_write(ring, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100081
Christian Könige32eb502011-10-23 12:56:27 +020082 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
83 radeon_ring_write(ring, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
84 radeon_ring_write(ring, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100085}
86
87/* emits 5dw */
88static void
89cp_set_surface_sync(struct radeon_device *rdev,
90 u32 sync_type, u32 size,
91 u64 mc_addr)
92{
Christian Könige32eb502011-10-23 12:56:27 +020093 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +100094 u32 cp_coher_size;
95
96 if (size == 0xffffffff)
97 cp_coher_size = 0xffffffff;
98 else
99 cp_coher_size = ((size + 255) >> 8);
100
Christian Könige32eb502011-10-23 12:56:27 +0200101 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
102 radeon_ring_write(ring, sync_type);
103 radeon_ring_write(ring, cp_coher_size);
104 radeon_ring_write(ring, mc_addr >> 8);
105 radeon_ring_write(ring, 10); /* poll interval */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000106}
107
108/* emits 21dw + 1 surface sync = 26dw */
109static void
110set_shaders(struct radeon_device *rdev)
111{
Christian Könige32eb502011-10-23 12:56:27 +0200112 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000113 u64 gpu_addr;
114 u32 sq_pgm_resources;
115
116 /* setup shader regs */
117 sq_pgm_resources = (1 << 0);
118
119 /* VS */
120 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
Christian Könige32eb502011-10-23 12:56:27 +0200121 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
122 radeon_ring_write(ring, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
123 radeon_ring_write(ring, gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000124
Christian Könige32eb502011-10-23 12:56:27 +0200125 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
126 radeon_ring_write(ring, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
127 radeon_ring_write(ring, sq_pgm_resources);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000128
Christian Könige32eb502011-10-23 12:56:27 +0200129 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
130 radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
131 radeon_ring_write(ring, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000132
133 /* PS */
134 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
Christian Könige32eb502011-10-23 12:56:27 +0200135 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
136 radeon_ring_write(ring, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
137 radeon_ring_write(ring, gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000138
Christian Könige32eb502011-10-23 12:56:27 +0200139 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
140 radeon_ring_write(ring, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
141 radeon_ring_write(ring, sq_pgm_resources | (1 << 28));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000142
Christian Könige32eb502011-10-23 12:56:27 +0200143 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
144 radeon_ring_write(ring, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
145 radeon_ring_write(ring, 2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000146
Christian Könige32eb502011-10-23 12:56:27 +0200147 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
148 radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
149 radeon_ring_write(ring, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000150
Alex Deucher119e20d2009-09-10 02:53:50 -0400151 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000152 cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
153}
154
155/* emits 9 + 1 sync (5) = 14*/
156static void
157set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
158{
Christian Könige32eb502011-10-23 12:56:27 +0200159 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000160 u32 sq_vtx_constant_word2;
161
Ilija Hadzic3a386122011-10-12 23:29:37 -0400162 sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
163 SQ_VTXC_STRIDE(16);
Cédric Cano4eace7f2011-02-11 19:45:38 -0500164#ifdef __BIG_ENDIAN
Ilija Hadzic3a386122011-10-12 23:29:37 -0400165 sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
Cédric Cano4eace7f2011-02-11 19:45:38 -0500166#endif
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000167
Christian Könige32eb502011-10-23 12:56:27 +0200168 radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
169 radeon_ring_write(ring, 0x460);
170 radeon_ring_write(ring, gpu_addr & 0xffffffff);
171 radeon_ring_write(ring, 48 - 1);
172 radeon_ring_write(ring, sq_vtx_constant_word2);
173 radeon_ring_write(ring, 1 << 0);
174 radeon_ring_write(ring, 0);
175 radeon_ring_write(ring, 0);
176 radeon_ring_write(ring, SQ_TEX_VTX_VALID_BUFFER << 30);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000177
178 if ((rdev->family == CHIP_RV610) ||
179 (rdev->family == CHIP_RV620) ||
180 (rdev->family == CHIP_RS780) ||
181 (rdev->family == CHIP_RS880) ||
182 (rdev->family == CHIP_RV710))
183 cp_set_surface_sync(rdev,
184 PACKET3_TC_ACTION_ENA, 48, gpu_addr);
185 else
186 cp_set_surface_sync(rdev,
187 PACKET3_VC_ACTION_ENA, 48, gpu_addr);
188}
189
190/* emits 9 */
191static void
192set_tex_resource(struct radeon_device *rdev,
193 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400194 u64 gpu_addr, u32 size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000195{
Christian Könige32eb502011-10-23 12:56:27 +0200196 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000197 uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
198
199 if (h < 1)
200 h = 1;
201
Ilija Hadzic3a386122011-10-12 23:29:37 -0400202 sq_tex_resource_word0 = S_038000_DIM(V_038000_SQ_TEX_DIM_2D) |
203 S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
204 sq_tex_resource_word0 |= S_038000_PITCH((pitch >> 3) - 1) |
205 S_038000_TEX_WIDTH(w - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000206
Ilija Hadzic3a386122011-10-12 23:29:37 -0400207 sq_tex_resource_word1 = S_038004_DATA_FORMAT(format);
208 sq_tex_resource_word1 |= S_038004_TEX_HEIGHT(h - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000209
Ilija Hadzic3a386122011-10-12 23:29:37 -0400210 sq_tex_resource_word4 = S_038010_REQUEST_SIZE(1) |
211 S_038010_DST_SEL_X(SQ_SEL_X) |
212 S_038010_DST_SEL_Y(SQ_SEL_Y) |
213 S_038010_DST_SEL_Z(SQ_SEL_Z) |
214 S_038010_DST_SEL_W(SQ_SEL_W);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000215
Alex Deucher9bb77032011-10-22 10:07:09 -0400216 cp_set_surface_sync(rdev,
217 PACKET3_TC_ACTION_ENA, size, gpu_addr);
218
Christian Könige32eb502011-10-23 12:56:27 +0200219 radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
220 radeon_ring_write(ring, 0);
221 radeon_ring_write(ring, sq_tex_resource_word0);
222 radeon_ring_write(ring, sq_tex_resource_word1);
223 radeon_ring_write(ring, gpu_addr >> 8);
224 radeon_ring_write(ring, gpu_addr >> 8);
225 radeon_ring_write(ring, sq_tex_resource_word4);
226 radeon_ring_write(ring, 0);
227 radeon_ring_write(ring, SQ_TEX_VTX_VALID_TEXTURE << 30);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000228}
229
230/* emits 12 */
231static void
232set_scissors(struct radeon_device *rdev, int x1, int y1,
233 int x2, int y2)
234{
Christian Könige32eb502011-10-23 12:56:27 +0200235 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
236 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
237 radeon_ring_write(ring, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
238 radeon_ring_write(ring, (x1 << 0) | (y1 << 16));
239 radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000240
Christian Könige32eb502011-10-23 12:56:27 +0200241 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
242 radeon_ring_write(ring, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
243 radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
244 radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000245
Christian Könige32eb502011-10-23 12:56:27 +0200246 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
247 radeon_ring_write(ring, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
248 radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
249 radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000250}
251
252/* emits 10 */
253static void
254draw_auto(struct radeon_device *rdev)
255{
Christian Könige32eb502011-10-23 12:56:27 +0200256 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
257 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
258 radeon_ring_write(ring, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
259 radeon_ring_write(ring, DI_PT_RECTLIST);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000260
Christian Könige32eb502011-10-23 12:56:27 +0200261 radeon_ring_write(ring, PACKET3(PACKET3_INDEX_TYPE, 0));
262 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -0500263#ifdef __BIG_ENDIAN
264 (2 << 2) |
265#endif
266 DI_INDEX_SIZE_16_BIT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000267
Christian Könige32eb502011-10-23 12:56:27 +0200268 radeon_ring_write(ring, PACKET3(PACKET3_NUM_INSTANCES, 0));
269 radeon_ring_write(ring, 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000270
Christian Könige32eb502011-10-23 12:56:27 +0200271 radeon_ring_write(ring, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
272 radeon_ring_write(ring, 3);
273 radeon_ring_write(ring, DI_SRC_SEL_AUTO_INDEX);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000274
275}
276
277/* emits 14 */
278static void
279set_default_state(struct radeon_device *rdev)
280{
Christian Könige32eb502011-10-23 12:56:27 +0200281 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000282 u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
283 u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
284 int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
285 int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
286 int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
287 u64 gpu_addr;
Alex Deucher119e20d2009-09-10 02:53:50 -0400288 int dwords;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000289
290 switch (rdev->family) {
291 case CHIP_R600:
292 num_ps_gprs = 192;
293 num_vs_gprs = 56;
294 num_temp_gprs = 4;
295 num_gs_gprs = 0;
296 num_es_gprs = 0;
297 num_ps_threads = 136;
298 num_vs_threads = 48;
299 num_gs_threads = 4;
300 num_es_threads = 4;
301 num_ps_stack_entries = 128;
302 num_vs_stack_entries = 128;
303 num_gs_stack_entries = 0;
304 num_es_stack_entries = 0;
305 break;
306 case CHIP_RV630:
307 case CHIP_RV635:
308 num_ps_gprs = 84;
309 num_vs_gprs = 36;
310 num_temp_gprs = 4;
311 num_gs_gprs = 0;
312 num_es_gprs = 0;
313 num_ps_threads = 144;
314 num_vs_threads = 40;
315 num_gs_threads = 4;
316 num_es_threads = 4;
317 num_ps_stack_entries = 40;
318 num_vs_stack_entries = 40;
319 num_gs_stack_entries = 32;
320 num_es_stack_entries = 16;
321 break;
322 case CHIP_RV610:
323 case CHIP_RV620:
324 case CHIP_RS780:
325 case CHIP_RS880:
326 default:
327 num_ps_gprs = 84;
328 num_vs_gprs = 36;
329 num_temp_gprs = 4;
330 num_gs_gprs = 0;
331 num_es_gprs = 0;
332 num_ps_threads = 136;
333 num_vs_threads = 48;
334 num_gs_threads = 4;
335 num_es_threads = 4;
336 num_ps_stack_entries = 40;
337 num_vs_stack_entries = 40;
338 num_gs_stack_entries = 32;
339 num_es_stack_entries = 16;
340 break;
341 case CHIP_RV670:
342 num_ps_gprs = 144;
343 num_vs_gprs = 40;
344 num_temp_gprs = 4;
345 num_gs_gprs = 0;
346 num_es_gprs = 0;
347 num_ps_threads = 136;
348 num_vs_threads = 48;
349 num_gs_threads = 4;
350 num_es_threads = 4;
351 num_ps_stack_entries = 40;
352 num_vs_stack_entries = 40;
353 num_gs_stack_entries = 32;
354 num_es_stack_entries = 16;
355 break;
356 case CHIP_RV770:
357 num_ps_gprs = 192;
358 num_vs_gprs = 56;
359 num_temp_gprs = 4;
360 num_gs_gprs = 0;
361 num_es_gprs = 0;
362 num_ps_threads = 188;
363 num_vs_threads = 60;
364 num_gs_threads = 0;
365 num_es_threads = 0;
366 num_ps_stack_entries = 256;
367 num_vs_stack_entries = 256;
368 num_gs_stack_entries = 0;
369 num_es_stack_entries = 0;
370 break;
371 case CHIP_RV730:
372 case CHIP_RV740:
373 num_ps_gprs = 84;
374 num_vs_gprs = 36;
375 num_temp_gprs = 4;
376 num_gs_gprs = 0;
377 num_es_gprs = 0;
378 num_ps_threads = 188;
379 num_vs_threads = 60;
380 num_gs_threads = 0;
381 num_es_threads = 0;
382 num_ps_stack_entries = 128;
383 num_vs_stack_entries = 128;
384 num_gs_stack_entries = 0;
385 num_es_stack_entries = 0;
386 break;
387 case CHIP_RV710:
388 num_ps_gprs = 192;
389 num_vs_gprs = 56;
390 num_temp_gprs = 4;
391 num_gs_gprs = 0;
392 num_es_gprs = 0;
393 num_ps_threads = 144;
394 num_vs_threads = 48;
395 num_gs_threads = 0;
396 num_es_threads = 0;
397 num_ps_stack_entries = 128;
398 num_vs_stack_entries = 128;
399 num_gs_stack_entries = 0;
400 num_es_stack_entries = 0;
401 break;
402 }
403
404 if ((rdev->family == CHIP_RV610) ||
405 (rdev->family == CHIP_RV620) ||
406 (rdev->family == CHIP_RS780) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -0500407 (rdev->family == CHIP_RS880) ||
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000408 (rdev->family == CHIP_RV710))
409 sq_config = 0;
410 else
411 sq_config = VC_ENABLE;
412
413 sq_config |= (DX9_CONSTS |
414 ALU_INST_PREFER_VECTOR |
415 PS_PRIO(0) |
416 VS_PRIO(1) |
417 GS_PRIO(2) |
418 ES_PRIO(3));
419
420 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
421 NUM_VS_GPRS(num_vs_gprs) |
422 NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
423 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
424 NUM_ES_GPRS(num_es_gprs));
425 sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
426 NUM_VS_THREADS(num_vs_threads) |
427 NUM_GS_THREADS(num_gs_threads) |
428 NUM_ES_THREADS(num_es_threads));
429 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
430 NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
431 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
432 NUM_ES_STACK_ENTRIES(num_es_stack_entries));
433
434 /* emit an IB pointing at default state */
Matt Turnerd964fc52010-02-25 04:23:31 +0000435 dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000436 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
Christian Könige32eb502011-10-23 12:56:27 +0200437 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
438 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -0500439#ifdef __BIG_ENDIAN
440 (2 << 0) |
441#endif
442 (gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +0200443 radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xFF);
444 radeon_ring_write(ring, dwords);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000445
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000446 /* SQ config */
Christian Könige32eb502011-10-23 12:56:27 +0200447 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 6));
448 radeon_ring_write(ring, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
449 radeon_ring_write(ring, sq_config);
450 radeon_ring_write(ring, sq_gpr_resource_mgmt_1);
451 radeon_ring_write(ring, sq_gpr_resource_mgmt_2);
452 radeon_ring_write(ring, sq_thread_resource_mgmt);
453 radeon_ring_write(ring, sq_stack_resource_mgmt_1);
454 radeon_ring_write(ring, sq_stack_resource_mgmt_2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000455}
456
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000457int r600_blit_init(struct radeon_device *rdev)
458{
459 u32 obj_size;
Cédric Cano4eace7f2011-02-11 19:45:38 -0500460 int i, r, dwords;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000461 void *ptr;
Alex Deucher119e20d2009-09-10 02:53:50 -0400462 u32 packet2s[16];
463 int num_packet2s = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000464
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400465 rdev->r600_blit.primitives.set_render_target = set_render_target;
466 rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
467 rdev->r600_blit.primitives.set_shaders = set_shaders;
468 rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
469 rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
470 rdev->r600_blit.primitives.set_scissors = set_scissors;
471 rdev->r600_blit.primitives.draw_auto = draw_auto;
472 rdev->r600_blit.primitives.set_default_state = set_default_state;
473
Christian König220907d2012-05-10 16:46:43 +0200474 rdev->r600_blit.ring_size_common = 8; /* sync semaphore */
475 rdev->r600_blit.ring_size_common += 40; /* shaders + def state */
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400476 rdev->r600_blit.ring_size_common += 5; /* done copy */
Jerome Glisse77b1bad2011-10-26 11:41:22 -0400477 rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400478
479 rdev->r600_blit.ring_size_per_loop = 76;
480 /* set_render_target emits 2 extra dwords on rv6xx */
481 if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
482 rdev->r600_blit.ring_size_per_loop += 2;
483
484 rdev->r600_blit.max_dim = 8192;
485
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000486 rdev->r600_blit.state_offset = 0;
487
488 if (rdev->family >= CHIP_RV770)
Alex Deucher119e20d2009-09-10 02:53:50 -0400489 rdev->r600_blit.state_len = r7xx_default_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000490 else
Alex Deucher119e20d2009-09-10 02:53:50 -0400491 rdev->r600_blit.state_len = r6xx_default_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000492
Alex Deucher119e20d2009-09-10 02:53:50 -0400493 dwords = rdev->r600_blit.state_len;
494 while (dwords & 0xf) {
Cédric Cano4eace7f2011-02-11 19:45:38 -0500495 packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
Alex Deucher119e20d2009-09-10 02:53:50 -0400496 dwords++;
497 }
498
499 obj_size = dwords * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000500 obj_size = ALIGN(obj_size, 256);
501
502 rdev->r600_blit.vs_offset = obj_size;
503 obj_size += r6xx_vs_size * 4;
504 obj_size = ALIGN(obj_size, 256);
505
506 rdev->r600_blit.ps_offset = obj_size;
507 obj_size += r6xx_ps_size * 4;
508 obj_size = ALIGN(obj_size, 256);
509
Christian König6f72a632012-07-05 16:05:28 +0200510 /* pin copy shader into vram if not already initialized */
511 if (rdev->r600_blit.shader_obj == NULL) {
512 r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true,
513 RADEON_GEM_DOMAIN_VRAM,
514 NULL, &rdev->r600_blit.shader_obj);
515 if (r) {
516 DRM_ERROR("r600 failed to allocate shader\n");
517 return r;
518 }
519
520 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
521 if (unlikely(r != 0))
522 return r;
523 r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
524 &rdev->r600_blit.shader_gpu_addr);
525 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
526 if (r) {
527 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
528 return r;
529 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000530 }
531
Dave Airliebc1a6312009-09-15 11:07:52 +1000532 DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
533 obj_size,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000534 rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
535
Jerome Glisse4c788672009-11-20 14:29:23 +0100536 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
537 if (unlikely(r != 0))
538 return r;
539 r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000540 if (r) {
541 DRM_ERROR("failed to map blit object %d\n", r);
542 return r;
543 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000544 if (rdev->family >= CHIP_RV770)
Alex Deucher119e20d2009-09-10 02:53:50 -0400545 memcpy_toio(ptr + rdev->r600_blit.state_offset,
546 r7xx_default_state, rdev->r600_blit.state_len * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000547 else
Alex Deucher119e20d2009-09-10 02:53:50 -0400548 memcpy_toio(ptr + rdev->r600_blit.state_offset,
549 r6xx_default_state, rdev->r600_blit.state_len * 4);
550 if (num_packet2s)
551 memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
552 packet2s, num_packet2s * 4);
Cédric Cano4eace7f2011-02-11 19:45:38 -0500553 for (i = 0; i < r6xx_vs_size; i++)
554 *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);
555 for (i = 0; i < r6xx_ps_size; i++)
556 *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);
Jerome Glisse4c788672009-11-20 14:29:23 +0100557 radeon_bo_kunmap(rdev->r600_blit.shader_obj);
558 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
Alex Deucherb70d6bb2010-08-06 21:36:58 -0400559
Dave Airlie53595332011-03-14 09:47:24 +1000560 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000561 return 0;
562}
563
564void r600_blit_fini(struct radeon_device *rdev)
565{
Jerome Glisse4c788672009-11-20 14:29:23 +0100566 int r;
567
Dave Airlie53595332011-03-14 09:47:24 +1000568 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse30d2d9a2010-01-13 10:29:27 +0100569 if (rdev->r600_blit.shader_obj == NULL)
570 return;
571 /* If we can't reserve the bo, unref should be enough to destroy
572 * it when it becomes idle.
573 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100574 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
Jerome Glisse30d2d9a2010-01-13 10:29:27 +0100575 if (!r) {
576 radeon_bo_unpin(rdev->r600_blit.shader_obj);
577 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
Jerome Glisse4c788672009-11-20 14:29:23 +0100578 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100579 radeon_bo_unref(&rdev->r600_blit.shader_obj);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000580}
581
Ilija Hadzicb3530962011-10-12 23:29:42 -0400582static unsigned r600_blit_create_rect(unsigned num_gpu_pages,
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400583 int *width, int *height, int max_dim)
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400584{
585 unsigned max_pages;
Ilija Hadzicb3530962011-10-12 23:29:42 -0400586 unsigned pages = num_gpu_pages;
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400587 int w, h;
588
Ilija Hadzicb3530962011-10-12 23:29:42 -0400589 if (num_gpu_pages == 0) {
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400590 /* not supposed to be called with no pages, but just in case */
591 h = 0;
592 w = 0;
593 pages = 0;
594 WARN_ON(1);
595 } else {
596 int rect_order = 2;
597 h = RECT_UNIT_H;
Ilija Hadzicb3530962011-10-12 23:29:42 -0400598 while (num_gpu_pages / rect_order) {
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400599 h *= 2;
600 rect_order *= 4;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400601 if (h >= max_dim) {
602 h = max_dim;
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400603 break;
604 }
605 }
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400606 max_pages = (max_dim * h) / (RECT_UNIT_W * RECT_UNIT_H);
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400607 if (pages > max_pages)
608 pages = max_pages;
609 w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
610 w = (w / RECT_UNIT_W) * RECT_UNIT_W;
611 pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
612 BUG_ON(pages == 0);
613 }
614
615
616 DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
617
618 /* return width and height only of the caller wants it */
619 if (height)
620 *height = h;
621 if (width)
622 *width = w;
623
624 return pages;
625}
626
627
Christian Königf2377502012-05-09 15:35:01 +0200628int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages,
Christian König220907d2012-05-10 16:46:43 +0200629 struct radeon_fence **fence, struct radeon_sa_bo **vb,
630 struct radeon_semaphore **sem)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000631{
Christian Könige32eb502011-10-23 12:56:27 +0200632 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000633 int r;
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400634 int ring_size;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400635 int num_loops = 0;
636 int dwords_per_loop = rdev->r600_blit.ring_size_per_loop;
Dave Airlie7cbb3552009-09-17 16:11:31 +1000637
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400638 /* num loops */
Ilija Hadzicb3530962011-10-12 23:29:42 -0400639 while (num_gpu_pages) {
640 num_gpu_pages -=
641 r600_blit_create_rect(num_gpu_pages, NULL, NULL,
642 rdev->r600_blit.max_dim);
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400643 num_loops++;
644 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000645
Jerome Glisse69e130a2011-12-21 12:13:46 -0500646 /* 48 bytes for vertex per loop */
Christian Königf2377502012-05-09 15:35:01 +0200647 r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, vb,
648 (num_loops*48)+256, 256, true);
649 if (r) {
Jerome Glisse69e130a2011-12-21 12:13:46 -0500650 return r;
Christian Königf2377502012-05-09 15:35:01 +0200651 }
Jerome Glisse69e130a2011-12-21 12:13:46 -0500652
Christian König220907d2012-05-10 16:46:43 +0200653 r = radeon_semaphore_create(rdev, sem);
654 if (r) {
655 radeon_sa_bo_free(rdev, vb, NULL);
656 return r;
657 }
658
Dave Airlie7cbb3552009-09-17 16:11:31 +1000659 /* calculate number of loops correctly */
660 ring_size = num_loops * dwords_per_loop;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400661 ring_size += rdev->r600_blit.ring_size_common;
Christian Könige32eb502011-10-23 12:56:27 +0200662 r = radeon_ring_lock(rdev, ring, ring_size);
Christian Königf2377502012-05-09 15:35:01 +0200663 if (r) {
664 radeon_sa_bo_free(rdev, vb, NULL);
Christian König220907d2012-05-10 16:46:43 +0200665 radeon_semaphore_free(rdev, sem, NULL);
Jerome Glisseff82f052010-01-22 15:19:00 +0100666 return r;
Christian Königf2377502012-05-09 15:35:01 +0200667 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000668
Christian König220907d2012-05-10 16:46:43 +0200669 if (radeon_fence_need_sync(*fence, RADEON_RING_TYPE_GFX_INDEX)) {
670 radeon_semaphore_sync_rings(rdev, *sem, (*fence)->ring,
671 RADEON_RING_TYPE_GFX_INDEX);
672 radeon_fence_note_sync(*fence, RADEON_RING_TYPE_GFX_INDEX);
673 } else {
674 radeon_semaphore_free(rdev, sem, NULL);
675 }
676
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400677 rdev->r600_blit.primitives.set_default_state(rdev);
678 rdev->r600_blit.primitives.set_shaders(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000679 return 0;
680}
681
Christian König876dc9f2012-05-08 14:24:01 +0200682void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence,
Christian König220907d2012-05-10 16:46:43 +0200683 struct radeon_sa_bo *vb, struct radeon_semaphore *sem)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000684{
Christian Königf2377502012-05-09 15:35:01 +0200685 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000686 int r;
687
Christian König876dc9f2012-05-08 14:24:01 +0200688 r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
Christian Königf2377502012-05-09 15:35:01 +0200689 if (r) {
690 radeon_ring_unlock_undo(rdev, ring);
691 return;
692 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000693
Christian Königf2377502012-05-09 15:35:01 +0200694 radeon_ring_unlock_commit(rdev, ring);
Christian König876dc9f2012-05-08 14:24:01 +0200695 radeon_sa_bo_free(rdev, &vb, *fence);
Christian König220907d2012-05-10 16:46:43 +0200696 radeon_semaphore_free(rdev, &sem, *fence);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000697}
698
699void r600_kms_blit_copy(struct radeon_device *rdev,
700 u64 src_gpu_addr, u64 dst_gpu_addr,
Christian Königf2377502012-05-09 15:35:01 +0200701 unsigned num_gpu_pages,
702 struct radeon_sa_bo *vb)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000703{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000704 u64 vb_gpu_addr;
Christian Königf2377502012-05-09 15:35:01 +0200705 u32 *vb_cpu_addr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000706
Christian Königf2377502012-05-09 15:35:01 +0200707 DRM_DEBUG("emitting copy %16llx %16llx %d\n",
708 src_gpu_addr, dst_gpu_addr, num_gpu_pages);
709 vb_cpu_addr = (u32 *)radeon_sa_bo_cpu_addr(vb);
710 vb_gpu_addr = radeon_sa_bo_gpu_addr(vb);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000711
Ilija Hadzicb3530962011-10-12 23:29:42 -0400712 while (num_gpu_pages) {
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400713 int w, h;
714 unsigned size_in_bytes;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400715 unsigned pages_per_loop =
Ilija Hadzicb3530962011-10-12 23:29:42 -0400716 r600_blit_create_rect(num_gpu_pages, &w, &h,
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400717 rdev->r600_blit.max_dim);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000718
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400719 size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
720 DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000721
Christian Königf2377502012-05-09 15:35:01 +0200722 vb_cpu_addr[0] = 0;
723 vb_cpu_addr[1] = 0;
724 vb_cpu_addr[2] = 0;
725 vb_cpu_addr[3] = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000726
Christian Königf2377502012-05-09 15:35:01 +0200727 vb_cpu_addr[4] = 0;
Steven Fuerst7ff64fc2012-08-15 15:07:14 -0700728 vb_cpu_addr[5] = int2float(h);
Christian Königf2377502012-05-09 15:35:01 +0200729 vb_cpu_addr[6] = 0;
Steven Fuerst7ff64fc2012-08-15 15:07:14 -0700730 vb_cpu_addr[7] = int2float(h);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000731
Steven Fuerst7ff64fc2012-08-15 15:07:14 -0700732 vb_cpu_addr[8] = int2float(w);
733 vb_cpu_addr[9] = int2float(h);
734 vb_cpu_addr[10] = int2float(w);
735 vb_cpu_addr[11] = int2float(h);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000736
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400737 rdev->r600_blit.primitives.set_tex_resource(rdev, FMT_8_8_8_8,
Alex Deucher9bb77032011-10-22 10:07:09 -0400738 w, h, w, src_gpu_addr, size_in_bytes);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400739 rdev->r600_blit.primitives.set_render_target(rdev, COLOR_8_8_8_8,
740 w, h, dst_gpu_addr);
741 rdev->r600_blit.primitives.set_scissors(rdev, 0, 0, w, h);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400742 rdev->r600_blit.primitives.set_vtx_resource(rdev, vb_gpu_addr);
743 rdev->r600_blit.primitives.draw_auto(rdev);
744 rdev->r600_blit.primitives.cp_set_surface_sync(rdev,
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400745 PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
746 size_in_bytes, dst_gpu_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000747
Christian Königf2377502012-05-09 15:35:01 +0200748 vb_cpu_addr += 12;
749 vb_gpu_addr += 4*12;
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400750 src_gpu_addr += size_in_bytes;
751 dst_gpu_addr += size_in_bytes;
Ilija Hadzicb3530962011-10-12 23:29:42 -0400752 num_gpu_pages -= pages_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000753 }
754}