blob: 587c09a00ba2e025153e201e6f0ebf908da3438d [file] [log] [blame]
Michel Dänzerecc0b322009-07-21 11:23:57 +02001/*
2 * Copyright 2009 VMware, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Michel Dänzer
23 */
24#include <drm/drmP.h>
25#include <drm/radeon_drm.h>
26#include "radeon_reg.h"
27#include "radeon.h"
28
29
30/* Test BO GTT->VRAM and VRAM->GTT GPU copies across the whole GTT aperture */
31void radeon_test_moves(struct radeon_device *rdev)
32{
Jerome Glisse4c788672009-11-20 14:29:23 +010033 struct radeon_bo *vram_obj = NULL;
34 struct radeon_bo **gtt_obj = NULL;
Michel Dänzerecc0b322009-07-21 11:23:57 +020035 struct radeon_fence *fence = NULL;
36 uint64_t gtt_addr, vram_addr;
37 unsigned i, n, size;
38 int r;
39
40 size = 1024 * 1024;
41
42 /* Number of tests =
Michel Dänzer24cae9e2011-08-19 15:24:16 +000043 * (Total GTT - IB pool - writeback page - ring buffers) / test size
Michel Dänzerecc0b322009-07-21 11:23:57 +020044 */
Christian König7b1f2482011-09-23 15:11:23 +020045 n = rdev->mc.gtt_size - RADEON_IB_POOL_SIZE*64*1024;
Christian Königbf852792011-10-13 13:19:22 +020046 for (i = 0; i < RADEON_NUM_RINGS; ++i)
Christian Könige32eb502011-10-23 12:56:27 +020047 n -= rdev->ring[i].ring_size;
Michel Dänzer24cae9e2011-08-19 15:24:16 +000048 if (rdev->wb.wb_obj)
49 n -= RADEON_GPU_PAGE_SIZE;
50 if (rdev->ih.ring_obj)
51 n -= rdev->ih.ring_size;
52 n /= size;
Michel Dänzerecc0b322009-07-21 11:23:57 +020053
54 gtt_obj = kzalloc(n * sizeof(*gtt_obj), GFP_KERNEL);
55 if (!gtt_obj) {
56 DRM_ERROR("Failed to allocate %d pointers\n", n);
57 r = 1;
58 goto out_cleanup;
59 }
60
Daniel Vetter441921d2011-02-18 17:59:16 +010061 r = radeon_bo_create(rdev, size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -040062 NULL, &vram_obj);
Michel Dänzerecc0b322009-07-21 11:23:57 +020063 if (r) {
64 DRM_ERROR("Failed to create VRAM object\n");
65 goto out_cleanup;
66 }
Jerome Glisse4c788672009-11-20 14:29:23 +010067 r = radeon_bo_reserve(vram_obj, false);
68 if (unlikely(r != 0))
69 goto out_cleanup;
70 r = radeon_bo_pin(vram_obj, RADEON_GEM_DOMAIN_VRAM, &vram_addr);
Michel Dänzerecc0b322009-07-21 11:23:57 +020071 if (r) {
72 DRM_ERROR("Failed to pin VRAM object\n");
73 goto out_cleanup;
74 }
Michel Dänzerecc0b322009-07-21 11:23:57 +020075 for (i = 0; i < n; i++) {
76 void *gtt_map, *vram_map;
77 void **gtt_start, **gtt_end;
78 void **vram_start, **vram_end;
79
Daniel Vetter441921d2011-02-18 17:59:16 +010080 r = radeon_bo_create(rdev, size, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -040081 RADEON_GEM_DOMAIN_GTT, NULL, gtt_obj + i);
Michel Dänzerecc0b322009-07-21 11:23:57 +020082 if (r) {
83 DRM_ERROR("Failed to create GTT object %d\n", i);
84 goto out_cleanup;
85 }
86
Jerome Glisse4c788672009-11-20 14:29:23 +010087 r = radeon_bo_reserve(gtt_obj[i], false);
88 if (unlikely(r != 0))
89 goto out_cleanup;
90 r = radeon_bo_pin(gtt_obj[i], RADEON_GEM_DOMAIN_GTT, &gtt_addr);
Michel Dänzerecc0b322009-07-21 11:23:57 +020091 if (r) {
92 DRM_ERROR("Failed to pin GTT object %d\n", i);
93 goto out_cleanup;
94 }
95
Jerome Glisse4c788672009-11-20 14:29:23 +010096 r = radeon_bo_kmap(gtt_obj[i], &gtt_map);
Michel Dänzerecc0b322009-07-21 11:23:57 +020097 if (r) {
98 DRM_ERROR("Failed to map GTT object %d\n", i);
99 goto out_cleanup;
100 }
101
102 for (gtt_start = gtt_map, gtt_end = gtt_map + size;
103 gtt_start < gtt_end;
104 gtt_start++)
105 *gtt_start = gtt_start;
106
Jerome Glisse4c788672009-11-20 14:29:23 +0100107 radeon_bo_kunmap(gtt_obj[i]);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200108
Christian König876dc9f2012-05-08 14:24:01 +0200109 r = radeon_copy(rdev, gtt_addr, vram_addr, size / RADEON_GPU_PAGE_SIZE, &fence);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200110 if (r) {
111 DRM_ERROR("Failed GTT->VRAM copy %d\n", i);
112 goto out_cleanup;
113 }
114
115 r = radeon_fence_wait(fence, false);
116 if (r) {
117 DRM_ERROR("Failed to wait for GTT->VRAM fence %d\n", i);
118 goto out_cleanup;
119 }
120
121 radeon_fence_unref(&fence);
122
Jerome Glisse4c788672009-11-20 14:29:23 +0100123 r = radeon_bo_kmap(vram_obj, &vram_map);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200124 if (r) {
125 DRM_ERROR("Failed to map VRAM object after copy %d\n", i);
126 goto out_cleanup;
127 }
128
129 for (gtt_start = gtt_map, gtt_end = gtt_map + size,
130 vram_start = vram_map, vram_end = vram_map + size;
131 vram_start < vram_end;
132 gtt_start++, vram_start++) {
133 if (*vram_start != gtt_start) {
134 DRM_ERROR("Incorrect GTT->VRAM copy %d: Got 0x%p, "
Michel Dänzer4fb1a352011-08-19 15:24:17 +0000135 "expected 0x%p (GTT/VRAM offset "
136 "0x%16llx/0x%16llx)\n",
137 i, *vram_start, gtt_start,
138 (unsigned long long)
139 (gtt_addr - rdev->mc.gtt_start +
140 (void*)gtt_start - gtt_map),
141 (unsigned long long)
142 (vram_addr - rdev->mc.vram_start +
143 (void*)gtt_start - gtt_map));
Jerome Glisse4c788672009-11-20 14:29:23 +0100144 radeon_bo_kunmap(vram_obj);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200145 goto out_cleanup;
146 }
147 *vram_start = vram_start;
148 }
149
Jerome Glisse4c788672009-11-20 14:29:23 +0100150 radeon_bo_kunmap(vram_obj);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200151
Christian König876dc9f2012-05-08 14:24:01 +0200152 r = radeon_copy(rdev, vram_addr, gtt_addr, size / RADEON_GPU_PAGE_SIZE, &fence);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200153 if (r) {
154 DRM_ERROR("Failed VRAM->GTT copy %d\n", i);
155 goto out_cleanup;
156 }
157
158 r = radeon_fence_wait(fence, false);
159 if (r) {
160 DRM_ERROR("Failed to wait for VRAM->GTT fence %d\n", i);
161 goto out_cleanup;
162 }
163
164 radeon_fence_unref(&fence);
165
Jerome Glisse4c788672009-11-20 14:29:23 +0100166 r = radeon_bo_kmap(gtt_obj[i], &gtt_map);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200167 if (r) {
168 DRM_ERROR("Failed to map GTT object after copy %d\n", i);
169 goto out_cleanup;
170 }
171
172 for (gtt_start = gtt_map, gtt_end = gtt_map + size,
173 vram_start = vram_map, vram_end = vram_map + size;
174 gtt_start < gtt_end;
175 gtt_start++, vram_start++) {
176 if (*gtt_start != vram_start) {
177 DRM_ERROR("Incorrect VRAM->GTT copy %d: Got 0x%p, "
Michel Dänzer4fb1a352011-08-19 15:24:17 +0000178 "expected 0x%p (VRAM/GTT offset "
179 "0x%16llx/0x%16llx)\n",
180 i, *gtt_start, vram_start,
181 (unsigned long long)
182 (vram_addr - rdev->mc.vram_start +
183 (void*)vram_start - vram_map),
184 (unsigned long long)
185 (gtt_addr - rdev->mc.gtt_start +
186 (void*)vram_start - vram_map));
Jerome Glisse4c788672009-11-20 14:29:23 +0100187 radeon_bo_kunmap(gtt_obj[i]);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200188 goto out_cleanup;
189 }
190 }
191
Jerome Glisse4c788672009-11-20 14:29:23 +0100192 radeon_bo_kunmap(gtt_obj[i]);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200193
194 DRM_INFO("Tested GTT->VRAM and VRAM->GTT copy for GTT offset 0x%llx\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000195 gtt_addr - rdev->mc.gtt_start);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200196 }
197
198out_cleanup:
199 if (vram_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 if (radeon_bo_is_reserved(vram_obj)) {
201 radeon_bo_unpin(vram_obj);
202 radeon_bo_unreserve(vram_obj);
203 }
204 radeon_bo_unref(&vram_obj);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200205 }
206 if (gtt_obj) {
207 for (i = 0; i < n; i++) {
208 if (gtt_obj[i]) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100209 if (radeon_bo_is_reserved(gtt_obj[i])) {
210 radeon_bo_unpin(gtt_obj[i]);
211 radeon_bo_unreserve(gtt_obj[i]);
212 }
213 radeon_bo_unref(&gtt_obj[i]);
Michel Dänzerecc0b322009-07-21 11:23:57 +0200214 }
215 }
216 kfree(gtt_obj);
217 }
218 if (fence) {
219 radeon_fence_unref(&fence);
220 }
221 if (r) {
222 printk(KERN_WARNING "Error while testing BO move.\n");
223 }
224}
Christian König60a7e392011-09-27 12:31:00 +0200225
226void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200227 struct radeon_ring *ringA,
228 struct radeon_ring *ringB)
Christian König60a7e392011-09-27 12:31:00 +0200229{
Christian Königce954882011-11-17 15:22:44 +0100230 struct radeon_fence *fence1 = NULL, *fence2 = NULL;
Christian König60a7e392011-09-27 12:31:00 +0200231 struct radeon_semaphore *semaphore = NULL;
Christian König60a7e392011-09-27 12:31:00 +0200232 int r;
233
Christian König60a7e392011-09-27 12:31:00 +0200234 r = radeon_semaphore_create(rdev, &semaphore);
235 if (r) {
236 DRM_ERROR("Failed to create semaphore\n");
237 goto out_cleanup;
238 }
239
Christian Könige32eb502011-10-23 12:56:27 +0200240 r = radeon_ring_lock(rdev, ringA, 64);
Christian König60a7e392011-09-27 12:31:00 +0200241 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -0400242 DRM_ERROR("Failed to lock ring A %d\n", ringA->idx);
Christian König60a7e392011-09-27 12:31:00 +0200243 goto out_cleanup;
244 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400245 radeon_semaphore_emit_wait(rdev, ringA->idx, semaphore);
246 r = radeon_fence_emit(rdev, &fence1, ringA->idx);
Christian König876dc9f2012-05-08 14:24:01 +0200247 if (r) {
248 DRM_ERROR("Failed to emit fence 1\n");
249 radeon_ring_unlock_undo(rdev, ringA);
250 goto out_cleanup;
251 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400252 radeon_semaphore_emit_wait(rdev, ringA->idx, semaphore);
253 r = radeon_fence_emit(rdev, &fence2, ringA->idx);
Christian König876dc9f2012-05-08 14:24:01 +0200254 if (r) {
255 DRM_ERROR("Failed to emit fence 2\n");
256 radeon_ring_unlock_undo(rdev, ringA);
257 goto out_cleanup;
258 }
Christian Könige32eb502011-10-23 12:56:27 +0200259 radeon_ring_unlock_commit(rdev, ringA);
Christian König60a7e392011-09-27 12:31:00 +0200260
261 mdelay(1000);
262
Christian Königce954882011-11-17 15:22:44 +0100263 if (radeon_fence_signaled(fence1)) {
264 DRM_ERROR("Fence 1 signaled without waiting for semaphore.\n");
Christian König60a7e392011-09-27 12:31:00 +0200265 goto out_cleanup;
266 }
267
Christian Könige32eb502011-10-23 12:56:27 +0200268 r = radeon_ring_lock(rdev, ringB, 64);
Christian König60a7e392011-09-27 12:31:00 +0200269 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +0200270 DRM_ERROR("Failed to lock ring B %p\n", ringB);
Christian König60a7e392011-09-27 12:31:00 +0200271 goto out_cleanup;
272 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400273 radeon_semaphore_emit_signal(rdev, ringB->idx, semaphore);
Christian Könige32eb502011-10-23 12:56:27 +0200274 radeon_ring_unlock_commit(rdev, ringB);
Christian König60a7e392011-09-27 12:31:00 +0200275
Christian Königce954882011-11-17 15:22:44 +0100276 r = radeon_fence_wait(fence1, false);
Christian König60a7e392011-09-27 12:31:00 +0200277 if (r) {
Christian Königce954882011-11-17 15:22:44 +0100278 DRM_ERROR("Failed to wait for sync fence 1\n");
Christian König60a7e392011-09-27 12:31:00 +0200279 goto out_cleanup;
280 }
281
Christian Königce954882011-11-17 15:22:44 +0100282 mdelay(1000);
283
284 if (radeon_fence_signaled(fence2)) {
285 DRM_ERROR("Fence 2 signaled without waiting for semaphore.\n");
286 goto out_cleanup;
287 }
288
289 r = radeon_ring_lock(rdev, ringB, 64);
290 if (r) {
291 DRM_ERROR("Failed to lock ring B %p\n", ringB);
292 goto out_cleanup;
293 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400294 radeon_semaphore_emit_signal(rdev, ringB->idx, semaphore);
Christian Königce954882011-11-17 15:22:44 +0100295 radeon_ring_unlock_commit(rdev, ringB);
296
297 r = radeon_fence_wait(fence2, false);
298 if (r) {
299 DRM_ERROR("Failed to wait for sync fence 1\n");
300 goto out_cleanup;
301 }
Christian König60a7e392011-09-27 12:31:00 +0200302
303out_cleanup:
Christian König220907d2012-05-10 16:46:43 +0200304 radeon_semaphore_free(rdev, &semaphore, NULL);
Christian König60a7e392011-09-27 12:31:00 +0200305
Christian Königce954882011-11-17 15:22:44 +0100306 if (fence1)
307 radeon_fence_unref(&fence1);
308
309 if (fence2)
310 radeon_fence_unref(&fence2);
311
312 if (r)
313 printk(KERN_WARNING "Error while testing ring sync (%d).\n", r);
314}
315
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400316static void radeon_test_ring_sync2(struct radeon_device *rdev,
Christian Königce954882011-11-17 15:22:44 +0100317 struct radeon_ring *ringA,
318 struct radeon_ring *ringB,
319 struct radeon_ring *ringC)
320{
321 struct radeon_fence *fenceA = NULL, *fenceB = NULL;
322 struct radeon_semaphore *semaphore = NULL;
Christian Königce954882011-11-17 15:22:44 +0100323 bool sigA, sigB;
324 int i, r;
325
Christian Königce954882011-11-17 15:22:44 +0100326 r = radeon_semaphore_create(rdev, &semaphore);
327 if (r) {
328 DRM_ERROR("Failed to create semaphore\n");
329 goto out_cleanup;
330 }
331
332 r = radeon_ring_lock(rdev, ringA, 64);
333 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -0400334 DRM_ERROR("Failed to lock ring A %d\n", ringA->idx);
Christian Königce954882011-11-17 15:22:44 +0100335 goto out_cleanup;
336 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400337 radeon_semaphore_emit_wait(rdev, ringA->idx, semaphore);
338 r = radeon_fence_emit(rdev, &fenceA, ringA->idx);
Christian König876dc9f2012-05-08 14:24:01 +0200339 if (r) {
340 DRM_ERROR("Failed to emit sync fence 1\n");
341 radeon_ring_unlock_undo(rdev, ringA);
342 goto out_cleanup;
343 }
Christian Königce954882011-11-17 15:22:44 +0100344 radeon_ring_unlock_commit(rdev, ringA);
345
346 r = radeon_ring_lock(rdev, ringB, 64);
347 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -0400348 DRM_ERROR("Failed to lock ring B %d\n", ringB->idx);
Christian Königce954882011-11-17 15:22:44 +0100349 goto out_cleanup;
350 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400351 radeon_semaphore_emit_wait(rdev, ringB->idx, semaphore);
352 r = radeon_fence_emit(rdev, &fenceB, ringB->idx);
Christian König876dc9f2012-05-08 14:24:01 +0200353 if (r) {
354 DRM_ERROR("Failed to create sync fence 2\n");
355 radeon_ring_unlock_undo(rdev, ringB);
356 goto out_cleanup;
357 }
Christian Königce954882011-11-17 15:22:44 +0100358 radeon_ring_unlock_commit(rdev, ringB);
359
360 mdelay(1000);
361
362 if (radeon_fence_signaled(fenceA)) {
363 DRM_ERROR("Fence A signaled without waiting for semaphore.\n");
364 goto out_cleanup;
365 }
366 if (radeon_fence_signaled(fenceB)) {
367 DRM_ERROR("Fence A signaled without waiting for semaphore.\n");
368 goto out_cleanup;
369 }
370
371 r = radeon_ring_lock(rdev, ringC, 64);
372 if (r) {
373 DRM_ERROR("Failed to lock ring B %p\n", ringC);
374 goto out_cleanup;
375 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400376 radeon_semaphore_emit_signal(rdev, ringC->idx, semaphore);
Christian Königce954882011-11-17 15:22:44 +0100377 radeon_ring_unlock_commit(rdev, ringC);
378
379 for (i = 0; i < 30; ++i) {
380 mdelay(100);
381 sigA = radeon_fence_signaled(fenceA);
382 sigB = radeon_fence_signaled(fenceB);
383 if (sigA || sigB)
384 break;
385 }
386
387 if (!sigA && !sigB) {
388 DRM_ERROR("Neither fence A nor B has been signaled\n");
389 goto out_cleanup;
390 } else if (sigA && sigB) {
391 DRM_ERROR("Both fence A and B has been signaled\n");
392 goto out_cleanup;
393 }
394
395 DRM_INFO("Fence %c was first signaled\n", sigA ? 'A' : 'B');
396
397 r = radeon_ring_lock(rdev, ringC, 64);
398 if (r) {
399 DRM_ERROR("Failed to lock ring B %p\n", ringC);
400 goto out_cleanup;
401 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400402 radeon_semaphore_emit_signal(rdev, ringC->idx, semaphore);
Christian Königce954882011-11-17 15:22:44 +0100403 radeon_ring_unlock_commit(rdev, ringC);
404
405 mdelay(1000);
406
407 r = radeon_fence_wait(fenceA, false);
408 if (r) {
409 DRM_ERROR("Failed to wait for sync fence A\n");
410 goto out_cleanup;
411 }
412 r = radeon_fence_wait(fenceB, false);
413 if (r) {
414 DRM_ERROR("Failed to wait for sync fence B\n");
415 goto out_cleanup;
416 }
417
418out_cleanup:
Christian König220907d2012-05-10 16:46:43 +0200419 radeon_semaphore_free(rdev, &semaphore, NULL);
Christian Königce954882011-11-17 15:22:44 +0100420
421 if (fenceA)
422 radeon_fence_unref(&fenceA);
423
424 if (fenceB)
425 radeon_fence_unref(&fenceB);
Christian König60a7e392011-09-27 12:31:00 +0200426
427 if (r)
428 printk(KERN_WARNING "Error while testing ring sync (%d).\n", r);
429}
430
431void radeon_test_syncing(struct radeon_device *rdev)
432{
Christian Königce954882011-11-17 15:22:44 +0100433 int i, j, k;
Christian König60a7e392011-09-27 12:31:00 +0200434
435 for (i = 1; i < RADEON_NUM_RINGS; ++i) {
Christian Könige32eb502011-10-23 12:56:27 +0200436 struct radeon_ring *ringA = &rdev->ring[i];
437 if (!ringA->ready)
Christian König60a7e392011-09-27 12:31:00 +0200438 continue;
439
440 for (j = 0; j < i; ++j) {
Christian Könige32eb502011-10-23 12:56:27 +0200441 struct radeon_ring *ringB = &rdev->ring[j];
442 if (!ringB->ready)
Christian König60a7e392011-09-27 12:31:00 +0200443 continue;
444
Christian Königce954882011-11-17 15:22:44 +0100445 DRM_INFO("Testing syncing between rings %d and %d...\n", i, j);
Christian Könige32eb502011-10-23 12:56:27 +0200446 radeon_test_ring_sync(rdev, ringA, ringB);
Christian König60a7e392011-09-27 12:31:00 +0200447
Christian Königce954882011-11-17 15:22:44 +0100448 DRM_INFO("Testing syncing between rings %d and %d...\n", j, i);
Christian Könige32eb502011-10-23 12:56:27 +0200449 radeon_test_ring_sync(rdev, ringB, ringA);
Christian Königce954882011-11-17 15:22:44 +0100450
451 for (k = 0; k < j; ++k) {
452 struct radeon_ring *ringC = &rdev->ring[k];
Alex Deucher1f2e1242012-01-05 10:02:42 +0000453 if (!ringC->ready)
454 continue;
Christian Königce954882011-11-17 15:22:44 +0100455
456 DRM_INFO("Testing syncing between rings %d, %d and %d...\n", i, j, k);
457 radeon_test_ring_sync2(rdev, ringA, ringB, ringC);
458
459 DRM_INFO("Testing syncing between rings %d, %d and %d...\n", i, k, j);
460 radeon_test_ring_sync2(rdev, ringA, ringC, ringB);
461
462 DRM_INFO("Testing syncing between rings %d, %d and %d...\n", j, i, k);
463 radeon_test_ring_sync2(rdev, ringB, ringA, ringC);
464
465 DRM_INFO("Testing syncing between rings %d, %d and %d...\n", j, k, i);
466 radeon_test_ring_sync2(rdev, ringB, ringC, ringA);
467
468 DRM_INFO("Testing syncing between rings %d, %d and %d...\n", k, i, j);
469 radeon_test_ring_sync2(rdev, ringC, ringA, ringB);
470
471 DRM_INFO("Testing syncing between rings %d, %d and %d...\n", k, j, i);
472 radeon_test_ring_sync2(rdev, ringC, ringB, ringA);
473 }
Christian König60a7e392011-09-27 12:31:00 +0200474 }
475 }
476}