blob: 2770005324b4bac76781154ffe6543ecda049a82 [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Jeff Garzik8b260242005-11-12 12:32:50 -05004 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05005 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04006 *
7 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/init.h>
28#include <linux/blkdev.h>
29#include <linux/delay.h>
30#include <linux/interrupt.h>
31#include <linux/sched.h>
32#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050033#include <linux/device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040034#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050035#include <scsi/scsi_cmnd.h>
Brett Russ20f733e2005-09-01 18:26:17 -040036#include <linux/libata.h>
37#include <asm/io.h>
38
39#define DRV_NAME "sata_mv"
Jeff Garzike2b1be52005-11-18 14:04:23 -050040#define DRV_VERSION "0.5"
Brett Russ20f733e2005-09-01 18:26:17 -040041
42enum {
43 /* BAR's are enumerated in terms of pci_resource_start() terms */
44 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
45 MV_IO_BAR = 2, /* offset 0x18: IO space */
46 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
47
48 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
49 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
50
51 MV_PCI_REG_BASE = 0,
52 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
53 MV_SATAHC0_REG_BASE = 0x20000,
Jeff Garzik522479f2005-11-12 22:14:02 -050054 MV_FLASH_CTL = 0x1046c,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -050055 MV_GPIO_PORT_CTL = 0x104f0,
56 MV_RESET_CFG = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040057
58 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
59 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
60 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
61 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
62
Brett Russ31961942005-09-30 01:36:00 -040063 MV_USE_Q_DEPTH = ATA_DEF_QUEUE,
Brett Russ20f733e2005-09-01 18:26:17 -040064
Brett Russ31961942005-09-30 01:36:00 -040065 MV_MAX_Q_DEPTH = 32,
66 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
67
68 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
69 * CRPB needs alignment on a 256B boundary. Size == 256B
70 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
71 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
72 */
73 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
74 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
75 MV_MAX_SG_CT = 176,
76 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
77 MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),
78
Brett Russ20f733e2005-09-01 18:26:17 -040079 MV_PORTS_PER_HC = 4,
80 /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
81 MV_PORT_HC_SHIFT = 2,
Brett Russ31961942005-09-30 01:36:00 -040082 /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
Brett Russ20f733e2005-09-01 18:26:17 -040083 MV_PORT_MASK = 3,
84
85 /* Host Flags */
86 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
87 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Brett Russ31961942005-09-30 01:36:00 -040088 MV_COMMON_FLAGS = (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzik50630192005-12-13 02:29:45 -050089 ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
90 ATA_FLAG_NO_ATAPI),
Jeff Garzik47c2b672005-11-12 21:13:17 -050091 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -040092
Brett Russ31961942005-09-30 01:36:00 -040093 CRQB_FLAG_READ = (1 << 0),
94 CRQB_TAG_SHIFT = 1,
95 CRQB_CMD_ADDR_SHIFT = 8,
96 CRQB_CMD_CS = (0x2 << 11),
97 CRQB_CMD_LAST = (1 << 15),
98
99 CRPB_FLAG_STATUS_SHIFT = 8,
100
101 EPRD_FLAG_END_OF_TBL = (1 << 31),
102
Brett Russ20f733e2005-09-01 18:26:17 -0400103 /* PCI interface registers */
104
Brett Russ31961942005-09-30 01:36:00 -0400105 PCI_COMMAND_OFS = 0xc00,
106
Brett Russ20f733e2005-09-01 18:26:17 -0400107 PCI_MAIN_CMD_STS_OFS = 0xd30,
108 STOP_PCI_MASTER = (1 << 2),
109 PCI_MASTER_EMPTY = (1 << 3),
110 GLOB_SFT_RST = (1 << 4),
111
Jeff Garzik522479f2005-11-12 22:14:02 -0500112 MV_PCI_MODE = 0xd00,
113 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
114 MV_PCI_DISC_TIMER = 0xd04,
115 MV_PCI_MSI_TRIGGER = 0xc38,
116 MV_PCI_SERR_MASK = 0xc28,
117 MV_PCI_XBAR_TMOUT = 0x1d04,
118 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
119 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
120 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
121 MV_PCI_ERR_COMMAND = 0x1d50,
122
123 PCI_IRQ_CAUSE_OFS = 0x1d58,
124 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400125 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
126
127 HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
128 HC_MAIN_IRQ_MASK_OFS = 0x1d64,
129 PORT0_ERR = (1 << 0), /* shift by port # */
130 PORT0_DONE = (1 << 1), /* shift by port # */
131 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
132 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
133 PCI_ERR = (1 << 18),
134 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
135 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
136 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
137 GPIO_INT = (1 << 22),
138 SELF_INT = (1 << 23),
139 TWSI_INT = (1 << 24),
140 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500141 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400142 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
143 HC_MAIN_RSVD),
144
145 /* SATAHC registers */
146 HC_CFG_OFS = 0,
147
148 HC_IRQ_CAUSE_OFS = 0x14,
Brett Russ31961942005-09-30 01:36:00 -0400149 CRPB_DMA_DONE = (1 << 0), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400150 HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */
151 DEV_IRQ = (1 << 8), /* shift by port # */
152
153 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400154 SHD_BLK_OFS = 0x100,
155 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400156
157 /* SATA registers */
158 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
159 SATA_ACTIVE_OFS = 0x350,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500160 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500161 PHY_MODE4 = 0x314,
162 PHY_MODE2 = 0x330,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500163 MV5_PHY_MODE = 0x74,
164 MV5_LT_MODE = 0x30,
165 MV5_PHY_CTL = 0x0C,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500166 SATA_INTERFACE_CTL = 0x050,
167
168 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400169
170 /* Port registers */
171 EDMA_CFG_OFS = 0,
Brett Russ31961942005-09-30 01:36:00 -0400172 EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */
173 EDMA_CFG_NCQ = (1 << 5),
174 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
175 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
176 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Brett Russ20f733e2005-09-01 18:26:17 -0400177
178 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
179 EDMA_ERR_IRQ_MASK_OFS = 0xc,
180 EDMA_ERR_D_PAR = (1 << 0),
181 EDMA_ERR_PRD_PAR = (1 << 1),
182 EDMA_ERR_DEV = (1 << 2),
183 EDMA_ERR_DEV_DCON = (1 << 3),
184 EDMA_ERR_DEV_CON = (1 << 4),
185 EDMA_ERR_SERR = (1 << 5),
186 EDMA_ERR_SELF_DIS = (1 << 7),
187 EDMA_ERR_BIST_ASYNC = (1 << 8),
188 EDMA_ERR_CRBQ_PAR = (1 << 9),
189 EDMA_ERR_CRPB_PAR = (1 << 10),
190 EDMA_ERR_INTRL_PAR = (1 << 11),
191 EDMA_ERR_IORDY = (1 << 12),
192 EDMA_ERR_LNK_CTRL_RX = (0xf << 13),
193 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15),
194 EDMA_ERR_LNK_DATA_RX = (0xf << 17),
195 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21),
196 EDMA_ERR_LNK_DATA_TX = (0x1f << 26),
197 EDMA_ERR_TRANS_PROTO = (1 << 31),
Jeff Garzik8b260242005-11-12 12:32:50 -0500198 EDMA_ERR_FATAL = (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Brett Russ20f733e2005-09-01 18:26:17 -0400199 EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
200 EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
Jeff Garzik8b260242005-11-12 12:32:50 -0500201 EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
Brett Russ20f733e2005-09-01 18:26:17 -0400202 EDMA_ERR_LNK_DATA_RX |
Jeff Garzik8b260242005-11-12 12:32:50 -0500203 EDMA_ERR_LNK_DATA_TX |
Brett Russ20f733e2005-09-01 18:26:17 -0400204 EDMA_ERR_TRANS_PROTO),
205
Brett Russ31961942005-09-30 01:36:00 -0400206 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
207 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400208
209 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
210 EDMA_REQ_Q_PTR_SHIFT = 5,
211
212 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
213 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
214 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400215 EDMA_RSP_Q_PTR_SHIFT = 3,
216
Brett Russ20f733e2005-09-01 18:26:17 -0400217 EDMA_CMD_OFS = 0x28,
218 EDMA_EN = (1 << 0),
219 EDMA_DS = (1 << 1),
220 ATA_RST = (1 << 2),
221
Jeff Garzikc9d39132005-11-13 17:47:51 -0500222 EDMA_IORDY_TMOUT = 0x34,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500223 EDMA_ARB_CFG = 0x38,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500224
Brett Russ31961942005-09-30 01:36:00 -0400225 /* Host private flags (hp_flags) */
226 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 MV_HP_ERRATA_50XXB0 = (1 << 1),
228 MV_HP_ERRATA_50XXB2 = (1 << 2),
229 MV_HP_ERRATA_60X1B2 = (1 << 3),
230 MV_HP_ERRATA_60X1C0 = (1 << 4),
231 MV_HP_50XX = (1 << 5),
Brett Russ20f733e2005-09-01 18:26:17 -0400232
Brett Russ31961942005-09-30 01:36:00 -0400233 /* Port private flags (pp_flags) */
234 MV_PP_FLAG_EDMA_EN = (1 << 0),
235 MV_PP_FLAG_EDMA_DS_ACT = (1 << 1),
236};
237
Jeff Garzikc9d39132005-11-13 17:47:51 -0500238#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500239#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
240
Jeff Garzik095fec82005-11-12 09:50:49 -0500241enum {
242 /* Our DMA boundary is determined by an ePRD being unable to handle
243 * anything larger than 64KB
244 */
245 MV_DMA_BOUNDARY = 0xffffU,
246
247 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
248
249 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
250};
251
Jeff Garzik522479f2005-11-12 22:14:02 -0500252enum chip_type {
253 chip_504x,
254 chip_508x,
255 chip_5080,
256 chip_604x,
257 chip_608x,
258};
259
Brett Russ31961942005-09-30 01:36:00 -0400260/* Command ReQuest Block: 32B */
261struct mv_crqb {
262 u32 sg_addr;
263 u32 sg_addr_hi;
264 u16 ctrl_flags;
265 u16 ata_cmd[11];
266};
267
268/* Command ResPonse Block: 8B */
269struct mv_crpb {
270 u16 id;
271 u16 flags;
272 u32 tmstmp;
273};
274
275/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
276struct mv_sg {
277 u32 addr;
278 u32 flags_size;
279 u32 addr_hi;
280 u32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400281};
282
283struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400284 struct mv_crqb *crqb;
285 dma_addr_t crqb_dma;
286 struct mv_crpb *crpb;
287 dma_addr_t crpb_dma;
288 struct mv_sg *sg_tbl;
289 dma_addr_t sg_tbl_dma;
Brett Russ20f733e2005-09-01 18:26:17 -0400290
Brett Russ31961942005-09-30 01:36:00 -0400291 unsigned req_producer; /* cp of req_in_ptr */
292 unsigned rsp_consumer; /* cp of rsp_out_ptr */
293 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400294};
295
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500296struct mv_port_signal {
297 u32 amps;
298 u32 pre;
299};
300
Jeff Garzik47c2b672005-11-12 21:13:17 -0500301struct mv_host_priv;
302struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500303 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
304 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500305 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
306 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
307 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500308 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
309 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500310 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
311 void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500312};
313
Brett Russ20f733e2005-09-01 18:26:17 -0400314struct mv_host_priv {
Brett Russ31961942005-09-30 01:36:00 -0400315 u32 hp_flags;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500316 struct mv_port_signal signal[8];
Jeff Garzik47c2b672005-11-12 21:13:17 -0500317 const struct mv_hw_ops *ops;
Brett Russ20f733e2005-09-01 18:26:17 -0400318};
319
320static void mv_irq_clear(struct ata_port *ap);
321static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
322static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500323static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
324static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ20f733e2005-09-01 18:26:17 -0400325static void mv_phy_reset(struct ata_port *ap);
Jeff Garzik22374672005-11-17 10:59:48 -0500326static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
Brett Russ31961942005-09-30 01:36:00 -0400327static void mv_host_stop(struct ata_host_set *host_set);
328static int mv_port_start(struct ata_port *ap);
329static void mv_port_stop(struct ata_port *ap);
330static void mv_qc_prep(struct ata_queued_cmd *qc);
331static int mv_qc_issue(struct ata_queued_cmd *qc);
Brett Russ20f733e2005-09-01 18:26:17 -0400332static irqreturn_t mv_interrupt(int irq, void *dev_instance,
333 struct pt_regs *regs);
Brett Russ31961942005-09-30 01:36:00 -0400334static void mv_eng_timeout(struct ata_port *ap);
Brett Russ20f733e2005-09-01 18:26:17 -0400335static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
336
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500337static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
338 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500339static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
340static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
341 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500342static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
343 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500344static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
345static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500346
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500347static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
348 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500349static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
350static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
351 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500352static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
353 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500354static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
355static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500356static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
357 unsigned int port_no);
358static void mv_stop_and_reset(struct ata_port *ap);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500359
Jeff Garzik193515d2005-11-07 00:59:37 -0500360static struct scsi_host_template mv_sht = {
Brett Russ20f733e2005-09-01 18:26:17 -0400361 .module = THIS_MODULE,
362 .name = DRV_NAME,
363 .ioctl = ata_scsi_ioctl,
364 .queuecommand = ata_scsi_queuecmd,
365 .eh_strategy_handler = ata_scsi_error,
Brett Russ31961942005-09-30 01:36:00 -0400366 .can_queue = MV_USE_Q_DEPTH,
Brett Russ20f733e2005-09-01 18:26:17 -0400367 .this_id = ATA_SHT_THIS_ID,
Jeff Garzik22374672005-11-17 10:59:48 -0500368 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400369 .max_sectors = ATA_MAX_SECTORS,
370 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
371 .emulated = ATA_SHT_EMULATED,
Brett Russ31961942005-09-30 01:36:00 -0400372 .use_clustering = ATA_SHT_USE_CLUSTERING,
Brett Russ20f733e2005-09-01 18:26:17 -0400373 .proc_name = DRV_NAME,
374 .dma_boundary = MV_DMA_BOUNDARY,
375 .slave_configure = ata_scsi_slave_config,
376 .bios_param = ata_std_bios_param,
Brett Russ20f733e2005-09-01 18:26:17 -0400377};
378
Jeff Garzikc9d39132005-11-13 17:47:51 -0500379static const struct ata_port_operations mv5_ops = {
380 .port_disable = ata_port_disable,
381
382 .tf_load = ata_tf_load,
383 .tf_read = ata_tf_read,
384 .check_status = ata_check_status,
385 .exec_command = ata_exec_command,
386 .dev_select = ata_std_dev_select,
387
388 .phy_reset = mv_phy_reset,
389
390 .qc_prep = mv_qc_prep,
391 .qc_issue = mv_qc_issue,
392
393 .eng_timeout = mv_eng_timeout,
394
395 .irq_handler = mv_interrupt,
396 .irq_clear = mv_irq_clear,
397
398 .scr_read = mv5_scr_read,
399 .scr_write = mv5_scr_write,
400
401 .port_start = mv_port_start,
402 .port_stop = mv_port_stop,
403 .host_stop = mv_host_stop,
404};
405
406static const struct ata_port_operations mv6_ops = {
Brett Russ20f733e2005-09-01 18:26:17 -0400407 .port_disable = ata_port_disable,
408
409 .tf_load = ata_tf_load,
410 .tf_read = ata_tf_read,
411 .check_status = ata_check_status,
412 .exec_command = ata_exec_command,
413 .dev_select = ata_std_dev_select,
414
415 .phy_reset = mv_phy_reset,
416
Brett Russ31961942005-09-30 01:36:00 -0400417 .qc_prep = mv_qc_prep,
418 .qc_issue = mv_qc_issue,
Brett Russ20f733e2005-09-01 18:26:17 -0400419
Brett Russ31961942005-09-30 01:36:00 -0400420 .eng_timeout = mv_eng_timeout,
Brett Russ20f733e2005-09-01 18:26:17 -0400421
422 .irq_handler = mv_interrupt,
423 .irq_clear = mv_irq_clear,
424
425 .scr_read = mv_scr_read,
426 .scr_write = mv_scr_write,
427
Brett Russ31961942005-09-30 01:36:00 -0400428 .port_start = mv_port_start,
429 .port_stop = mv_port_stop,
430 .host_stop = mv_host_stop,
Brett Russ20f733e2005-09-01 18:26:17 -0400431};
432
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100433static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400434 { /* chip_504x */
435 .sht = &mv_sht,
Brett Russ31961942005-09-30 01:36:00 -0400436 .host_flags = MV_COMMON_FLAGS,
437 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500438 .udma_mask = 0x7f, /* udma0-6 */
439 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400440 },
441 { /* chip_508x */
442 .sht = &mv_sht,
Brett Russ31961942005-09-30 01:36:00 -0400443 .host_flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
444 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500445 .udma_mask = 0x7f, /* udma0-6 */
446 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400447 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500448 { /* chip_5080 */
449 .sht = &mv_sht,
450 .host_flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
451 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500452 .udma_mask = 0x7f, /* udma0-6 */
453 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500454 },
Brett Russ20f733e2005-09-01 18:26:17 -0400455 { /* chip_604x */
456 .sht = &mv_sht,
Brett Russ31961942005-09-30 01:36:00 -0400457 .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
458 .pio_mask = 0x1f, /* pio0-4 */
459 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500460 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400461 },
462 { /* chip_608x */
463 .sht = &mv_sht,
Jeff Garzik8b260242005-11-12 12:32:50 -0500464 .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Brett Russ31961942005-09-30 01:36:00 -0400465 MV_FLAG_DUAL_HC),
466 .pio_mask = 0x1f, /* pio0-4 */
467 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500468 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400469 },
470};
471
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500472static const struct pci_device_id mv_pci_tbl[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400473 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5040), 0, 0, chip_504x},
474 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5041), 0, 0, chip_504x},
Jeff Garzik47c2b672005-11-12 21:13:17 -0500475 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5080), 0, 0, chip_5080},
Brett Russ20f733e2005-09-01 18:26:17 -0400476 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5081), 0, 0, chip_508x},
477
478 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6040), 0, 0, chip_604x},
479 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6041), 0, 0, chip_604x},
480 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6080), 0, 0, chip_608x},
481 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6081), 0, 0, chip_608x},
Jeff Garzik29179532005-11-11 08:08:03 -0500482
483 {PCI_DEVICE(PCI_VENDOR_ID_ADAPTEC2, 0x0241), 0, 0, chip_604x},
Brett Russ20f733e2005-09-01 18:26:17 -0400484 {} /* terminate list */
485};
486
487static struct pci_driver mv_pci_driver = {
488 .name = DRV_NAME,
489 .id_table = mv_pci_tbl,
490 .probe = mv_init_one,
491 .remove = ata_pci_remove_one,
492};
493
Jeff Garzik47c2b672005-11-12 21:13:17 -0500494static const struct mv_hw_ops mv5xxx_ops = {
495 .phy_errata = mv5_phy_errata,
496 .enable_leds = mv5_enable_leds,
497 .read_preamp = mv5_read_preamp,
498 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500499 .reset_flash = mv5_reset_flash,
500 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500501};
502
503static const struct mv_hw_ops mv6xxx_ops = {
504 .phy_errata = mv6_phy_errata,
505 .enable_leds = mv6_enable_leds,
506 .read_preamp = mv6_read_preamp,
507 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500508 .reset_flash = mv6_reset_flash,
509 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500510};
511
Brett Russ20f733e2005-09-01 18:26:17 -0400512/*
Jeff Garzikddef9bb2006-02-02 16:17:06 -0500513 * module options
514 */
515static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
516
517
518/*
Brett Russ20f733e2005-09-01 18:26:17 -0400519 * Functions
520 */
521
522static inline void writelfl(unsigned long data, void __iomem *addr)
523{
524 writel(data, addr);
525 (void) readl(addr); /* flush to avoid PCI posted write */
526}
527
Brett Russ20f733e2005-09-01 18:26:17 -0400528static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
529{
530 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
531}
532
Jeff Garzikc9d39132005-11-13 17:47:51 -0500533static inline unsigned int mv_hc_from_port(unsigned int port)
534{
535 return port >> MV_PORT_HC_SHIFT;
536}
537
538static inline unsigned int mv_hardport_from_port(unsigned int port)
539{
540 return port & MV_PORT_MASK;
541}
542
543static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
544 unsigned int port)
545{
546 return mv_hc_base(base, mv_hc_from_port(port));
547}
548
Brett Russ20f733e2005-09-01 18:26:17 -0400549static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
550{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500551 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500552 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500553 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400554}
555
556static inline void __iomem *mv_ap_base(struct ata_port *ap)
557{
558 return mv_port_base(ap->host_set->mmio_base, ap->port_no);
559}
560
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500561static inline int mv_get_hc_count(unsigned long host_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400562{
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500563 return ((host_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400564}
565
566static void mv_irq_clear(struct ata_port *ap)
567{
568}
569
Brett Russ05b308e2005-10-05 17:08:53 -0400570/**
571 * mv_start_dma - Enable eDMA engine
572 * @base: port base address
573 * @pp: port private data
574 *
575 * Verify the local cache of the eDMA state is accurate with an
576 * assert.
577 *
578 * LOCKING:
579 * Inherited from caller.
580 */
Brett Russafb0edd2005-10-05 17:08:42 -0400581static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
Brett Russ31961942005-09-30 01:36:00 -0400582{
Brett Russafb0edd2005-10-05 17:08:42 -0400583 if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
584 writelfl(EDMA_EN, base + EDMA_CMD_OFS);
585 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
586 }
587 assert(EDMA_EN & readl(base + EDMA_CMD_OFS));
Brett Russ31961942005-09-30 01:36:00 -0400588}
589
Brett Russ05b308e2005-10-05 17:08:53 -0400590/**
591 * mv_stop_dma - Disable eDMA engine
592 * @ap: ATA channel to manipulate
593 *
594 * Verify the local cache of the eDMA state is accurate with an
595 * assert.
596 *
597 * LOCKING:
598 * Inherited from caller.
599 */
Brett Russ31961942005-09-30 01:36:00 -0400600static void mv_stop_dma(struct ata_port *ap)
601{
602 void __iomem *port_mmio = mv_ap_base(ap);
603 struct mv_port_priv *pp = ap->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400604 u32 reg;
605 int i;
606
Brett Russafb0edd2005-10-05 17:08:42 -0400607 if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
608 /* Disable EDMA if active. The disable bit auto clears.
Brett Russ31961942005-09-30 01:36:00 -0400609 */
Brett Russ31961942005-09-30 01:36:00 -0400610 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
611 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Brett Russafb0edd2005-10-05 17:08:42 -0400612 } else {
613 assert(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
614 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500615
Brett Russ31961942005-09-30 01:36:00 -0400616 /* now properly wait for the eDMA to stop */
617 for (i = 1000; i > 0; i--) {
618 reg = readl(port_mmio + EDMA_CMD_OFS);
619 if (!(EDMA_EN & reg)) {
620 break;
621 }
622 udelay(100);
623 }
624
Brett Russ31961942005-09-30 01:36:00 -0400625 if (EDMA_EN & reg) {
626 printk(KERN_ERR "ata%u: Unable to stop eDMA\n", ap->id);
Brett Russafb0edd2005-10-05 17:08:42 -0400627 /* FIXME: Consider doing a reset here to recover */
Brett Russ31961942005-09-30 01:36:00 -0400628 }
629}
630
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400631#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400632static void mv_dump_mem(void __iomem *start, unsigned bytes)
633{
Brett Russ31961942005-09-30 01:36:00 -0400634 int b, w;
635 for (b = 0; b < bytes; ) {
636 DPRINTK("%p: ", start + b);
637 for (w = 0; b < bytes && w < 4; w++) {
638 printk("%08x ",readl(start + b));
639 b += sizeof(u32);
640 }
641 printk("\n");
642 }
Brett Russ31961942005-09-30 01:36:00 -0400643}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400644#endif
645
Brett Russ31961942005-09-30 01:36:00 -0400646static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
647{
648#ifdef ATA_DEBUG
649 int b, w;
650 u32 dw;
651 for (b = 0; b < bytes; ) {
652 DPRINTK("%02x: ", b);
653 for (w = 0; b < bytes && w < 4; w++) {
654 (void) pci_read_config_dword(pdev,b,&dw);
655 printk("%08x ",dw);
656 b += sizeof(u32);
657 }
658 printk("\n");
659 }
660#endif
661}
662static void mv_dump_all_regs(void __iomem *mmio_base, int port,
663 struct pci_dev *pdev)
664{
665#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500666 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400667 port >> MV_PORT_HC_SHIFT);
668 void __iomem *port_base;
669 int start_port, num_ports, p, start_hc, num_hcs, hc;
670
671 if (0 > port) {
672 start_hc = start_port = 0;
673 num_ports = 8; /* shld be benign for 4 port devs */
674 num_hcs = 2;
675 } else {
676 start_hc = port >> MV_PORT_HC_SHIFT;
677 start_port = port;
678 num_ports = num_hcs = 1;
679 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500680 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -0400681 num_ports > 1 ? num_ports - 1 : start_port);
682
683 if (NULL != pdev) {
684 DPRINTK("PCI config space regs:\n");
685 mv_dump_pci_cfg(pdev, 0x68);
686 }
687 DPRINTK("PCI regs:\n");
688 mv_dump_mem(mmio_base+0xc00, 0x3c);
689 mv_dump_mem(mmio_base+0xd00, 0x34);
690 mv_dump_mem(mmio_base+0xf00, 0x4);
691 mv_dump_mem(mmio_base+0x1d00, 0x6c);
692 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
693 hc_base = mv_hc_base(mmio_base, port >> MV_PORT_HC_SHIFT);
694 DPRINTK("HC regs (HC %i):\n", hc);
695 mv_dump_mem(hc_base, 0x1c);
696 }
697 for (p = start_port; p < start_port + num_ports; p++) {
698 port_base = mv_port_base(mmio_base, p);
699 DPRINTK("EDMA regs (port %i):\n",p);
700 mv_dump_mem(port_base, 0x54);
701 DPRINTK("SATA regs (port %i):\n",p);
702 mv_dump_mem(port_base+0x300, 0x60);
703 }
704#endif
705}
706
Brett Russ20f733e2005-09-01 18:26:17 -0400707static unsigned int mv_scr_offset(unsigned int sc_reg_in)
708{
709 unsigned int ofs;
710
711 switch (sc_reg_in) {
712 case SCR_STATUS:
713 case SCR_CONTROL:
714 case SCR_ERROR:
715 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
716 break;
717 case SCR_ACTIVE:
718 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
719 break;
720 default:
721 ofs = 0xffffffffU;
722 break;
723 }
724 return ofs;
725}
726
727static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
728{
729 unsigned int ofs = mv_scr_offset(sc_reg_in);
730
731 if (0xffffffffU != ofs) {
732 return readl(mv_ap_base(ap) + ofs);
733 } else {
734 return (u32) ofs;
735 }
736}
737
738static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
739{
740 unsigned int ofs = mv_scr_offset(sc_reg_in);
741
742 if (0xffffffffU != ofs) {
743 writelfl(val, mv_ap_base(ap) + ofs);
744 }
745}
746
Brett Russ05b308e2005-10-05 17:08:53 -0400747/**
748 * mv_host_stop - Host specific cleanup/stop routine.
749 * @host_set: host data structure
750 *
751 * Disable ints, cleanup host memory, call general purpose
752 * host_stop.
753 *
754 * LOCKING:
755 * Inherited from caller.
756 */
Brett Russ31961942005-09-30 01:36:00 -0400757static void mv_host_stop(struct ata_host_set *host_set)
758{
759 struct mv_host_priv *hpriv = host_set->private_data;
760 struct pci_dev *pdev = to_pci_dev(host_set->dev);
761
762 if (hpriv->hp_flags & MV_HP_FLAG_MSI) {
763 pci_disable_msi(pdev);
764 } else {
765 pci_intx(pdev, 0);
766 }
767 kfree(hpriv);
768 ata_host_stop(host_set);
769}
770
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500771static inline void mv_priv_free(struct mv_port_priv *pp, struct device *dev)
772{
773 dma_free_coherent(dev, MV_PORT_PRIV_DMA_SZ, pp->crpb, pp->crpb_dma);
774}
775
Brett Russ05b308e2005-10-05 17:08:53 -0400776/**
777 * mv_port_start - Port specific init/start routine.
778 * @ap: ATA channel to manipulate
779 *
780 * Allocate and point to DMA memory, init port private memory,
781 * zero indices.
782 *
783 * LOCKING:
784 * Inherited from caller.
785 */
Brett Russ31961942005-09-30 01:36:00 -0400786static int mv_port_start(struct ata_port *ap)
787{
788 struct device *dev = ap->host_set->dev;
789 struct mv_port_priv *pp;
790 void __iomem *port_mmio = mv_ap_base(ap);
791 void *mem;
792 dma_addr_t mem_dma;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500793 int rc = -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -0400794
795 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500796 if (!pp)
797 goto err_out;
Brett Russ31961942005-09-30 01:36:00 -0400798 memset(pp, 0, sizeof(*pp));
799
Jeff Garzik8b260242005-11-12 12:32:50 -0500800 mem = dma_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
Brett Russ31961942005-09-30 01:36:00 -0400801 GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500802 if (!mem)
803 goto err_out_pp;
Brett Russ31961942005-09-30 01:36:00 -0400804 memset(mem, 0, MV_PORT_PRIV_DMA_SZ);
805
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500806 rc = ata_pad_alloc(ap, dev);
807 if (rc)
808 goto err_out_priv;
809
Jeff Garzik8b260242005-11-12 12:32:50 -0500810 /* First item in chunk of DMA memory:
Brett Russ31961942005-09-30 01:36:00 -0400811 * 32-slot command request table (CRQB), 32 bytes each in size
812 */
813 pp->crqb = mem;
814 pp->crqb_dma = mem_dma;
815 mem += MV_CRQB_Q_SZ;
816 mem_dma += MV_CRQB_Q_SZ;
817
Jeff Garzik8b260242005-11-12 12:32:50 -0500818 /* Second item:
Brett Russ31961942005-09-30 01:36:00 -0400819 * 32-slot command response table (CRPB), 8 bytes each in size
820 */
821 pp->crpb = mem;
822 pp->crpb_dma = mem_dma;
823 mem += MV_CRPB_Q_SZ;
824 mem_dma += MV_CRPB_Q_SZ;
825
826 /* Third item:
827 * Table of scatter-gather descriptors (ePRD), 16 bytes each
828 */
829 pp->sg_tbl = mem;
830 pp->sg_tbl_dma = mem_dma;
831
Jeff Garzik8b260242005-11-12 12:32:50 -0500832 writelfl(EDMA_CFG_Q_DEPTH | EDMA_CFG_RD_BRST_EXT |
Brett Russ31961942005-09-30 01:36:00 -0400833 EDMA_CFG_WR_BUFF_LEN, port_mmio + EDMA_CFG_OFS);
834
835 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500836 writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400837 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
838
839 writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
840 writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
841
842 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500843 writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400844 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
845
846 pp->req_producer = pp->rsp_consumer = 0;
847
848 /* Don't turn on EDMA here...do it before DMA commands only. Else
849 * we'll be unable to send non-data, PIO, etc due to restricted access
850 * to shadow regs.
851 */
852 ap->private_data = pp;
853 return 0;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500854
855err_out_priv:
856 mv_priv_free(pp, dev);
857err_out_pp:
858 kfree(pp);
859err_out:
860 return rc;
Brett Russ31961942005-09-30 01:36:00 -0400861}
862
Brett Russ05b308e2005-10-05 17:08:53 -0400863/**
864 * mv_port_stop - Port specific cleanup/stop routine.
865 * @ap: ATA channel to manipulate
866 *
867 * Stop DMA, cleanup port memory.
868 *
869 * LOCKING:
870 * This routine uses the host_set lock to protect the DMA stop.
871 */
Brett Russ31961942005-09-30 01:36:00 -0400872static void mv_port_stop(struct ata_port *ap)
873{
874 struct device *dev = ap->host_set->dev;
875 struct mv_port_priv *pp = ap->private_data;
Brett Russafb0edd2005-10-05 17:08:42 -0400876 unsigned long flags;
Brett Russ31961942005-09-30 01:36:00 -0400877
Brett Russafb0edd2005-10-05 17:08:42 -0400878 spin_lock_irqsave(&ap->host_set->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400879 mv_stop_dma(ap);
Brett Russafb0edd2005-10-05 17:08:42 -0400880 spin_unlock_irqrestore(&ap->host_set->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400881
882 ap->private_data = NULL;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500883 ata_pad_free(ap, dev);
884 mv_priv_free(pp, dev);
Brett Russ31961942005-09-30 01:36:00 -0400885 kfree(pp);
886}
887
Brett Russ05b308e2005-10-05 17:08:53 -0400888/**
889 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
890 * @qc: queued command whose SG list to source from
891 *
892 * Populate the SG list and mark the last entry.
893 *
894 * LOCKING:
895 * Inherited from caller.
896 */
Brett Russ31961942005-09-30 01:36:00 -0400897static void mv_fill_sg(struct ata_queued_cmd *qc)
898{
899 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400900 unsigned int i = 0;
901 struct scatterlist *sg;
Brett Russ31961942005-09-30 01:36:00 -0400902
Jeff Garzik972c26b2005-10-18 22:14:54 -0400903 ata_for_each_sg(sg, qc) {
Brett Russ31961942005-09-30 01:36:00 -0400904 dma_addr_t addr;
Jeff Garzik22374672005-11-17 10:59:48 -0500905 u32 sg_len, len, offset;
Brett Russ31961942005-09-30 01:36:00 -0400906
Jeff Garzik972c26b2005-10-18 22:14:54 -0400907 addr = sg_dma_address(sg);
908 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -0400909
Jeff Garzik22374672005-11-17 10:59:48 -0500910 while (sg_len) {
911 offset = addr & MV_DMA_BOUNDARY;
912 len = sg_len;
913 if ((offset + sg_len) > 0x10000)
914 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400915
Jeff Garzik22374672005-11-17 10:59:48 -0500916 pp->sg_tbl[i].addr = cpu_to_le32(addr & 0xffffffff);
917 pp->sg_tbl[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
918 pp->sg_tbl[i].flags_size = cpu_to_le32(len);
919
920 sg_len -= len;
921 addr += len;
922
923 if (!sg_len && ata_sg_is_last(sg, qc))
924 pp->sg_tbl[i].flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
925
926 i++;
927 }
Brett Russ31961942005-09-30 01:36:00 -0400928 }
929}
930
931static inline unsigned mv_inc_q_index(unsigned *index)
932{
933 *index = (*index + 1) & MV_MAX_Q_DEPTH_MASK;
934 return *index;
935}
936
937static inline void mv_crqb_pack_cmd(u16 *cmdw, u8 data, u8 addr, unsigned last)
938{
939 *cmdw = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
940 (last ? CRQB_CMD_LAST : 0);
941}
942
Brett Russ05b308e2005-10-05 17:08:53 -0400943/**
944 * mv_qc_prep - Host specific command preparation.
945 * @qc: queued command to prepare
946 *
947 * This routine simply redirects to the general purpose routine
948 * if command is not DMA. Else, it handles prep of the CRQB
949 * (command request block), does some sanity checking, and calls
950 * the SG load routine.
951 *
952 * LOCKING:
953 * Inherited from caller.
954 */
Brett Russ31961942005-09-30 01:36:00 -0400955static void mv_qc_prep(struct ata_queued_cmd *qc)
956{
957 struct ata_port *ap = qc->ap;
958 struct mv_port_priv *pp = ap->private_data;
959 u16 *cw;
960 struct ata_taskfile *tf;
961 u16 flags = 0;
962
963 if (ATA_PROT_DMA != qc->tf.protocol) {
964 return;
Brett Russ20f733e2005-09-01 18:26:17 -0400965 }
966
Brett Russ31961942005-09-30 01:36:00 -0400967 /* the req producer index should be the same as we remember it */
Jeff Garzik8b260242005-11-12 12:32:50 -0500968 assert(((readl(mv_ap_base(qc->ap) + EDMA_REQ_Q_IN_PTR_OFS) >>
Brett Russ31961942005-09-30 01:36:00 -0400969 EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
970 pp->req_producer);
971
972 /* Fill in command request block
973 */
974 if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
975 flags |= CRQB_FLAG_READ;
976 }
977 assert(MV_MAX_Q_DEPTH > qc->tag);
978 flags |= qc->tag << CRQB_TAG_SHIFT;
979
Jeff Garzik8b260242005-11-12 12:32:50 -0500980 pp->crqb[pp->req_producer].sg_addr =
Brett Russ31961942005-09-30 01:36:00 -0400981 cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
Jeff Garzik8b260242005-11-12 12:32:50 -0500982 pp->crqb[pp->req_producer].sg_addr_hi =
Brett Russ31961942005-09-30 01:36:00 -0400983 cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
984 pp->crqb[pp->req_producer].ctrl_flags = cpu_to_le16(flags);
985
986 cw = &pp->crqb[pp->req_producer].ata_cmd[0];
987 tf = &qc->tf;
988
989 /* Sadly, the CRQB cannot accomodate all registers--there are
990 * only 11 bytes...so we must pick and choose required
991 * registers based on the command. So, we drop feature and
992 * hob_feature for [RW] DMA commands, but they are needed for
993 * NCQ. NCQ will drop hob_nsect.
994 */
995 switch (tf->command) {
996 case ATA_CMD_READ:
997 case ATA_CMD_READ_EXT:
998 case ATA_CMD_WRITE:
999 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001000 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001001 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1002 break;
1003#ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */
1004 case ATA_CMD_FPDMA_READ:
1005 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001006 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001007 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1008 break;
1009#endif /* FIXME: remove this line when NCQ added */
1010 default:
1011 /* The only other commands EDMA supports in non-queued and
1012 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1013 * of which are defined/used by Linux. If we get here, this
1014 * driver needs work.
1015 *
1016 * FIXME: modify libata to give qc_prep a return value and
1017 * return error here.
1018 */
1019 BUG_ON(tf->command);
1020 break;
1021 }
1022 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1023 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1024 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1025 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1026 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1027 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1028 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1029 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1030 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1031
1032 if (!(qc->flags & ATA_QCFLAG_DMAMAP)) {
1033 return;
1034 }
1035 mv_fill_sg(qc);
1036}
1037
Brett Russ05b308e2005-10-05 17:08:53 -04001038/**
1039 * mv_qc_issue - Initiate a command to the host
1040 * @qc: queued command to start
1041 *
1042 * This routine simply redirects to the general purpose routine
1043 * if command is not DMA. Else, it sanity checks our local
1044 * caches of the request producer/consumer indices then enables
1045 * DMA and bumps the request producer index.
1046 *
1047 * LOCKING:
1048 * Inherited from caller.
1049 */
Brett Russ31961942005-09-30 01:36:00 -04001050static int mv_qc_issue(struct ata_queued_cmd *qc)
1051{
1052 void __iomem *port_mmio = mv_ap_base(qc->ap);
1053 struct mv_port_priv *pp = qc->ap->private_data;
1054 u32 in_ptr;
1055
1056 if (ATA_PROT_DMA != qc->tf.protocol) {
1057 /* We're about to send a non-EDMA capable command to the
1058 * port. Turn off EDMA so there won't be problems accessing
1059 * shadow block, etc registers.
1060 */
1061 mv_stop_dma(qc->ap);
1062 return ata_qc_issue_prot(qc);
1063 }
1064
1065 in_ptr = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1066
1067 /* the req producer index should be the same as we remember it */
1068 assert(((in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
1069 pp->req_producer);
1070 /* until we do queuing, the queue should be empty at this point */
1071 assert(((in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
Jeff Garzik8b260242005-11-12 12:32:50 -05001072 ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) >>
Brett Russ31961942005-09-30 01:36:00 -04001073 EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1074
1075 mv_inc_q_index(&pp->req_producer); /* now incr producer index */
1076
Brett Russafb0edd2005-10-05 17:08:42 -04001077 mv_start_dma(port_mmio, pp);
Brett Russ31961942005-09-30 01:36:00 -04001078
1079 /* and write the request in pointer to kick the EDMA to life */
1080 in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
1081 in_ptr |= pp->req_producer << EDMA_REQ_Q_PTR_SHIFT;
1082 writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1083
1084 return 0;
1085}
1086
Brett Russ05b308e2005-10-05 17:08:53 -04001087/**
1088 * mv_get_crpb_status - get status from most recently completed cmd
1089 * @ap: ATA channel to manipulate
1090 *
1091 * This routine is for use when the port is in DMA mode, when it
1092 * will be using the CRPB (command response block) method of
1093 * returning command completion information. We assert indices
1094 * are good, grab status, and bump the response consumer index to
1095 * prove that we're up to date.
1096 *
1097 * LOCKING:
1098 * Inherited from caller.
1099 */
Brett Russ31961942005-09-30 01:36:00 -04001100static u8 mv_get_crpb_status(struct ata_port *ap)
1101{
1102 void __iomem *port_mmio = mv_ap_base(ap);
1103 struct mv_port_priv *pp = ap->private_data;
1104 u32 out_ptr;
1105
1106 out_ptr = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1107
1108 /* the response consumer index should be the same as we remember it */
Jeff Garzik8b260242005-11-12 12:32:50 -05001109 assert(((out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
Brett Russ31961942005-09-30 01:36:00 -04001110 pp->rsp_consumer);
1111
1112 /* increment our consumer index... */
1113 pp->rsp_consumer = mv_inc_q_index(&pp->rsp_consumer);
Jeff Garzik8b260242005-11-12 12:32:50 -05001114
Brett Russ31961942005-09-30 01:36:00 -04001115 /* and, until we do NCQ, there should only be 1 CRPB waiting */
Jeff Garzik8b260242005-11-12 12:32:50 -05001116 assert(((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) >>
1117 EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
Brett Russ31961942005-09-30 01:36:00 -04001118 pp->rsp_consumer);
1119
1120 /* write out our inc'd consumer index so EDMA knows we're caught up */
1121 out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
1122 out_ptr |= pp->rsp_consumer << EDMA_RSP_Q_PTR_SHIFT;
1123 writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1124
1125 /* Return ATA status register for completed CRPB */
1126 return (pp->crpb[pp->rsp_consumer].flags >> CRPB_FLAG_STATUS_SHIFT);
Brett Russ20f733e2005-09-01 18:26:17 -04001127}
1128
Brett Russ05b308e2005-10-05 17:08:53 -04001129/**
1130 * mv_err_intr - Handle error interrupts on the port
1131 * @ap: ATA channel to manipulate
1132 *
1133 * In most cases, just clear the interrupt and move on. However,
1134 * some cases require an eDMA reset, which is done right before
1135 * the COMRESET in mv_phy_reset(). The SERR case requires a
1136 * clear of pending errors in the SATA SERROR register. Finally,
1137 * if the port disabled DMA, update our cached copy to match.
1138 *
1139 * LOCKING:
1140 * Inherited from caller.
1141 */
Brett Russ20f733e2005-09-01 18:26:17 -04001142static void mv_err_intr(struct ata_port *ap)
1143{
Brett Russ31961942005-09-30 01:36:00 -04001144 void __iomem *port_mmio = mv_ap_base(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001145 u32 edma_err_cause, serr = 0;
1146
Brett Russ20f733e2005-09-01 18:26:17 -04001147 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1148
1149 if (EDMA_ERR_SERR & edma_err_cause) {
1150 serr = scr_read(ap, SCR_ERROR);
1151 scr_write_flush(ap, SCR_ERROR, serr);
1152 }
Brett Russafb0edd2005-10-05 17:08:42 -04001153 if (EDMA_ERR_SELF_DIS & edma_err_cause) {
1154 struct mv_port_priv *pp = ap->private_data;
1155 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1156 }
1157 DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
1158 "SERR: 0x%08x\n", ap->id, edma_err_cause, serr);
Brett Russ20f733e2005-09-01 18:26:17 -04001159
1160 /* Clear EDMA now that SERR cleanup done */
1161 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1162
1163 /* check for fatal here and recover if needed */
1164 if (EDMA_ERR_FATAL & edma_err_cause) {
Jeff Garzikc9d39132005-11-13 17:47:51 -05001165 mv_stop_and_reset(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001166 }
1167}
1168
Brett Russ05b308e2005-10-05 17:08:53 -04001169/**
1170 * mv_host_intr - Handle all interrupts on the given host controller
1171 * @host_set: host specific structure
1172 * @relevant: port error bits relevant to this host controller
1173 * @hc: which host controller we're to look at
1174 *
1175 * Read then write clear the HC interrupt status then walk each
1176 * port connected to the HC and see if it needs servicing. Port
1177 * success ints are reported in the HC interrupt status reg, the
1178 * port error ints are reported in the higher level main
1179 * interrupt status register and thus are passed in via the
1180 * 'relevant' argument.
1181 *
1182 * LOCKING:
1183 * Inherited from caller.
1184 */
Brett Russ20f733e2005-09-01 18:26:17 -04001185static void mv_host_intr(struct ata_host_set *host_set, u32 relevant,
1186 unsigned int hc)
1187{
1188 void __iomem *mmio = host_set->mmio_base;
1189 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1190 struct ata_port *ap;
1191 struct ata_queued_cmd *qc;
1192 u32 hc_irq_cause;
Brett Russ31961942005-09-30 01:36:00 -04001193 int shift, port, port0, hard_port, handled;
Jeff Garzika7dac442005-10-30 04:44:42 -05001194 unsigned int err_mask;
Brett Russ31961942005-09-30 01:36:00 -04001195 u8 ata_status = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04001196
1197 if (hc == 0) {
1198 port0 = 0;
1199 } else {
1200 port0 = MV_PORTS_PER_HC;
1201 }
1202
1203 /* we'll need the HC success int register in most cases */
1204 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1205 if (hc_irq_cause) {
Brett Russ31961942005-09-30 01:36:00 -04001206 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001207 }
1208
1209 VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1210 hc,relevant,hc_irq_cause);
1211
1212 for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
1213 ap = host_set->ports[port];
1214 hard_port = port & MV_PORT_MASK; /* range 0-3 */
Brett Russ31961942005-09-30 01:36:00 -04001215 handled = 0; /* ensure ata_status is set if handled++ */
Brett Russ20f733e2005-09-01 18:26:17 -04001216
Brett Russ31961942005-09-30 01:36:00 -04001217 if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
1218 /* new CRPB on the queue; just one at a time until NCQ
1219 */
1220 ata_status = mv_get_crpb_status(ap);
1221 handled++;
1222 } else if ((DEV_IRQ << hard_port) & hc_irq_cause) {
1223 /* received ATA IRQ; read the status reg to clear INTRQ
Brett Russ20f733e2005-09-01 18:26:17 -04001224 */
1225 ata_status = readb((void __iomem *)
1226 ap->ioaddr.status_addr);
Brett Russ31961942005-09-30 01:36:00 -04001227 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001228 }
1229
Jeff Garzika2c91a82005-11-17 05:44:44 -05001230 if (ap &&
1231 (ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR)))
1232 continue;
1233
Jeff Garzika7dac442005-10-30 04:44:42 -05001234 err_mask = ac_err_mask(ata_status);
1235
Brett Russ31961942005-09-30 01:36:00 -04001236 shift = port << 1; /* (port * 2) */
Brett Russ20f733e2005-09-01 18:26:17 -04001237 if (port >= MV_PORTS_PER_HC) {
1238 shift++; /* skip bit 8 in the HC Main IRQ reg */
1239 }
1240 if ((PORT0_ERR << shift) & relevant) {
1241 mv_err_intr(ap);
Jeff Garzika7dac442005-10-30 04:44:42 -05001242 err_mask |= AC_ERR_OTHER;
Brett Russ31961942005-09-30 01:36:00 -04001243 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001244 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001245
Brett Russ31961942005-09-30 01:36:00 -04001246 if (handled && ap) {
Brett Russ20f733e2005-09-01 18:26:17 -04001247 qc = ata_qc_from_tag(ap, ap->active_tag);
1248 if (NULL != qc) {
1249 VPRINTK("port %u IRQ found for qc, "
1250 "ata_status 0x%x\n", port,ata_status);
Brett Russ20f733e2005-09-01 18:26:17 -04001251 /* mark qc status appropriately */
Albert Leea22e2eb2005-12-05 15:38:02 +08001252 if (!(qc->tf.ctl & ATA_NIEN)) {
1253 qc->err_mask |= err_mask;
1254 ata_qc_complete(qc);
1255 }
Brett Russ20f733e2005-09-01 18:26:17 -04001256 }
1257 }
1258 }
1259 VPRINTK("EXIT\n");
1260}
1261
Brett Russ05b308e2005-10-05 17:08:53 -04001262/**
Jeff Garzik8b260242005-11-12 12:32:50 -05001263 * mv_interrupt -
Brett Russ05b308e2005-10-05 17:08:53 -04001264 * @irq: unused
1265 * @dev_instance: private data; in this case the host structure
1266 * @regs: unused
1267 *
1268 * Read the read only register to determine if any host
1269 * controllers have pending interrupts. If so, call lower level
1270 * routine to handle. Also check for PCI errors which are only
1271 * reported here.
1272 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001273 * LOCKING:
Brett Russ05b308e2005-10-05 17:08:53 -04001274 * This routine holds the host_set lock while processing pending
1275 * interrupts.
1276 */
Brett Russ20f733e2005-09-01 18:26:17 -04001277static irqreturn_t mv_interrupt(int irq, void *dev_instance,
1278 struct pt_regs *regs)
1279{
1280 struct ata_host_set *host_set = dev_instance;
1281 unsigned int hc, handled = 0, n_hcs;
Brett Russ31961942005-09-30 01:36:00 -04001282 void __iomem *mmio = host_set->mmio_base;
Brett Russ20f733e2005-09-01 18:26:17 -04001283 u32 irq_stat;
1284
Brett Russ20f733e2005-09-01 18:26:17 -04001285 irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001286
1287 /* check the cases where we either have nothing pending or have read
1288 * a bogus register value which can indicate HW removal or PCI fault
1289 */
1290 if (!irq_stat || (0xffffffffU == irq_stat)) {
1291 return IRQ_NONE;
1292 }
1293
Brett Russ31961942005-09-30 01:36:00 -04001294 n_hcs = mv_get_hc_count(host_set->ports[0]->flags);
Brett Russ20f733e2005-09-01 18:26:17 -04001295 spin_lock(&host_set->lock);
1296
1297 for (hc = 0; hc < n_hcs; hc++) {
1298 u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
1299 if (relevant) {
1300 mv_host_intr(host_set, relevant, hc);
Brett Russ31961942005-09-30 01:36:00 -04001301 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001302 }
1303 }
1304 if (PCI_ERR & irq_stat) {
Brett Russ31961942005-09-30 01:36:00 -04001305 printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
1306 readl(mmio + PCI_IRQ_CAUSE_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04001307
Brett Russafb0edd2005-10-05 17:08:42 -04001308 DPRINTK("All regs @ PCI error\n");
Brett Russ31961942005-09-30 01:36:00 -04001309 mv_dump_all_regs(mmio, -1, to_pci_dev(host_set->dev));
1310
1311 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
1312 handled++;
1313 }
Brett Russ20f733e2005-09-01 18:26:17 -04001314 spin_unlock(&host_set->lock);
1315
1316 return IRQ_RETVAL(handled);
1317}
1318
Jeff Garzikc9d39132005-11-13 17:47:51 -05001319static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
1320{
1321 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
1322 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
1323
1324 return hc_mmio + ofs;
1325}
1326
1327static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1328{
1329 unsigned int ofs;
1330
1331 switch (sc_reg_in) {
1332 case SCR_STATUS:
1333 case SCR_ERROR:
1334 case SCR_CONTROL:
1335 ofs = sc_reg_in * sizeof(u32);
1336 break;
1337 default:
1338 ofs = 0xffffffffU;
1339 break;
1340 }
1341 return ofs;
1342}
1343
1344static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
1345{
1346 void __iomem *mmio = mv5_phy_base(ap->host_set->mmio_base, ap->port_no);
1347 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1348
1349 if (ofs != 0xffffffffU)
1350 return readl(mmio + ofs);
1351 else
1352 return (u32) ofs;
1353}
1354
1355static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1356{
1357 void __iomem *mmio = mv5_phy_base(ap->host_set->mmio_base, ap->port_no);
1358 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1359
1360 if (ofs != 0xffffffffU)
1361 writelfl(val, mmio + ofs);
1362}
1363
Jeff Garzik522479f2005-11-12 22:14:02 -05001364static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
1365{
1366 u8 rev_id;
1367 int early_5080;
1368
1369 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
1370
1371 early_5080 = (pdev->device == 0x5080) && (rev_id == 0);
1372
1373 if (!early_5080) {
1374 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1375 tmp |= (1 << 0);
1376 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1377 }
1378
1379 mv_reset_pci_bus(pdev, mmio);
1380}
1381
1382static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1383{
1384 writel(0x0fcfffff, mmio + MV_FLASH_CTL);
1385}
1386
Jeff Garzik47c2b672005-11-12 21:13:17 -05001387static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001388 void __iomem *mmio)
1389{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001390 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1391 u32 tmp;
1392
1393 tmp = readl(phy_mmio + MV5_PHY_MODE);
1394
1395 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
1396 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001397}
1398
Jeff Garzik47c2b672005-11-12 21:13:17 -05001399static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001400{
Jeff Garzik522479f2005-11-12 22:14:02 -05001401 u32 tmp;
1402
1403 writel(0, mmio + MV_GPIO_PORT_CTL);
1404
1405 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1406
1407 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1408 tmp |= ~(1 << 0);
1409 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001410}
1411
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001412static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1413 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001414{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001415 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
1416 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
1417 u32 tmp;
1418 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
1419
1420 if (fix_apm_sq) {
1421 tmp = readl(phy_mmio + MV5_LT_MODE);
1422 tmp |= (1 << 19);
1423 writel(tmp, phy_mmio + MV5_LT_MODE);
1424
1425 tmp = readl(phy_mmio + MV5_PHY_CTL);
1426 tmp &= ~0x3;
1427 tmp |= 0x1;
1428 writel(tmp, phy_mmio + MV5_PHY_CTL);
1429 }
1430
1431 tmp = readl(phy_mmio + MV5_PHY_MODE);
1432 tmp &= ~mask;
1433 tmp |= hpriv->signal[port].pre;
1434 tmp |= hpriv->signal[port].amps;
1435 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001436}
1437
Jeff Garzikc9d39132005-11-13 17:47:51 -05001438
1439#undef ZERO
1440#define ZERO(reg) writel(0, port_mmio + (reg))
1441static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
1442 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05001443{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001444 void __iomem *port_mmio = mv_port_base(mmio, port);
1445
1446 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
1447
1448 mv_channel_reset(hpriv, mmio, port);
1449
1450 ZERO(0x028); /* command */
1451 writel(0x11f, port_mmio + EDMA_CFG_OFS);
1452 ZERO(0x004); /* timer */
1453 ZERO(0x008); /* irq err cause */
1454 ZERO(0x00c); /* irq err mask */
1455 ZERO(0x010); /* rq bah */
1456 ZERO(0x014); /* rq inp */
1457 ZERO(0x018); /* rq outp */
1458 ZERO(0x01c); /* respq bah */
1459 ZERO(0x024); /* respq outp */
1460 ZERO(0x020); /* respq inp */
1461 ZERO(0x02c); /* test control */
1462 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
1463}
1464#undef ZERO
1465
1466#define ZERO(reg) writel(0, hc_mmio + (reg))
1467static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1468 unsigned int hc)
1469{
1470 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1471 u32 tmp;
1472
1473 ZERO(0x00c);
1474 ZERO(0x010);
1475 ZERO(0x014);
1476 ZERO(0x018);
1477
1478 tmp = readl(hc_mmio + 0x20);
1479 tmp &= 0x1c1c1c1c;
1480 tmp |= 0x03030303;
1481 writel(tmp, hc_mmio + 0x20);
1482}
1483#undef ZERO
1484
1485static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1486 unsigned int n_hc)
1487{
1488 unsigned int hc, port;
1489
1490 for (hc = 0; hc < n_hc; hc++) {
1491 for (port = 0; port < MV_PORTS_PER_HC; port++)
1492 mv5_reset_hc_port(hpriv, mmio,
1493 (hc * MV_PORTS_PER_HC) + port);
1494
1495 mv5_reset_one_hc(hpriv, mmio, hc);
1496 }
1497
1498 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001499}
1500
Jeff Garzik101ffae2005-11-12 22:17:49 -05001501#undef ZERO
1502#define ZERO(reg) writel(0, mmio + (reg))
1503static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
1504{
1505 u32 tmp;
1506
1507 tmp = readl(mmio + MV_PCI_MODE);
1508 tmp &= 0xff00ffff;
1509 writel(tmp, mmio + MV_PCI_MODE);
1510
1511 ZERO(MV_PCI_DISC_TIMER);
1512 ZERO(MV_PCI_MSI_TRIGGER);
1513 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
1514 ZERO(HC_MAIN_IRQ_MASK_OFS);
1515 ZERO(MV_PCI_SERR_MASK);
1516 ZERO(PCI_IRQ_CAUSE_OFS);
1517 ZERO(PCI_IRQ_MASK_OFS);
1518 ZERO(MV_PCI_ERR_LOW_ADDRESS);
1519 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
1520 ZERO(MV_PCI_ERR_ATTRIBUTE);
1521 ZERO(MV_PCI_ERR_COMMAND);
1522}
1523#undef ZERO
1524
1525static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1526{
1527 u32 tmp;
1528
1529 mv5_reset_flash(hpriv, mmio);
1530
1531 tmp = readl(mmio + MV_GPIO_PORT_CTL);
1532 tmp &= 0x3;
1533 tmp |= (1 << 5) | (1 << 6);
1534 writel(tmp, mmio + MV_GPIO_PORT_CTL);
1535}
1536
1537/**
1538 * mv6_reset_hc - Perform the 6xxx global soft reset
1539 * @mmio: base address of the HBA
1540 *
1541 * This routine only applies to 6xxx parts.
1542 *
1543 * LOCKING:
1544 * Inherited from caller.
1545 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05001546static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1547 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05001548{
1549 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
1550 int i, rc = 0;
1551 u32 t;
1552
1553 /* Following procedure defined in PCI "main command and status
1554 * register" table.
1555 */
1556 t = readl(reg);
1557 writel(t | STOP_PCI_MASTER, reg);
1558
1559 for (i = 0; i < 1000; i++) {
1560 udelay(1);
1561 t = readl(reg);
1562 if (PCI_MASTER_EMPTY & t) {
1563 break;
1564 }
1565 }
1566 if (!(PCI_MASTER_EMPTY & t)) {
1567 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
1568 rc = 1;
1569 goto done;
1570 }
1571
1572 /* set reset */
1573 i = 5;
1574 do {
1575 writel(t | GLOB_SFT_RST, reg);
1576 t = readl(reg);
1577 udelay(1);
1578 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
1579
1580 if (!(GLOB_SFT_RST & t)) {
1581 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
1582 rc = 1;
1583 goto done;
1584 }
1585
1586 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
1587 i = 5;
1588 do {
1589 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
1590 t = readl(reg);
1591 udelay(1);
1592 } while ((GLOB_SFT_RST & t) && (i-- > 0));
1593
1594 if (GLOB_SFT_RST & t) {
1595 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
1596 rc = 1;
1597 }
1598done:
1599 return rc;
1600}
1601
Jeff Garzik47c2b672005-11-12 21:13:17 -05001602static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001603 void __iomem *mmio)
1604{
1605 void __iomem *port_mmio;
1606 u32 tmp;
1607
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001608 tmp = readl(mmio + MV_RESET_CFG);
1609 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001610 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001611 hpriv->signal[idx].pre = 0x1 << 5;
1612 return;
1613 }
1614
1615 port_mmio = mv_port_base(mmio, idx);
1616 tmp = readl(port_mmio + PHY_MODE2);
1617
1618 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
1619 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
1620}
1621
Jeff Garzik47c2b672005-11-12 21:13:17 -05001622static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001623{
Jeff Garzik47c2b672005-11-12 21:13:17 -05001624 writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001625}
1626
Jeff Garzikc9d39132005-11-13 17:47:51 -05001627static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001628 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001629{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001630 void __iomem *port_mmio = mv_port_base(mmio, port);
1631
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001632 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001633 int fix_phy_mode2 =
1634 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001635 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05001636 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1637 u32 m2, tmp;
1638
1639 if (fix_phy_mode2) {
1640 m2 = readl(port_mmio + PHY_MODE2);
1641 m2 &= ~(1 << 16);
1642 m2 |= (1 << 31);
1643 writel(m2, port_mmio + PHY_MODE2);
1644
1645 udelay(200);
1646
1647 m2 = readl(port_mmio + PHY_MODE2);
1648 m2 &= ~((1 << 16) | (1 << 31));
1649 writel(m2, port_mmio + PHY_MODE2);
1650
1651 udelay(200);
1652 }
1653
1654 /* who knows what this magic does */
1655 tmp = readl(port_mmio + PHY_MODE3);
1656 tmp &= ~0x7F800000;
1657 tmp |= 0x2A800000;
1658 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001659
1660 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001661 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001662
1663 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001664
1665 if (hp_flags & MV_HP_ERRATA_60X1B2)
1666 tmp = readl(port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001667
1668 m4 = (m4 & ~(1 << 1)) | (1 << 0);
1669
1670 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001671
1672 if (hp_flags & MV_HP_ERRATA_60X1B2)
1673 writel(tmp, port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001674 }
1675
1676 /* Revert values of pre-emphasis and signal amps to the saved ones */
1677 m2 = readl(port_mmio + PHY_MODE2);
1678
1679 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001680 m2 |= hpriv->signal[port].amps;
1681 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001682 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001683
1684 writel(m2, port_mmio + PHY_MODE2);
1685}
1686
Jeff Garzikc9d39132005-11-13 17:47:51 -05001687static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
1688 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04001689{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001690 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04001691
Brett Russ31961942005-09-30 01:36:00 -04001692 writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001693
1694 if (IS_60XX(hpriv)) {
1695 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
1696 ifctl |= (1 << 12) | (1 << 7);
1697 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
1698 }
1699
Brett Russ20f733e2005-09-01 18:26:17 -04001700 udelay(25); /* allow reset propagation */
1701
1702 /* Spec never mentions clearing the bit. Marvell's driver does
1703 * clear the bit, however.
1704 */
Brett Russ31961942005-09-30 01:36:00 -04001705 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001706
Jeff Garzikc9d39132005-11-13 17:47:51 -05001707 hpriv->ops->phy_errata(hpriv, mmio, port_no);
1708
1709 if (IS_50XX(hpriv))
1710 mdelay(1);
1711}
1712
1713static void mv_stop_and_reset(struct ata_port *ap)
1714{
1715 struct mv_host_priv *hpriv = ap->host_set->private_data;
1716 void __iomem *mmio = ap->host_set->mmio_base;
1717
1718 mv_stop_dma(ap);
1719
1720 mv_channel_reset(hpriv, mmio, ap->port_no);
1721
Jeff Garzik22374672005-11-17 10:59:48 -05001722 __mv_phy_reset(ap, 0);
1723}
1724
1725static inline void __msleep(unsigned int msec, int can_sleep)
1726{
1727 if (can_sleep)
1728 msleep(msec);
1729 else
1730 mdelay(msec);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001731}
1732
1733/**
Jeff Garzik22374672005-11-17 10:59:48 -05001734 * __mv_phy_reset - Perform eDMA reset followed by COMRESET
Jeff Garzikc9d39132005-11-13 17:47:51 -05001735 * @ap: ATA channel to manipulate
1736 *
1737 * Part of this is taken from __sata_phy_reset and modified to
1738 * not sleep since this routine gets called from interrupt level.
1739 *
1740 * LOCKING:
1741 * Inherited from caller. This is coded to safe to call at
1742 * interrupt level, i.e. it does not sleep.
1743 */
Jeff Garzik22374672005-11-17 10:59:48 -05001744static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001745{
1746 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik22374672005-11-17 10:59:48 -05001747 struct mv_host_priv *hpriv = ap->host_set->private_data;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001748 void __iomem *port_mmio = mv_ap_base(ap);
1749 struct ata_taskfile tf;
1750 struct ata_device *dev = &ap->device[0];
1751 unsigned long timeout;
Jeff Garzik22374672005-11-17 10:59:48 -05001752 int retry = 5;
1753 u32 sstatus;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001754
1755 VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001756
Jeff Garzik095fec82005-11-12 09:50:49 -05001757 DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001758 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1759 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
Brett Russ20f733e2005-09-01 18:26:17 -04001760
Jeff Garzik22374672005-11-17 10:59:48 -05001761 /* Issue COMRESET via SControl */
1762comreset_retry:
Brett Russ31961942005-09-30 01:36:00 -04001763 scr_write_flush(ap, SCR_CONTROL, 0x301);
Jeff Garzik22374672005-11-17 10:59:48 -05001764 __msleep(1, can_sleep);
1765
Brett Russ31961942005-09-30 01:36:00 -04001766 scr_write_flush(ap, SCR_CONTROL, 0x300);
Jeff Garzik22374672005-11-17 10:59:48 -05001767 __msleep(20, can_sleep);
1768
1769 timeout = jiffies + msecs_to_jiffies(200);
Brett Russ31961942005-09-30 01:36:00 -04001770 do {
Jeff Garzik22374672005-11-17 10:59:48 -05001771 sstatus = scr_read(ap, SCR_STATUS) & 0x3;
1772 if ((sstatus == 3) || (sstatus == 0))
Brett Russ31961942005-09-30 01:36:00 -04001773 break;
Jeff Garzik22374672005-11-17 10:59:48 -05001774
1775 __msleep(1, can_sleep);
Brett Russ31961942005-09-30 01:36:00 -04001776 } while (time_before(jiffies, timeout));
Brett Russ20f733e2005-09-01 18:26:17 -04001777
Jeff Garzik22374672005-11-17 10:59:48 -05001778 /* work around errata */
1779 if (IS_60XX(hpriv) &&
1780 (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
1781 (retry-- > 0))
1782 goto comreset_retry;
Jeff Garzik095fec82005-11-12 09:50:49 -05001783
1784 DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001785 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1786 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
1787
1788 if (sata_dev_present(ap)) {
1789 ata_port_probe(ap);
1790 } else {
1791 printk(KERN_INFO "ata%u: no device found (phy stat %08x)\n",
1792 ap->id, scr_read(ap, SCR_STATUS));
1793 ata_port_disable(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001794 return;
1795 }
Brett Russ31961942005-09-30 01:36:00 -04001796 ap->cbl = ATA_CBL_SATA;
Brett Russ20f733e2005-09-01 18:26:17 -04001797
Jeff Garzik22374672005-11-17 10:59:48 -05001798 /* even after SStatus reflects that device is ready,
1799 * it seems to take a while for link to be fully
1800 * established (and thus Status no longer 0x80/0x7F),
1801 * so we poll a bit for that, here.
1802 */
1803 retry = 20;
1804 while (1) {
1805 u8 drv_stat = ata_check_status(ap);
1806 if ((drv_stat != 0x80) && (drv_stat != 0x7f))
1807 break;
1808 __msleep(500, can_sleep);
1809 if (retry-- <= 0)
1810 break;
1811 }
1812
Brett Russ20f733e2005-09-01 18:26:17 -04001813 tf.lbah = readb((void __iomem *) ap->ioaddr.lbah_addr);
1814 tf.lbam = readb((void __iomem *) ap->ioaddr.lbam_addr);
1815 tf.lbal = readb((void __iomem *) ap->ioaddr.lbal_addr);
1816 tf.nsect = readb((void __iomem *) ap->ioaddr.nsect_addr);
1817
1818 dev->class = ata_dev_classify(&tf);
1819 if (!ata_dev_present(dev)) {
1820 VPRINTK("Port disabled post-sig: No device present.\n");
1821 ata_port_disable(ap);
1822 }
Jeff Garzik095fec82005-11-12 09:50:49 -05001823
1824 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1825
1826 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1827
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001828 VPRINTK("EXIT\n");
Brett Russ20f733e2005-09-01 18:26:17 -04001829}
1830
Jeff Garzik22374672005-11-17 10:59:48 -05001831static void mv_phy_reset(struct ata_port *ap)
1832{
1833 __mv_phy_reset(ap, 1);
1834}
1835
Brett Russ05b308e2005-10-05 17:08:53 -04001836/**
1837 * mv_eng_timeout - Routine called by libata when SCSI times out I/O
1838 * @ap: ATA channel to manipulate
1839 *
1840 * Intent is to clear all pending error conditions, reset the
1841 * chip/bus, fail the command, and move on.
1842 *
1843 * LOCKING:
1844 * This routine holds the host_set lock while failing the command.
1845 */
Brett Russ31961942005-09-30 01:36:00 -04001846static void mv_eng_timeout(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001847{
Brett Russ31961942005-09-30 01:36:00 -04001848 struct ata_queued_cmd *qc;
1849 unsigned long flags;
1850
1851 printk(KERN_ERR "ata%u: Entering mv_eng_timeout\n",ap->id);
1852 DPRINTK("All regs @ start of eng_timeout\n");
Jeff Garzik8b260242005-11-12 12:32:50 -05001853 mv_dump_all_regs(ap->host_set->mmio_base, ap->port_no,
Brett Russ31961942005-09-30 01:36:00 -04001854 to_pci_dev(ap->host_set->dev));
1855
1856 qc = ata_qc_from_tag(ap, ap->active_tag);
1857 printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
Jeff Garzik8b260242005-11-12 12:32:50 -05001858 ap->host_set->mmio_base, ap, qc, qc->scsicmd,
Brett Russ31961942005-09-30 01:36:00 -04001859 &qc->scsicmd->cmnd);
1860
1861 mv_err_intr(ap);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001862 mv_stop_and_reset(ap);
Brett Russ31961942005-09-30 01:36:00 -04001863
1864 if (!qc) {
1865 printk(KERN_ERR "ata%u: BUG: timeout without command\n",
1866 ap->id);
1867 } else {
1868 /* hack alert! We cannot use the supplied completion
1869 * function from inside the ->eh_strategy_handler() thread.
1870 * libata is the only user of ->eh_strategy_handler() in
1871 * any kernel, so the default scsi_done() assumes it is
1872 * not being called from the SCSI EH.
1873 */
1874 spin_lock_irqsave(&ap->host_set->lock, flags);
1875 qc->scsidone = scsi_finish_command;
Albert Leea22e2eb2005-12-05 15:38:02 +08001876 qc->err_mask |= AC_ERR_OTHER;
1877 ata_qc_complete(qc);
Brett Russ31961942005-09-30 01:36:00 -04001878 spin_unlock_irqrestore(&ap->host_set->lock, flags);
1879 }
1880}
1881
Brett Russ05b308e2005-10-05 17:08:53 -04001882/**
1883 * mv_port_init - Perform some early initialization on a single port.
1884 * @port: libata data structure storing shadow register addresses
1885 * @port_mmio: base address of the port
1886 *
1887 * Initialize shadow register mmio addresses, clear outstanding
1888 * interrupts on the port, and unmask interrupts for the future
1889 * start of the port.
1890 *
1891 * LOCKING:
1892 * Inherited from caller.
1893 */
Brett Russ31961942005-09-30 01:36:00 -04001894static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
1895{
1896 unsigned long shd_base = (unsigned long) port_mmio + SHD_BLK_OFS;
1897 unsigned serr_ofs;
1898
Jeff Garzik8b260242005-11-12 12:32:50 -05001899 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04001900 */
1901 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05001902 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04001903 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
1904 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
1905 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
1906 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
1907 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
1908 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05001909 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04001910 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
1911 /* special case: control/altstatus doesn't have ATA_REG_ address */
1912 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
1913
1914 /* unused: */
Brett Russ20f733e2005-09-01 18:26:17 -04001915 port->cmd_addr = port->bmdma_addr = port->scr_addr = 0;
1916
Brett Russ31961942005-09-30 01:36:00 -04001917 /* Clear any currently outstanding port interrupt conditions */
1918 serr_ofs = mv_scr_offset(SCR_ERROR);
1919 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
1920 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1921
Brett Russ20f733e2005-09-01 18:26:17 -04001922 /* unmask all EDMA error interrupts */
Brett Russ31961942005-09-30 01:36:00 -04001923 writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001924
Jeff Garzik8b260242005-11-12 12:32:50 -05001925 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04001926 readl(port_mmio + EDMA_CFG_OFS),
1927 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
1928 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04001929}
1930
Jeff Garzik47c2b672005-11-12 21:13:17 -05001931static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
Jeff Garzik522479f2005-11-12 22:14:02 -05001932 unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001933{
1934 u8 rev_id;
1935 u32 hp_flags = hpriv->hp_flags;
1936
1937 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
1938
1939 switch(board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001940 case chip_5080:
1941 hpriv->ops = &mv5xxx_ops;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001942 hp_flags |= MV_HP_50XX;
1943
Jeff Garzik47c2b672005-11-12 21:13:17 -05001944 switch (rev_id) {
1945 case 0x1:
1946 hp_flags |= MV_HP_ERRATA_50XXB0;
1947 break;
1948 case 0x3:
1949 hp_flags |= MV_HP_ERRATA_50XXB2;
1950 break;
1951 default:
1952 dev_printk(KERN_WARNING, &pdev->dev,
1953 "Applying 50XXB2 workarounds to unknown rev\n");
1954 hp_flags |= MV_HP_ERRATA_50XXB2;
1955 break;
1956 }
1957 break;
1958
1959 case chip_504x:
1960 case chip_508x:
1961 hpriv->ops = &mv5xxx_ops;
1962 hp_flags |= MV_HP_50XX;
1963
1964 switch (rev_id) {
1965 case 0x0:
1966 hp_flags |= MV_HP_ERRATA_50XXB0;
1967 break;
1968 case 0x3:
1969 hp_flags |= MV_HP_ERRATA_50XXB2;
1970 break;
1971 default:
1972 dev_printk(KERN_WARNING, &pdev->dev,
1973 "Applying B2 workarounds to unknown rev\n");
1974 hp_flags |= MV_HP_ERRATA_50XXB2;
1975 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001976 }
1977 break;
1978
1979 case chip_604x:
1980 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05001981 hpriv->ops = &mv6xxx_ops;
1982
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001983 switch (rev_id) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001984 case 0x7:
1985 hp_flags |= MV_HP_ERRATA_60X1B2;
1986 break;
1987 case 0x9:
1988 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001989 break;
1990 default:
1991 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05001992 "Applying B2 workarounds to unknown rev\n");
1993 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001994 break;
1995 }
1996 break;
1997
1998 default:
1999 printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
2000 return 1;
2001 }
2002
2003 hpriv->hp_flags = hp_flags;
2004
2005 return 0;
2006}
2007
Brett Russ05b308e2005-10-05 17:08:53 -04002008/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002009 * mv_init_host - Perform some early initialization of the host.
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002010 * @pdev: host PCI device
Brett Russ05b308e2005-10-05 17:08:53 -04002011 * @probe_ent: early data struct representing the host
2012 *
2013 * If possible, do an early global reset of the host. Then do
2014 * our port init and clear/unmask all/relevant host interrupts.
2015 *
2016 * LOCKING:
2017 * Inherited from caller.
2018 */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002019static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002020 unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002021{
2022 int rc = 0, n_hc, port, hc;
2023 void __iomem *mmio = probe_ent->mmio_base;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002024 struct mv_host_priv *hpriv = probe_ent->private_data;
2025
Jeff Garzik47c2b672005-11-12 21:13:17 -05002026 /* global interrupt mask */
2027 writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);
2028
2029 rc = mv_chip_id(pdev, hpriv, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002030 if (rc)
2031 goto done;
2032
2033 n_hc = mv_get_hc_count(probe_ent->host_flags);
2034 probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;
2035
Jeff Garzik47c2b672005-11-12 21:13:17 -05002036 for (port = 0; port < probe_ent->n_ports; port++)
2037 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002038
Jeff Garzikc9d39132005-11-13 17:47:51 -05002039 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002040 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002041 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002042
Jeff Garzik522479f2005-11-12 22:14:02 -05002043 hpriv->ops->reset_flash(hpriv, mmio);
2044 hpriv->ops->reset_bus(pdev, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002045 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002046
2047 for (port = 0; port < probe_ent->n_ports; port++) {
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002048 if (IS_60XX(hpriv)) {
Jeff Garzikc9d39132005-11-13 17:47:51 -05002049 void __iomem *port_mmio = mv_port_base(mmio, port);
2050
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002051 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2052 ifctl |= (1 << 12);
2053 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
2054 }
2055
Jeff Garzikc9d39132005-11-13 17:47:51 -05002056 hpriv->ops->phy_errata(hpriv, mmio, port);
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002057 }
2058
2059 for (port = 0; port < probe_ent->n_ports; port++) {
2060 void __iomem *port_mmio = mv_port_base(mmio, port);
Brett Russ31961942005-09-30 01:36:00 -04002061 mv_port_init(&probe_ent->port[port], port_mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002062 }
2063
2064 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002065 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2066
2067 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2068 "(before clear)=0x%08x\n", hc,
2069 readl(hc_mmio + HC_CFG_OFS),
2070 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2071
2072 /* Clear any currently outstanding hc interrupt conditions */
2073 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002074 }
2075
Brett Russ31961942005-09-30 01:36:00 -04002076 /* Clear any currently outstanding host interrupt conditions */
2077 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
2078
2079 /* and unmask interrupt generation for host regs */
2080 writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
2081 writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002082
2083 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
Jeff Garzik8b260242005-11-12 12:32:50 -05002084 "PCI int cause/mask=0x%08x/0x%08x\n",
Brett Russ20f733e2005-09-01 18:26:17 -04002085 readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
2086 readl(mmio + HC_MAIN_IRQ_MASK_OFS),
2087 readl(mmio + PCI_IRQ_CAUSE_OFS),
2088 readl(mmio + PCI_IRQ_MASK_OFS));
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002089
Brett Russ31961942005-09-30 01:36:00 -04002090done:
Brett Russ20f733e2005-09-01 18:26:17 -04002091 return rc;
2092}
2093
Brett Russ05b308e2005-10-05 17:08:53 -04002094/**
2095 * mv_print_info - Dump key info to kernel log for perusal.
2096 * @probe_ent: early data struct representing the host
2097 *
2098 * FIXME: complete this.
2099 *
2100 * LOCKING:
2101 * Inherited from caller.
2102 */
Brett Russ31961942005-09-30 01:36:00 -04002103static void mv_print_info(struct ata_probe_ent *probe_ent)
2104{
2105 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
2106 struct mv_host_priv *hpriv = probe_ent->private_data;
2107 u8 rev_id, scc;
2108 const char *scc_s;
2109
2110 /* Use this to determine the HW stepping of the chip so we know
2111 * what errata to workaround
2112 */
2113 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2114
2115 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
2116 if (scc == 0)
2117 scc_s = "SCSI";
2118 else if (scc == 0x01)
2119 scc_s = "RAID";
2120 else
2121 scc_s = "unknown";
2122
Jeff Garzika9524a72005-10-30 14:39:11 -05002123 dev_printk(KERN_INFO, &pdev->dev,
2124 "%u slots %u ports %s mode IRQ via %s\n",
Jeff Garzik8b260242005-11-12 12:32:50 -05002125 (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04002126 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
2127}
2128
Brett Russ05b308e2005-10-05 17:08:53 -04002129/**
2130 * mv_init_one - handle a positive probe of a Marvell host
2131 * @pdev: PCI device found
2132 * @ent: PCI device ID entry for the matched host
2133 *
2134 * LOCKING:
2135 * Inherited from caller.
2136 */
Brett Russ20f733e2005-09-01 18:26:17 -04002137static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2138{
2139 static int printed_version = 0;
2140 struct ata_probe_ent *probe_ent = NULL;
2141 struct mv_host_priv *hpriv;
2142 unsigned int board_idx = (unsigned int)ent->driver_data;
2143 void __iomem *mmio_base;
Brett Russ31961942005-09-30 01:36:00 -04002144 int pci_dev_busy = 0, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002145
Jeff Garzika9524a72005-10-30 14:39:11 -05002146 if (!printed_version++)
2147 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04002148
Brett Russ20f733e2005-09-01 18:26:17 -04002149 rc = pci_enable_device(pdev);
2150 if (rc) {
2151 return rc;
2152 }
2153
2154 rc = pci_request_regions(pdev, DRV_NAME);
2155 if (rc) {
2156 pci_dev_busy = 1;
2157 goto err_out;
2158 }
2159
Brett Russ20f733e2005-09-01 18:26:17 -04002160 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
2161 if (probe_ent == NULL) {
2162 rc = -ENOMEM;
2163 goto err_out_regions;
2164 }
2165
2166 memset(probe_ent, 0, sizeof(*probe_ent));
2167 probe_ent->dev = pci_dev_to_dev(pdev);
2168 INIT_LIST_HEAD(&probe_ent->node);
2169
Brett Russ31961942005-09-30 01:36:00 -04002170 mmio_base = pci_iomap(pdev, MV_PRIMARY_BAR, 0);
Brett Russ20f733e2005-09-01 18:26:17 -04002171 if (mmio_base == NULL) {
2172 rc = -ENOMEM;
2173 goto err_out_free_ent;
2174 }
2175
2176 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
2177 if (!hpriv) {
2178 rc = -ENOMEM;
2179 goto err_out_iounmap;
2180 }
2181 memset(hpriv, 0, sizeof(*hpriv));
2182
2183 probe_ent->sht = mv_port_info[board_idx].sht;
2184 probe_ent->host_flags = mv_port_info[board_idx].host_flags;
2185 probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
2186 probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
2187 probe_ent->port_ops = mv_port_info[board_idx].port_ops;
2188
2189 probe_ent->irq = pdev->irq;
2190 probe_ent->irq_flags = SA_SHIRQ;
2191 probe_ent->mmio_base = mmio_base;
2192 probe_ent->private_data = hpriv;
2193
2194 /* initialize adapter */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002195 rc = mv_init_host(pdev, probe_ent, board_idx);
Brett Russ20f733e2005-09-01 18:26:17 -04002196 if (rc) {
2197 goto err_out_hpriv;
2198 }
Brett Russ20f733e2005-09-01 18:26:17 -04002199
Brett Russ31961942005-09-30 01:36:00 -04002200 /* Enable interrupts */
Jeff Garzikddef9bb2006-02-02 16:17:06 -05002201 if (msi && pci_enable_msi(pdev) == 0) {
Brett Russ31961942005-09-30 01:36:00 -04002202 hpriv->hp_flags |= MV_HP_FLAG_MSI;
2203 } else {
2204 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04002205 }
2206
Brett Russ31961942005-09-30 01:36:00 -04002207 mv_dump_pci_cfg(pdev, 0x68);
2208 mv_print_info(probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002209
Brett Russ31961942005-09-30 01:36:00 -04002210 if (ata_device_add(probe_ent) == 0) {
2211 rc = -ENODEV; /* No devices discovered */
2212 goto err_out_dev_add;
2213 }
2214
2215 kfree(probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002216 return 0;
2217
Brett Russ31961942005-09-30 01:36:00 -04002218err_out_dev_add:
2219 if (MV_HP_FLAG_MSI & hpriv->hp_flags) {
2220 pci_disable_msi(pdev);
2221 } else {
2222 pci_intx(pdev, 0);
2223 }
2224err_out_hpriv:
Brett Russ20f733e2005-09-01 18:26:17 -04002225 kfree(hpriv);
Brett Russ31961942005-09-30 01:36:00 -04002226err_out_iounmap:
2227 pci_iounmap(pdev, mmio_base);
2228err_out_free_ent:
Brett Russ20f733e2005-09-01 18:26:17 -04002229 kfree(probe_ent);
Brett Russ31961942005-09-30 01:36:00 -04002230err_out_regions:
Brett Russ20f733e2005-09-01 18:26:17 -04002231 pci_release_regions(pdev);
Brett Russ31961942005-09-30 01:36:00 -04002232err_out:
Brett Russ20f733e2005-09-01 18:26:17 -04002233 if (!pci_dev_busy) {
2234 pci_disable_device(pdev);
2235 }
2236
2237 return rc;
2238}
2239
2240static int __init mv_init(void)
2241{
2242 return pci_module_init(&mv_pci_driver);
2243}
2244
2245static void __exit mv_exit(void)
2246{
2247 pci_unregister_driver(&mv_pci_driver);
2248}
2249
2250MODULE_AUTHOR("Brett Russ");
2251MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
2252MODULE_LICENSE("GPL");
2253MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
2254MODULE_VERSION(DRV_VERSION);
2255
Jeff Garzikddef9bb2006-02-02 16:17:06 -05002256module_param(msi, int, 0444);
2257MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
2258
Brett Russ20f733e2005-09-01 18:26:17 -04002259module_init(mv_init);
2260module_exit(mv_exit);