blob: ff875028fdff5e1723c618f721658971cd051603 [file] [log] [blame]
Jan Ceuleers0977f812012-06-05 03:42:12 +00001/* drivers/net/ethernet/freescale/gianfar.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Gianfar Ethernet Driver
Andy Fleming7f7f5312005-11-11 12:38:59 -06004 * This driver is designed for the non-CPM ethernet controllers
5 * on the 85xx and 83xx family of integrated processors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
Kumar Gala4c8d3d92005-11-13 16:06:30 -08009 * Maintainer: Kumar Gala
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000010 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Claudiu Manoil20862782014-02-17 12:53:14 +020012 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000013 * Copyright 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
Kumar Gala0bbaf062005-06-20 10:54:21 -050027 *
Andy Flemingb31a1d82008-12-16 15:29:15 -080028 * The driver is initialized through of_device. Configuration information
29 * is therefore conveyed through an OF-style device tree.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 * The Gianfar Ethernet Controller uses a ring of buffer
32 * descriptors. The beginning is indicated by a register
Kumar Gala0bbaf062005-06-20 10:54:21 -050033 * pointing to the physical address of the start of the ring.
34 * The end is determined by a "wrap" bit being set in the
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * last descriptor of the ring.
36 *
37 * When a packet is received, the RXF bit in the
Kumar Gala0bbaf062005-06-20 10:54:21 -050038 * IEVENT register is set, triggering an interrupt when the
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * corresponding bit in the IMASK register is also set (if
40 * interrupt coalescing is active, then the interrupt may not
41 * happen immediately, but will wait until either a set number
Andy Flemingbb40dcb2005-09-23 22:54:21 -040042 * of frames or amount of time have passed). In NAPI, the
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * interrupt handler will signal there is work to be done, and
Francois Romieu0aa15382008-07-11 00:33:52 +020044 * exit. This method will start at the last known empty
Kumar Gala0bbaf062005-06-20 10:54:21 -050045 * descriptor, and process every subsequent descriptor until there
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * are none left with data (NAPI will stop after a set number of
47 * packets to give time to other tasks, but will eventually
48 * process all the packets). The data arrives inside a
49 * pre-allocated skb, and so after the skb is passed up to the
50 * stack, a new skb must be allocated, and the address field in
51 * the buffer descriptor must be updated to indicate this new
52 * skb.
53 *
54 * When the kernel requests that a packet be transmitted, the
55 * driver starts where it left off last time, and points the
56 * descriptor at the buffer which was passed in. The driver
57 * then informs the DMA engine that there are packets ready to
58 * be transmitted. Once the controller is finished transmitting
59 * the packet, an interrupt may be triggered (under the same
60 * conditions as for reception, but depending on the TXF bit).
61 * The driver then cleans up the buffer.
62 */
63
Joe Perches59deab22011-06-14 08:57:47 +000064#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65#define DEBUG
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/string.h>
69#include <linux/errno.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040070#include <linux/unistd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/slab.h>
72#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/delay.h>
74#include <linux/netdevice.h>
75#include <linux/etherdevice.h>
76#include <linux/skbuff.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050077#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#include <linux/spinlock.h>
79#include <linux/mm.h>
Rob Herring5af50732013-09-17 14:28:33 -050080#include <linux/of_address.h>
81#include <linux/of_irq.h>
Grant Likelyfe192a42009-04-25 12:53:12 +000082#include <linux/of_mdio.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -080083#include <linux/of_platform.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050084#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
Kumar Gala9c07b8842006-01-11 11:26:25 -080087#include <linux/in.h>
Manfred Rudigiercc772ab2010-04-08 23:10:03 +000088#include <linux/net_tstamp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#include <asm/io.h>
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +030091#ifdef CONFIG_PPC
Anton Vorontsov7d350972010-06-30 06:39:12 +000092#include <asm/reg.h>
Claudiu Manoil2969b1f2013-10-09 20:20:41 +030093#include <asm/mpc85xx.h>
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +030094#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <asm/irq.h>
96#include <asm/uaccess.h>
97#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/dma-mapping.h>
99#include <linux/crc32.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400100#include <linux/mii.h>
101#include <linux/phy.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -0800102#include <linux/phy_fixed.h>
103#include <linux/of.h>
David Daney4b6ba8a2010-10-26 15:07:13 -0700104#include <linux/of_net.h>
Claudiu Manoilfd31a952014-10-07 10:44:31 +0300105#include <linux/of_address.h>
106#include <linux/of_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#include "gianfar.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110#define TX_TIMEOUT (1*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Andy Fleming7f7f5312005-11-11 12:38:59 -0600112const char gfar_driver_version[] = "1.3";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static int gfar_enet_open(struct net_device *dev);
115static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
Sebastian Siewiorab939902008-08-19 21:12:45 +0200116static void gfar_reset_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117static void gfar_timeout(struct net_device *dev);
118static int gfar_close(struct net_device *dev);
Kevin Hao91c53f762014-12-24 14:05:44 +0800119static struct sk_buff *gfar_new_skb(struct net_device *dev,
120 dma_addr_t *bufaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121static int gfar_set_mac_address(struct net_device *dev);
122static int gfar_change_mtu(struct net_device *dev, int new_mtu);
David Howells7d12e782006-10-05 14:55:46 +0100123static irqreturn_t gfar_error(int irq, void *dev_id);
124static irqreturn_t gfar_transmit(int irq, void *dev_id);
125static irqreturn_t gfar_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126static void adjust_link(struct net_device *dev);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +0300127static noinline void gfar_update_link_state(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128static int init_phy(struct net_device *dev);
Grant Likely74888762011-02-22 21:05:51 -0700129static int gfar_probe(struct platform_device *ofdev);
Grant Likely2dc11582010-08-06 09:25:50 -0600130static int gfar_remove(struct platform_device *ofdev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400131static void free_skb_resources(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132static void gfar_set_multi(struct net_device *dev);
133static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
Kapil Junejad3c12872007-05-11 18:25:11 -0500134static void gfar_configure_serdes(struct net_device *dev);
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200135static int gfar_poll_rx(struct napi_struct *napi, int budget);
136static int gfar_poll_tx(struct napi_struct *napi, int budget);
137static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
138static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
Vitaly Woolf2d71c22006-11-07 13:27:02 +0300139#ifdef CONFIG_NET_POLL_CONTROLLER
140static void gfar_netpoll(struct net_device *dev);
141#endif
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000142int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
Claudiu Manoilc233cf402013-03-19 07:40:02 +0000143static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
Claudiu Manoil61db26c2013-02-14 05:00:05 +0000144static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
145 int amount_pull, struct napi_struct *napi);
Claudiu Manoilc10650b2014-02-17 12:53:18 +0200146static void gfar_halt_nodisable(struct gfar_private *priv);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600147static void gfar_clear_exact_match(struct net_device *dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -0800148static void gfar_set_mac_for_addr(struct net_device *dev, int num,
149 const u8 *addr);
Andy Fleming26ccfc32009-03-10 12:58:28 +0000150static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152MODULE_AUTHOR("Freescale Semiconductor, Inc");
153MODULE_DESCRIPTION("Gianfar Ethernet Driver");
154MODULE_LICENSE("GPL");
155
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000156static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000157 dma_addr_t buf)
158{
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000159 u32 lstatus;
160
Claudiu Manoila7312d52015-03-13 10:36:28 +0200161 bdp->bufPtr = cpu_to_be32(buf);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000162
163 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000164 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000165 lstatus |= BD_LFLAG(RXBD_WRAP);
166
Claudiu Manoild55398b2014-10-07 10:44:35 +0300167 gfar_wmb();
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000168
Claudiu Manoila7312d52015-03-13 10:36:28 +0200169 bdp->lstatus = cpu_to_be32(lstatus);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000170}
171
Anton Vorontsov87283272009-10-12 06:00:39 +0000172static int gfar_init_bds(struct net_device *ndev)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000173{
Anton Vorontsov87283272009-10-12 06:00:39 +0000174 struct gfar_private *priv = netdev_priv(ndev);
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200175 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000176 struct gfar_priv_tx_q *tx_queue = NULL;
177 struct gfar_priv_rx_q *rx_queue = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000178 struct txbd8 *txbdp;
179 struct rxbd8 *rxbdp;
Kevin Hao03366a32014-12-24 14:05:45 +0800180 u32 __iomem *rfbptr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000181 int i, j;
Kevin Hao0a4b5a22014-12-11 14:08:41 +0800182 dma_addr_t bufaddr;
Anton Vorontsov87283272009-10-12 06:00:39 +0000183
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000184 for (i = 0; i < priv->num_tx_queues; i++) {
185 tx_queue = priv->tx_queue[i];
186 /* Initialize some variables in our dev structure */
187 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
188 tx_queue->dirty_tx = tx_queue->tx_bd_base;
189 tx_queue->cur_tx = tx_queue->tx_bd_base;
190 tx_queue->skb_curtx = 0;
191 tx_queue->skb_dirtytx = 0;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000192
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000193 /* Initialize Transmit Descriptor Ring */
194 txbdp = tx_queue->tx_bd_base;
195 for (j = 0; j < tx_queue->tx_ring_size; j++) {
196 txbdp->lstatus = 0;
197 txbdp->bufPtr = 0;
198 txbdp++;
Anton Vorontsov87283272009-10-12 06:00:39 +0000199 }
200
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000201 /* Set the last descriptor in the ring to indicate wrap */
202 txbdp--;
Claudiu Manoila7312d52015-03-13 10:36:28 +0200203 txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
204 TXBD_WRAP);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000205 }
206
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200207 rfbptr = &regs->rfbptr0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000208 for (i = 0; i < priv->num_rx_queues; i++) {
209 rx_queue = priv->rx_queue[i];
210 rx_queue->cur_rx = rx_queue->rx_bd_base;
211 rx_queue->skb_currx = 0;
212 rxbdp = rx_queue->rx_bd_base;
213
214 for (j = 0; j < rx_queue->rx_ring_size; j++) {
215 struct sk_buff *skb = rx_queue->rx_skbuff[j];
216
217 if (skb) {
Claudiu Manoila7312d52015-03-13 10:36:28 +0200218 bufaddr = be32_to_cpu(rxbdp->bufPtr);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000219 } else {
Kevin Hao0a4b5a22014-12-11 14:08:41 +0800220 skb = gfar_new_skb(ndev, &bufaddr);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000221 if (!skb) {
Joe Perches59deab22011-06-14 08:57:47 +0000222 netdev_err(ndev, "Can't allocate RX buffers\n");
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +0000223 return -ENOMEM;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000224 }
225 rx_queue->rx_skbuff[j] = skb;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000226 }
227
Kevin Hao0a4b5a22014-12-11 14:08:41 +0800228 gfar_init_rxbdp(rx_queue, rxbdp, bufaddr);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000229 rxbdp++;
230 }
231
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200232 rx_queue->rfbptr = rfbptr;
233 rfbptr += 2;
Anton Vorontsov87283272009-10-12 06:00:39 +0000234 }
235
236 return 0;
237}
238
239static int gfar_alloc_skb_resources(struct net_device *ndev)
240{
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000241 void *vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000242 dma_addr_t addr;
243 int i, j, k;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000244 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil369ec162013-02-14 05:00:02 +0000245 struct device *dev = priv->dev;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000246 struct gfar_priv_tx_q *tx_queue = NULL;
247 struct gfar_priv_rx_q *rx_queue = NULL;
248
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000249 priv->total_tx_ring_size = 0;
250 for (i = 0; i < priv->num_tx_queues; i++)
251 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
252
253 priv->total_rx_ring_size = 0;
254 for (i = 0; i < priv->num_rx_queues; i++)
255 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000256
257 /* Allocate memory for the buffer descriptors */
Anton Vorontsov87283272009-10-12 06:00:39 +0000258 vaddr = dma_alloc_coherent(dev,
Joe Perchesd0320f72013-03-14 13:07:21 +0000259 (priv->total_tx_ring_size *
260 sizeof(struct txbd8)) +
261 (priv->total_rx_ring_size *
262 sizeof(struct rxbd8)),
263 &addr, GFP_KERNEL);
264 if (!vaddr)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000265 return -ENOMEM;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000266
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000267 for (i = 0; i < priv->num_tx_queues; i++) {
268 tx_queue = priv->tx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000269 tx_queue->tx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000270 tx_queue->tx_bd_dma_base = addr;
271 tx_queue->dev = ndev;
272 /* enet DMA only understands physical addresses */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000273 addr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
274 vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000275 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000276
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000277 /* Start the rx descriptor ring where the tx ring leaves off */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000278 for (i = 0; i < priv->num_rx_queues; i++) {
279 rx_queue = priv->rx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000280 rx_queue->rx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000281 rx_queue->rx_bd_dma_base = addr;
282 rx_queue->dev = ndev;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000283 addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
284 vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000285 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000286
287 /* Setup the skbuff rings */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000288 for (i = 0; i < priv->num_tx_queues; i++) {
289 tx_queue = priv->tx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000290 tx_queue->tx_skbuff =
291 kmalloc_array(tx_queue->tx_ring_size,
292 sizeof(*tx_queue->tx_skbuff),
293 GFP_KERNEL);
294 if (!tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000295 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000296
297 for (k = 0; k < tx_queue->tx_ring_size; k++)
298 tx_queue->tx_skbuff[k] = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000299 }
300
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000301 for (i = 0; i < priv->num_rx_queues; i++) {
302 rx_queue = priv->rx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000303 rx_queue->rx_skbuff =
304 kmalloc_array(rx_queue->rx_ring_size,
305 sizeof(*rx_queue->rx_skbuff),
306 GFP_KERNEL);
307 if (!rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000308 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000309
310 for (j = 0; j < rx_queue->rx_ring_size; j++)
311 rx_queue->rx_skbuff[j] = NULL;
312 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000313
Anton Vorontsov87283272009-10-12 06:00:39 +0000314 if (gfar_init_bds(ndev))
315 goto cleanup;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000316
317 return 0;
318
319cleanup:
320 free_skb_resources(priv);
321 return -ENOMEM;
322}
323
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000324static void gfar_init_tx_rx_base(struct gfar_private *priv)
325{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000326 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000327 u32 __iomem *baddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000328 int i;
329
330 baddr = &regs->tbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000331 for (i = 0; i < priv->num_tx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000332 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000333 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000334 }
335
336 baddr = &regs->rbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000337 for (i = 0; i < priv->num_rx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000338 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000339 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000340 }
341}
342
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200343static void gfar_init_rqprm(struct gfar_private *priv)
344{
345 struct gfar __iomem *regs = priv->gfargrp[0].regs;
346 u32 __iomem *baddr;
347 int i;
348
349 baddr = &regs->rqprm0;
350 for (i = 0; i < priv->num_rx_queues; i++) {
351 gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
352 (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
353 baddr++;
354 }
355}
356
Claudiu Manoil88302642014-02-24 12:13:43 +0200357static void gfar_rx_buff_size_config(struct gfar_private *priv)
358{
Claudiu Manoilf5b720b2014-10-15 19:11:46 +0300359 int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
Claudiu Manoil88302642014-02-24 12:13:43 +0200360
361 /* set this when rx hw offload (TOE) functions are being used */
362 priv->uses_rxfcb = 0;
363
364 if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
365 priv->uses_rxfcb = 1;
366
367 if (priv->hwts_rx_en)
368 priv->uses_rxfcb = 1;
369
370 if (priv->uses_rxfcb)
371 frame_size += GMAC_FCB_LEN;
372
373 frame_size += priv->padding;
374
375 frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
376 INCREMENTAL_BUFFER_SIZE;
377
378 priv->rx_buffer_size = frame_size;
379}
380
Claudiu Manoila328ac92014-02-24 12:13:42 +0200381static void gfar_mac_rx_config(struct gfar_private *priv)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000382{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000383 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000384 u32 rctrl = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000385
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000386 if (priv->rx_filer_enable) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000387 rctrl |= RCTRL_FILREN;
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000388 /* Program the RIR0 reg with the required distribution */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200389 if (priv->poll_mode == GFAR_SQ_POLLING)
390 gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
391 else /* GFAR_MQ_POLLING */
392 gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000393 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000394
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000395 /* Restore PROMISC mode */
Claudiu Manoila328ac92014-02-24 12:13:42 +0200396 if (priv->ndev->flags & IFF_PROMISC)
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000397 rctrl |= RCTRL_PROM;
398
Claudiu Manoil88302642014-02-24 12:13:43 +0200399 if (priv->ndev->features & NETIF_F_RXCSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000400 rctrl |= RCTRL_CHECKSUMMING;
401
Claudiu Manoil88302642014-02-24 12:13:43 +0200402 if (priv->extended_hash)
403 rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000404
405 if (priv->padding) {
406 rctrl &= ~RCTRL_PAL_MASK;
407 rctrl |= RCTRL_PADDING(priv->padding);
408 }
409
Manfred Rudigier97553f72010-06-11 01:49:05 +0000410 /* Enable HW time stamping if requested from user space */
Claudiu Manoil88302642014-02-24 12:13:43 +0200411 if (priv->hwts_rx_en)
Manfred Rudigier97553f72010-06-11 01:49:05 +0000412 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
413
Claudiu Manoil88302642014-02-24 12:13:43 +0200414 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
Sebastian Pöhnb852b722011-07-26 00:03:13 +0000415 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000416
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200417 /* Clear the LFC bit */
418 gfar_write(&regs->rctrl, rctrl);
419 /* Init flow control threshold values */
420 gfar_init_rqprm(priv);
421 gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
422 rctrl |= RCTRL_LFC;
423
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000424 /* Init rctrl based on our settings */
425 gfar_write(&regs->rctrl, rctrl);
Claudiu Manoila328ac92014-02-24 12:13:42 +0200426}
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000427
Claudiu Manoila328ac92014-02-24 12:13:42 +0200428static void gfar_mac_tx_config(struct gfar_private *priv)
429{
430 struct gfar __iomem *regs = priv->gfargrp[0].regs;
431 u32 tctrl = 0;
432
433 if (priv->ndev->features & NETIF_F_IP_CSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000434 tctrl |= TCTRL_INIT_CSUM;
435
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +0000436 if (priv->prio_sched_en)
437 tctrl |= TCTRL_TXSCHED_PRIO;
438 else {
439 tctrl |= TCTRL_TXSCHED_WRRS;
440 gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
441 gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
442 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000443
Claudiu Manoil88302642014-02-24 12:13:43 +0200444 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
445 tctrl |= TCTRL_VLINS;
446
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000447 gfar_write(&regs->tctrl, tctrl);
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000448}
449
Claudiu Manoilf19015b2014-02-24 12:13:46 +0200450static void gfar_configure_coalescing(struct gfar_private *priv,
451 unsigned long tx_mask, unsigned long rx_mask)
452{
453 struct gfar __iomem *regs = priv->gfargrp[0].regs;
454 u32 __iomem *baddr;
455
456 if (priv->mode == MQ_MG_MODE) {
457 int i = 0;
458
459 baddr = &regs->txic0;
460 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
461 gfar_write(baddr + i, 0);
462 if (likely(priv->tx_queue[i]->txcoalescing))
463 gfar_write(baddr + i, priv->tx_queue[i]->txic);
464 }
465
466 baddr = &regs->rxic0;
467 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
468 gfar_write(baddr + i, 0);
469 if (likely(priv->rx_queue[i]->rxcoalescing))
470 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
471 }
472 } else {
473 /* Backward compatible case -- even if we enable
474 * multiple queues, there's only single reg to program
475 */
476 gfar_write(&regs->txic, 0);
477 if (likely(priv->tx_queue[0]->txcoalescing))
478 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
479
480 gfar_write(&regs->rxic, 0);
481 if (unlikely(priv->rx_queue[0]->rxcoalescing))
482 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
483 }
484}
485
486void gfar_configure_coalescing_all(struct gfar_private *priv)
487{
488 gfar_configure_coalescing(priv, 0xFF, 0xFF);
489}
490
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000491static struct net_device_stats *gfar_get_stats(struct net_device *dev)
492{
493 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000494 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
495 unsigned long tx_packets = 0, tx_bytes = 0;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000496 int i;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000497
498 for (i = 0; i < priv->num_rx_queues; i++) {
499 rx_packets += priv->rx_queue[i]->stats.rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000500 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000501 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
502 }
503
504 dev->stats.rx_packets = rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000505 dev->stats.rx_bytes = rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000506 dev->stats.rx_dropped = rx_dropped;
507
508 for (i = 0; i < priv->num_tx_queues; i++) {
Eric Dumazet1ac9ad12011-01-12 12:13:14 +0000509 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
510 tx_packets += priv->tx_queue[i]->stats.tx_packets;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000511 }
512
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000513 dev->stats.tx_bytes = tx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000514 dev->stats.tx_packets = tx_packets;
515
516 return &dev->stats;
517}
518
Claudiu Manoil3d23a052015-05-06 18:07:30 +0300519static int gfar_set_mac_addr(struct net_device *dev, void *p)
520{
521 eth_mac_addr(dev, p);
522
523 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
524
525 return 0;
526}
527
Andy Fleming26ccfc32009-03-10 12:58:28 +0000528static const struct net_device_ops gfar_netdev_ops = {
529 .ndo_open = gfar_enet_open,
530 .ndo_start_xmit = gfar_start_xmit,
531 .ndo_stop = gfar_close,
532 .ndo_change_mtu = gfar_change_mtu,
Michał Mirosław8b3afe92011-04-15 04:50:50 +0000533 .ndo_set_features = gfar_set_features,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000534 .ndo_set_rx_mode = gfar_set_multi,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000535 .ndo_tx_timeout = gfar_timeout,
536 .ndo_do_ioctl = gfar_ioctl,
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000537 .ndo_get_stats = gfar_get_stats,
Claudiu Manoil3d23a052015-05-06 18:07:30 +0300538 .ndo_set_mac_address = gfar_set_mac_addr,
Ben Hutchings240c1022009-07-09 17:54:35 +0000539 .ndo_validate_addr = eth_validate_addr,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000540#ifdef CONFIG_NET_POLL_CONTROLLER
541 .ndo_poll_controller = gfar_netpoll,
542#endif
543};
544
Claudiu Manoilefeddce2014-02-17 12:53:17 +0200545static void gfar_ints_disable(struct gfar_private *priv)
546{
547 int i;
548 for (i = 0; i < priv->num_grps; i++) {
549 struct gfar __iomem *regs = priv->gfargrp[i].regs;
550 /* Clear IEVENT */
551 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
552
553 /* Initialize IMASK */
554 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
555 }
556}
557
558static void gfar_ints_enable(struct gfar_private *priv)
559{
560 int i;
561 for (i = 0; i < priv->num_grps; i++) {
562 struct gfar __iomem *regs = priv->gfargrp[i].regs;
563 /* Unmask the interrupts we look for */
564 gfar_write(&regs->imask, IMASK_DEFAULT);
565 }
566}
567
Kevin Hao91c53f762014-12-24 14:05:44 +0800568static void lock_tx_qs(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000569{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000570 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000571
572 for (i = 0; i < priv->num_tx_queues; i++)
573 spin_lock(&priv->tx_queue[i]->txlock);
574}
575
Kevin Hao91c53f762014-12-24 14:05:44 +0800576static void unlock_tx_qs(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000577{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000578 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000579
580 for (i = 0; i < priv->num_tx_queues; i++)
581 spin_unlock(&priv->tx_queue[i]->txlock);
582}
583
Claudiu Manoil20862782014-02-17 12:53:14 +0200584static int gfar_alloc_tx_queues(struct gfar_private *priv)
585{
586 int i;
587
588 for (i = 0; i < priv->num_tx_queues; i++) {
589 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
590 GFP_KERNEL);
591 if (!priv->tx_queue[i])
592 return -ENOMEM;
593
594 priv->tx_queue[i]->tx_skbuff = NULL;
595 priv->tx_queue[i]->qindex = i;
596 priv->tx_queue[i]->dev = priv->ndev;
597 spin_lock_init(&(priv->tx_queue[i]->txlock));
598 }
599 return 0;
600}
601
602static int gfar_alloc_rx_queues(struct gfar_private *priv)
603{
604 int i;
605
606 for (i = 0; i < priv->num_rx_queues; i++) {
607 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
608 GFP_KERNEL);
609 if (!priv->rx_queue[i])
610 return -ENOMEM;
611
612 priv->rx_queue[i]->rx_skbuff = NULL;
613 priv->rx_queue[i]->qindex = i;
614 priv->rx_queue[i]->dev = priv->ndev;
Claudiu Manoil20862782014-02-17 12:53:14 +0200615 }
616 return 0;
617}
618
619static void gfar_free_tx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000620{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000621 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000622
623 for (i = 0; i < priv->num_tx_queues; i++)
624 kfree(priv->tx_queue[i]);
625}
626
Claudiu Manoil20862782014-02-17 12:53:14 +0200627static void gfar_free_rx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000628{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000629 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000630
631 for (i = 0; i < priv->num_rx_queues; i++)
632 kfree(priv->rx_queue[i]);
633}
634
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000635static void unmap_group_regs(struct gfar_private *priv)
636{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000637 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000638
639 for (i = 0; i < MAXGROUPS; i++)
640 if (priv->gfargrp[i].regs)
641 iounmap(priv->gfargrp[i].regs);
642}
643
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000644static void free_gfar_dev(struct gfar_private *priv)
645{
646 int i, j;
647
648 for (i = 0; i < priv->num_grps; i++)
649 for (j = 0; j < GFAR_NUM_IRQS; j++) {
650 kfree(priv->gfargrp[i].irqinfo[j]);
651 priv->gfargrp[i].irqinfo[j] = NULL;
652 }
653
654 free_netdev(priv->ndev);
655}
656
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000657static void disable_napi(struct gfar_private *priv)
658{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000659 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000660
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200661 for (i = 0; i < priv->num_grps; i++) {
662 napi_disable(&priv->gfargrp[i].napi_rx);
663 napi_disable(&priv->gfargrp[i].napi_tx);
664 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000665}
666
667static void enable_napi(struct gfar_private *priv)
668{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000669 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000670
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200671 for (i = 0; i < priv->num_grps; i++) {
672 napi_enable(&priv->gfargrp[i].napi_rx);
673 napi_enable(&priv->gfargrp[i].napi_tx);
674 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000675}
676
677static int gfar_parse_group(struct device_node *np,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000678 struct gfar_private *priv, const char *model)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000679{
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000680 struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000681 int i;
682
Paul Gortmaker7c1e7e92013-02-04 09:49:42 +0000683 for (i = 0; i < GFAR_NUM_IRQS; i++) {
684 grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
685 GFP_KERNEL);
686 if (!grp->irqinfo[i])
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000687 return -ENOMEM;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000688 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000689
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000690 grp->regs = of_iomap(np, 0);
691 if (!grp->regs)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000692 return -ENOMEM;
693
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000694 gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000695
696 /* If we aren't the FEC we have multiple interrupts */
697 if (model && strcasecmp(model, "FEC")) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000698 gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
699 gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
700 if (gfar_irq(grp, TX)->irq == NO_IRQ ||
701 gfar_irq(grp, RX)->irq == NO_IRQ ||
702 gfar_irq(grp, ER)->irq == NO_IRQ)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000703 return -EINVAL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000704 }
705
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000706 grp->priv = priv;
707 spin_lock_init(&grp->grplock);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000708 if (priv->mode == MQ_MG_MODE) {
Jingchang Lu55917642015-03-13 10:52:32 +0200709 u32 rxq_mask, txq_mask;
710 int ret;
711
712 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
713 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
714
715 ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
716 if (!ret) {
717 grp->rx_bit_map = rxq_mask ?
718 rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
719 }
720
721 ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
722 if (!ret) {
723 grp->tx_bit_map = txq_mask ?
724 txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
725 }
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200726
727 if (priv->poll_mode == GFAR_SQ_POLLING) {
728 /* One Q per interrupt group: Q0 to G0, Q1 to G1 */
729 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
730 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200731 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000732 } else {
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000733 grp->rx_bit_map = 0xFF;
734 grp->tx_bit_map = 0xFF;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000735 }
Claudiu Manoil20862782014-02-17 12:53:14 +0200736
737 /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
738 * right to left, so we need to revert the 8 bits to get the q index
739 */
740 grp->rx_bit_map = bitrev8(grp->rx_bit_map);
741 grp->tx_bit_map = bitrev8(grp->tx_bit_map);
742
743 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
744 * also assign queues to groups
745 */
746 for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200747 if (!grp->rx_queue)
748 grp->rx_queue = priv->rx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200749 grp->num_rx_queues++;
750 grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
751 priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
752 priv->rx_queue[i]->grp = grp;
753 }
754
755 for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200756 if (!grp->tx_queue)
757 grp->tx_queue = priv->tx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200758 grp->num_tx_queues++;
759 grp->tstat |= (TSTAT_CLEAR_THALT >> i);
760 priv->tqueue |= (TQUEUE_EN0 >> i);
761 priv->tx_queue[i]->grp = grp;
762 }
763
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000764 priv->num_grps++;
765
766 return 0;
767}
768
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100769static int gfar_of_group_count(struct device_node *np)
770{
771 struct device_node *child;
772 int num = 0;
773
774 for_each_available_child_of_node(np, child)
775 if (!of_node_cmp(child->name, "queue-group"))
776 num++;
777
778 return num;
779}
780
Grant Likely2dc11582010-08-06 09:25:50 -0600781static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800782{
Andy Flemingb31a1d82008-12-16 15:29:15 -0800783 const char *model;
784 const char *ctype;
785 const void *mac_addr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000786 int err = 0, i;
787 struct net_device *dev = NULL;
788 struct gfar_private *priv = NULL;
Grant Likely61c7a082010-04-13 16:12:29 -0700789 struct device_node *np = ofdev->dev.of_node;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000790 struct device_node *child = NULL;
Jingchang Lu55917642015-03-13 10:52:32 +0200791 struct property *stash;
792 u32 stash_len = 0;
793 u32 stash_idx = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000794 unsigned int num_tx_qs, num_rx_qs;
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200795 unsigned short mode, poll_mode;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800796
Kevin Hao4b222ca2015-01-28 20:06:48 +0800797 if (!np)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800798 return -ENODEV;
799
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200800 if (of_device_is_compatible(np, "fsl,etsec2")) {
801 mode = MQ_MG_MODE;
802 poll_mode = GFAR_SQ_POLLING;
803 } else {
804 mode = SQ_SG_MODE;
805 poll_mode = GFAR_SQ_POLLING;
806 }
807
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200808 if (mode == SQ_SG_MODE) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200809 num_tx_qs = 1;
810 num_rx_qs = 1;
811 } else { /* MQ_MG_MODE */
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200812 /* get the actual number of supported groups */
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100813 unsigned int num_grps = gfar_of_group_count(np);
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200814
815 if (num_grps == 0 || num_grps > MAXGROUPS) {
816 dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
817 num_grps);
818 pr_err("Cannot do alloc_etherdev, aborting\n");
819 return -EINVAL;
820 }
821
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200822 if (poll_mode == GFAR_SQ_POLLING) {
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200823 num_tx_qs = num_grps; /* one txq per int group */
824 num_rx_qs = num_grps; /* one rxq per int group */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200825 } else { /* GFAR_MQ_POLLING */
Jingchang Lu55917642015-03-13 10:52:32 +0200826 u32 tx_queues, rx_queues;
827 int ret;
828
829 /* parse the num of HW tx and rx queues */
830 ret = of_property_read_u32(np, "fsl,num_tx_queues",
831 &tx_queues);
832 num_tx_qs = ret ? 1 : tx_queues;
833
834 ret = of_property_read_u32(np, "fsl,num_rx_queues",
835 &rx_queues);
836 num_rx_qs = ret ? 1 : rx_queues;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200837 }
838 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000839
840 if (num_tx_qs > MAX_TX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000841 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
842 num_tx_qs, MAX_TX_QS);
843 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000844 return -EINVAL;
845 }
846
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000847 if (num_rx_qs > MAX_RX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000848 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
849 num_rx_qs, MAX_RX_QS);
850 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000851 return -EINVAL;
852 }
853
854 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
855 dev = *pdev;
856 if (NULL == dev)
857 return -ENOMEM;
858
859 priv = netdev_priv(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000860 priv->ndev = dev;
861
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200862 priv->mode = mode;
863 priv->poll_mode = poll_mode;
864
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000865 priv->num_tx_queues = num_tx_qs;
Ben Hutchingsfe069122010-09-27 08:27:37 +0000866 netif_set_real_num_rx_queues(dev, num_rx_qs);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000867 priv->num_rx_queues = num_rx_qs;
Claudiu Manoil20862782014-02-17 12:53:14 +0200868
869 err = gfar_alloc_tx_queues(priv);
870 if (err)
871 goto tx_alloc_failed;
872
873 err = gfar_alloc_rx_queues(priv);
874 if (err)
875 goto rx_alloc_failed;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800876
Jingchang Lu55917642015-03-13 10:52:32 +0200877 err = of_property_read_string(np, "model", &model);
878 if (err) {
879 pr_err("Device model property missing, aborting\n");
880 goto rx_alloc_failed;
881 }
882
Jan Ceuleers0977f812012-06-05 03:42:12 +0000883 /* Init Rx queue filer rule set linked list */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -0700884 INIT_LIST_HEAD(&priv->rx_list.list);
885 priv->rx_list.count = 0;
886 mutex_init(&priv->rx_queue_access);
887
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000888 for (i = 0; i < MAXGROUPS; i++)
889 priv->gfargrp[i].regs = NULL;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800890
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000891 /* Parse and initialize group specific information */
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200892 if (priv->mode == MQ_MG_MODE) {
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100893 for_each_available_child_of_node(np, child) {
894 if (of_node_cmp(child->name, "queue-group"))
895 continue;
896
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000897 err = gfar_parse_group(child, priv, model);
898 if (err)
899 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800900 }
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200901 } else { /* SQ_SG_MODE */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000902 err = gfar_parse_group(np, priv, model);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000903 if (err)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000904 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800905 }
906
Jingchang Lu55917642015-03-13 10:52:32 +0200907 stash = of_find_property(np, "bd-stash", NULL);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800908
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000909 if (stash) {
Andy Fleming4d7902f2009-02-04 16:43:44 -0800910 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
911 priv->bd_stash_en = 1;
912 }
913
Jingchang Lu55917642015-03-13 10:52:32 +0200914 err = of_property_read_u32(np, "rx-stash-len", &stash_len);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800915
Jingchang Lu55917642015-03-13 10:52:32 +0200916 if (err == 0)
917 priv->rx_stash_size = stash_len;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800918
Jingchang Lu55917642015-03-13 10:52:32 +0200919 err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800920
Jingchang Lu55917642015-03-13 10:52:32 +0200921 if (err == 0)
922 priv->rx_stash_index = stash_idx;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800923
924 if (stash_len || stash_idx)
925 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
926
Andy Flemingb31a1d82008-12-16 15:29:15 -0800927 mac_addr = of_get_mac_address(np);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000928
Andy Flemingb31a1d82008-12-16 15:29:15 -0800929 if (mac_addr)
Joe Perches6a3c9102011-11-16 09:38:02 +0000930 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800931
932 if (model && !strcasecmp(model, "TSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200933 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000934 FSL_GIANFAR_DEV_HAS_COALESCE |
935 FSL_GIANFAR_DEV_HAS_RMON |
936 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
937
Andy Flemingb31a1d82008-12-16 15:29:15 -0800938 if (model && !strcasecmp(model, "eTSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200939 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000940 FSL_GIANFAR_DEV_HAS_COALESCE |
941 FSL_GIANFAR_DEV_HAS_RMON |
942 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000943 FSL_GIANFAR_DEV_HAS_CSUM |
944 FSL_GIANFAR_DEV_HAS_VLAN |
945 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
946 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
947 FSL_GIANFAR_DEV_HAS_TIMER;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800948
Jingchang Lu55917642015-03-13 10:52:32 +0200949 err = of_property_read_string(np, "phy-connection-type", &ctype);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800950
951 /* We only care about rgmii-id. The rest are autodetected */
Jingchang Lu55917642015-03-13 10:52:32 +0200952 if (err == 0 && !strcmp(ctype, "rgmii-id"))
Andy Flemingb31a1d82008-12-16 15:29:15 -0800953 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
954 else
955 priv->interface = PHY_INTERFACE_MODE_MII;
956
Jingchang Lu55917642015-03-13 10:52:32 +0200957 if (of_find_property(np, "fsl,magic-packet", NULL))
Andy Flemingb31a1d82008-12-16 15:29:15 -0800958 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
959
Grant Likelyfe192a42009-04-25 12:53:12 +0000960 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800961
Florian Fainellibe403642014-05-22 09:47:48 -0700962 /* In the case of a fixed PHY, the DT node associated
963 * to the PHY is the Ethernet MAC DT node.
964 */
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200965 if (!priv->phy_node && of_phy_is_fixed_link(np)) {
Florian Fainellibe403642014-05-22 09:47:48 -0700966 err = of_phy_register_fixed_link(np);
967 if (err)
968 goto err_grp_init;
969
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200970 priv->phy_node = of_node_get(np);
Florian Fainellibe403642014-05-22 09:47:48 -0700971 }
972
Andy Flemingb31a1d82008-12-16 15:29:15 -0800973 /* Find the TBI PHY. If it's not there, we don't support SGMII */
Grant Likelyfe192a42009-04-25 12:53:12 +0000974 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800975
976 return 0;
977
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000978err_grp_init:
979 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +0200980rx_alloc_failed:
981 gfar_free_rx_queues(priv);
982tx_alloc_failed:
983 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000984 free_gfar_dev(priv);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800985 return err;
986}
987
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000988static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000989{
990 struct hwtstamp_config config;
991 struct gfar_private *priv = netdev_priv(netdev);
992
993 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
994 return -EFAULT;
995
996 /* reserved for future extensions */
997 if (config.flags)
998 return -EINVAL;
999
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00001000 switch (config.tx_type) {
1001 case HWTSTAMP_TX_OFF:
1002 priv->hwts_tx_en = 0;
1003 break;
1004 case HWTSTAMP_TX_ON:
1005 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
1006 return -ERANGE;
1007 priv->hwts_tx_en = 1;
1008 break;
1009 default:
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001010 return -ERANGE;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00001011 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001012
1013 switch (config.rx_filter) {
1014 case HWTSTAMP_FILTER_NONE:
Manfred Rudigier97553f72010-06-11 01:49:05 +00001015 if (priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +00001016 priv->hwts_rx_en = 0;
Claudiu Manoil08511332014-02-24 12:13:45 +02001017 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +00001018 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001019 break;
1020 default:
1021 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
1022 return -ERANGE;
Manfred Rudigier97553f72010-06-11 01:49:05 +00001023 if (!priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +00001024 priv->hwts_rx_en = 1;
Claudiu Manoil08511332014-02-24 12:13:45 +02001025 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +00001026 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001027 config.rx_filter = HWTSTAMP_FILTER_ALL;
1028 break;
1029 }
1030
1031 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1032 -EFAULT : 0;
1033}
1034
Ben Hutchingsca0c88c2013-11-18 23:05:27 +00001035static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
1036{
1037 struct hwtstamp_config config;
1038 struct gfar_private *priv = netdev_priv(netdev);
1039
1040 config.flags = 0;
1041 config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1042 config.rx_filter = (priv->hwts_rx_en ?
1043 HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
1044
1045 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1046 -EFAULT : 0;
1047}
1048
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001049static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1050{
1051 struct gfar_private *priv = netdev_priv(dev);
1052
1053 if (!netif_running(dev))
1054 return -EINVAL;
1055
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001056 if (cmd == SIOCSHWTSTAMP)
Ben Hutchingsca0c88c2013-11-18 23:05:27 +00001057 return gfar_hwtstamp_set(dev, rq);
1058 if (cmd == SIOCGHWTSTAMP)
1059 return gfar_hwtstamp_get(dev, rq);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001060
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001061 if (!priv->phydev)
1062 return -ENODEV;
1063
Richard Cochran28b04112010-07-17 08:48:55 +00001064 return phy_mii_ioctl(priv->phydev, rq, cmd);
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001065}
1066
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001067static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1068 u32 class)
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001069{
1070 u32 rqfpr = FPR_FILER_MASK;
1071 u32 rqfcr = 0x0;
1072
1073 rqfar--;
1074 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001075 priv->ftp_rqfpr[rqfar] = rqfpr;
1076 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001077 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1078
1079 rqfar--;
1080 rqfcr = RQFCR_CMP_NOMATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001081 priv->ftp_rqfpr[rqfar] = rqfpr;
1082 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001083 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1084
1085 rqfar--;
1086 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1087 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001088 priv->ftp_rqfcr[rqfar] = rqfcr;
1089 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001090 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1091
1092 rqfar--;
1093 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1094 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001095 priv->ftp_rqfcr[rqfar] = rqfcr;
1096 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001097 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1098
1099 return rqfar;
1100}
1101
1102static void gfar_init_filer_table(struct gfar_private *priv)
1103{
1104 int i = 0x0;
1105 u32 rqfar = MAX_FILER_IDX;
1106 u32 rqfcr = 0x0;
1107 u32 rqfpr = FPR_FILER_MASK;
1108
1109 /* Default rule */
1110 rqfcr = RQFCR_CMP_MATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001111 priv->ftp_rqfcr[rqfar] = rqfcr;
1112 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001113 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1114
1115 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1116 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1117 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1118 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1119 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1120 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1121
Uwe Kleine-König85dd08e2010-06-11 12:16:55 +02001122 /* cur_filer_idx indicated the first non-masked rule */
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001123 priv->cur_filer_idx = rqfar;
1124
1125 /* Rest are masked rules */
1126 rqfcr = RQFCR_CMP_NOMATCH;
1127 for (i = 0; i < rqfar; i++) {
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001128 priv->ftp_rqfcr[i] = rqfcr;
1129 priv->ftp_rqfpr[i] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001130 gfar_write_filer(priv, i, rqfcr, rqfpr);
1131 }
1132}
1133
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001134#ifdef CONFIG_PPC
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001135static void __gfar_detect_errata_83xx(struct gfar_private *priv)
Anton Vorontsov7d350972010-06-30 06:39:12 +00001136{
Anton Vorontsov7d350972010-06-30 06:39:12 +00001137 unsigned int pvr = mfspr(SPRN_PVR);
1138 unsigned int svr = mfspr(SPRN_SVR);
1139 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1140 unsigned int rev = svr & 0xffff;
1141
1142 /* MPC8313 Rev 2.0 and higher; All MPC837x */
1143 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001144 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001145 priv->errata |= GFAR_ERRATA_74;
1146
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001147 /* MPC8313 and MPC837x all rev */
1148 if ((pvr == 0x80850010 && mod == 0x80b0) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001149 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001150 priv->errata |= GFAR_ERRATA_76;
1151
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001152 /* MPC8313 Rev < 2.0 */
1153 if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
Alex Dubov4363c2f2011-03-16 17:57:13 +00001154 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001155}
1156
1157static void __gfar_detect_errata_85xx(struct gfar_private *priv)
1158{
1159 unsigned int svr = mfspr(SPRN_SVR);
1160
1161 if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1162 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil53fad772013-10-09 20:20:42 +03001163 if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
1164 ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
1165 priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001166}
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001167#endif
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001168
1169static void gfar_detect_errata(struct gfar_private *priv)
1170{
1171 struct device *dev = &priv->ofdev->dev;
1172
1173 /* no plans to fix */
1174 priv->errata |= GFAR_ERRATA_A002;
1175
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001176#ifdef CONFIG_PPC
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001177 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
1178 __gfar_detect_errata_85xx(priv);
1179 else /* non-mpc85xx parts, i.e. e300 core based */
1180 __gfar_detect_errata_83xx(priv);
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001181#endif
Alex Dubov4363c2f2011-03-16 17:57:13 +00001182
Anton Vorontsov7d350972010-06-30 06:39:12 +00001183 if (priv->errata)
1184 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1185 priv->errata);
1186}
1187
Claudiu Manoil08511332014-02-24 12:13:45 +02001188void gfar_mac_reset(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189{
Claudiu Manoil20862782014-02-17 12:53:14 +02001190 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Claudiu Manoila328ac92014-02-24 12:13:42 +02001191 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
1193 /* Reset MAC layer */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001194 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Andy Flemingb98ac702009-02-04 16:38:05 -08001196 /* We need to delay at least 3 TX clocks */
Claudiu Manoila328ac92014-02-24 12:13:42 +02001197 udelay(3);
Andy Flemingb98ac702009-02-04 16:38:05 -08001198
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001199 /* the soft reset bit is not self-resetting, so we need to
1200 * clear it before resuming normal operation
1201 */
Claudiu Manoil20862782014-02-17 12:53:14 +02001202 gfar_write(&regs->maccfg1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Claudiu Manoila328ac92014-02-24 12:13:42 +02001204 udelay(3);
1205
Claudiu Manoil88302642014-02-24 12:13:43 +02001206 /* Compute rx_buff_size based on config flags */
1207 gfar_rx_buff_size_config(priv);
1208
1209 /* Initialize the max receive frame/buffer lengths */
1210 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
Claudiu Manoila328ac92014-02-24 12:13:42 +02001211 gfar_write(&regs->mrblr, priv->rx_buffer_size);
1212
1213 /* Initialize the Minimum Frame Length Register */
1214 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 /* Initialize MACCFG2. */
Anton Vorontsov7d350972010-06-30 06:39:12 +00001217 tempval = MACCFG2_INIT_SETTINGS;
Claudiu Manoil88302642014-02-24 12:13:43 +02001218
1219 /* If the mtu is larger than the max size for standard
1220 * ethernet frames (ie, a jumbo frame), then set maccfg2
1221 * to allow huge frames, and to check the length
1222 */
1223 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
1224 gfar_has_errata(priv, GFAR_ERRATA_74))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001225 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
Claudiu Manoil88302642014-02-24 12:13:43 +02001226
Anton Vorontsov7d350972010-06-30 06:39:12 +00001227 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
Claudiu Manoila328ac92014-02-24 12:13:42 +02001229 /* Clear mac addr hash registers */
1230 gfar_write(&regs->igaddr0, 0);
1231 gfar_write(&regs->igaddr1, 0);
1232 gfar_write(&regs->igaddr2, 0);
1233 gfar_write(&regs->igaddr3, 0);
1234 gfar_write(&regs->igaddr4, 0);
1235 gfar_write(&regs->igaddr5, 0);
1236 gfar_write(&regs->igaddr6, 0);
1237 gfar_write(&regs->igaddr7, 0);
1238
1239 gfar_write(&regs->gaddr0, 0);
1240 gfar_write(&regs->gaddr1, 0);
1241 gfar_write(&regs->gaddr2, 0);
1242 gfar_write(&regs->gaddr3, 0);
1243 gfar_write(&regs->gaddr4, 0);
1244 gfar_write(&regs->gaddr5, 0);
1245 gfar_write(&regs->gaddr6, 0);
1246 gfar_write(&regs->gaddr7, 0);
1247
1248 if (priv->extended_hash)
1249 gfar_clear_exact_match(priv->ndev);
1250
1251 gfar_mac_rx_config(priv);
1252
1253 gfar_mac_tx_config(priv);
1254
1255 gfar_set_mac_address(priv->ndev);
1256
1257 gfar_set_multi(priv->ndev);
1258
1259 /* clear ievent and imask before configuring coalescing */
1260 gfar_ints_disable(priv);
1261
1262 /* Configure the coalescing support */
1263 gfar_configure_coalescing_all(priv);
1264}
1265
1266static void gfar_hw_init(struct gfar_private *priv)
1267{
1268 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1269 u32 attrs;
1270
1271 /* Stop the DMA engine now, in case it was running before
1272 * (The firmware could have used it, and left it running).
1273 */
1274 gfar_halt(priv);
1275
1276 gfar_mac_reset(priv);
1277
1278 /* Zero out the rmon mib registers if it has them */
1279 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1280 memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1281
1282 /* Mask off the CAM interrupts */
1283 gfar_write(&regs->rmon.cam1, 0xffffffff);
1284 gfar_write(&regs->rmon.cam2, 0xffffffff);
1285 }
1286
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 /* Initialize ECNTRL */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001288 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
Claudiu Manoil34018fd2014-02-17 12:53:15 +02001290 /* Set the extraction length and index */
1291 attrs = ATTRELI_EL(priv->rx_stash_size) |
1292 ATTRELI_EI(priv->rx_stash_index);
1293
1294 gfar_write(&regs->attreli, attrs);
1295
1296 /* Start with defaults, and add stashing
1297 * depending on driver parameters
1298 */
1299 attrs = ATTR_INIT_SETTINGS;
1300
1301 if (priv->bd_stash_en)
1302 attrs |= ATTR_BDSTASH;
1303
1304 if (priv->rx_stash_size != 0)
1305 attrs |= ATTR_BUFSTASH;
1306
1307 gfar_write(&regs->attr, attrs);
1308
1309 /* FIFO configs */
1310 gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
1311 gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
1312 gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
1313
Claudiu Manoil20862782014-02-17 12:53:14 +02001314 /* Program the interrupt steering regs, only for MG devices */
1315 if (priv->num_grps > 1)
1316 gfar_write_isrg(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001317}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Xiubo Li898157e2014-06-04 16:49:16 +08001319static void gfar_init_addr_hash_table(struct gfar_private *priv)
Claudiu Manoil20862782014-02-17 12:53:14 +02001320{
1321 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001322
Andy Flemingb31a1d82008-12-16 15:29:15 -08001323 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001324 priv->extended_hash = 1;
1325 priv->hash_width = 9;
1326
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001327 priv->hash_regs[0] = &regs->igaddr0;
1328 priv->hash_regs[1] = &regs->igaddr1;
1329 priv->hash_regs[2] = &regs->igaddr2;
1330 priv->hash_regs[3] = &regs->igaddr3;
1331 priv->hash_regs[4] = &regs->igaddr4;
1332 priv->hash_regs[5] = &regs->igaddr5;
1333 priv->hash_regs[6] = &regs->igaddr6;
1334 priv->hash_regs[7] = &regs->igaddr7;
1335 priv->hash_regs[8] = &regs->gaddr0;
1336 priv->hash_regs[9] = &regs->gaddr1;
1337 priv->hash_regs[10] = &regs->gaddr2;
1338 priv->hash_regs[11] = &regs->gaddr3;
1339 priv->hash_regs[12] = &regs->gaddr4;
1340 priv->hash_regs[13] = &regs->gaddr5;
1341 priv->hash_regs[14] = &regs->gaddr6;
1342 priv->hash_regs[15] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001343
1344 } else {
1345 priv->extended_hash = 0;
1346 priv->hash_width = 8;
1347
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001348 priv->hash_regs[0] = &regs->gaddr0;
1349 priv->hash_regs[1] = &regs->gaddr1;
1350 priv->hash_regs[2] = &regs->gaddr2;
1351 priv->hash_regs[3] = &regs->gaddr3;
1352 priv->hash_regs[4] = &regs->gaddr4;
1353 priv->hash_regs[5] = &regs->gaddr5;
1354 priv->hash_regs[6] = &regs->gaddr6;
1355 priv->hash_regs[7] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001356 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001357}
1358
1359/* Set up the ethernet device structure, private data,
1360 * and anything else we need before we start
1361 */
1362static int gfar_probe(struct platform_device *ofdev)
1363{
1364 struct net_device *dev = NULL;
1365 struct gfar_private *priv = NULL;
1366 int err = 0, i;
1367
1368 err = gfar_of_init(ofdev, &dev);
1369
1370 if (err)
1371 return err;
1372
1373 priv = netdev_priv(dev);
1374 priv->ndev = dev;
1375 priv->ofdev = ofdev;
1376 priv->dev = &ofdev->dev;
1377 SET_NETDEV_DEV(dev, &ofdev->dev);
1378
1379 spin_lock_init(&priv->bflock);
1380 INIT_WORK(&priv->reset_task, gfar_reset_task);
1381
1382 platform_set_drvdata(ofdev, priv);
1383
1384 gfar_detect_errata(priv);
1385
Claudiu Manoil20862782014-02-17 12:53:14 +02001386 /* Set the dev->base_addr to the gfar reg region */
1387 dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
1388
1389 /* Fill in the dev structure */
1390 dev->watchdog_timeo = TX_TIMEOUT;
1391 dev->mtu = 1500;
1392 dev->netdev_ops = &gfar_netdev_ops;
1393 dev->ethtool_ops = &gfar_ethtool_ops;
1394
1395 /* Register for napi ...We are registering NAPI for each grp */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02001396 for (i = 0; i < priv->num_grps; i++) {
1397 if (priv->poll_mode == GFAR_SQ_POLLING) {
1398 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1399 gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
1400 netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1401 gfar_poll_tx_sq, 2);
1402 } else {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02001403 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1404 gfar_poll_rx, GFAR_DEV_WEIGHT);
1405 netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1406 gfar_poll_tx, 2);
1407 }
1408 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001409
1410 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1411 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1412 NETIF_F_RXCSUM;
1413 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1414 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1415 }
1416
1417 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1418 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
1419 NETIF_F_HW_VLAN_CTAG_RX;
1420 dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
1421 }
1422
Claudiu Manoil3d23a052015-05-06 18:07:30 +03001423 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
1424
Claudiu Manoil20862782014-02-17 12:53:14 +02001425 gfar_init_addr_hash_table(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001426
Claudiu Manoil532c37b2014-02-17 12:53:16 +02001427 /* Insert receive time stamps into padding alignment bytes */
1428 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1429 priv->padding = 8;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001430
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001431 if (dev->features & NETIF_F_IP_CSUM ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001432 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
Wu Jiajun-B06378bee9e582012-05-21 23:00:48 +00001433 dev->needed_headroom = GMAC_FCB_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
1435 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001437 /* Initializing some of the rx/tx queue level parameters */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001438 for (i = 0; i < priv->num_tx_queues; i++) {
1439 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1440 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1441 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1442 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1443 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001444
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001445 for (i = 0; i < priv->num_rx_queues; i++) {
1446 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1447 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1448 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Jan Ceuleers0977f812012-06-05 03:42:12 +00001451 /* always enable rx filer */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -07001452 priv->rx_filer_enable = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001453 /* Enable most messages by default */
1454 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +00001455 /* use pritority h/w tx queue scheduling for single queue devices */
1456 if (priv->num_tx_queues == 1)
1457 priv->prio_sched_en = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001458
Claudiu Manoil08511332014-02-24 12:13:45 +02001459 set_bit(GFAR_DOWN, &priv->state);
1460
Claudiu Manoila328ac92014-02-24 12:13:42 +02001461 gfar_hw_init(priv);
Trent Piephod3eab822008-10-02 11:12:24 +00001462
Fabio Estevamd4c642e2014-06-03 19:55:38 -03001463 /* Carrier starts down, phylib will bring it up */
1464 netif_carrier_off(dev);
1465
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 err = register_netdev(dev);
1467
1468 if (err) {
Joe Perches59deab22011-06-14 08:57:47 +00001469 pr_err("%s: Cannot register net device, aborting\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 goto register_fail;
1471 }
1472
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001473 device_init_wakeup(&dev->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001474 priv->device_flags &
1475 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001476
Dai Harukic50a5d92008-12-17 16:51:32 -08001477 /* fill out IRQ number and name fields */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001478 for (i = 0; i < priv->num_grps; i++) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001479 struct gfar_priv_grp *grp = &priv->gfargrp[i];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001480 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001481 sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001482 dev->name, "_g", '0' + i, "_tx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001483 sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001484 dev->name, "_g", '0' + i, "_rx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001485 sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001486 dev->name, "_g", '0' + i, "_er");
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001487 } else
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001488 strcpy(gfar_irq(grp, TX)->name, dev->name);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001489 }
Dai Harukic50a5d92008-12-17 16:51:32 -08001490
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001491 /* Initialize the filer table */
1492 gfar_init_filer_table(priv);
1493
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 /* Print out the device info */
Joe Perches59deab22011-06-14 08:57:47 +00001495 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
Jan Ceuleers0977f812012-06-05 03:42:12 +00001497 /* Even more device info helps when determining which kernel
1498 * provided which set of benchmarks.
1499 */
Joe Perches59deab22011-06-14 08:57:47 +00001500 netdev_info(dev, "Running with NAPI enabled\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001501 for (i = 0; i < priv->num_rx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001502 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1503 i, priv->rx_queue[i]->rx_ring_size);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001504 for (i = 0; i < priv->num_tx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001505 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1506 i, priv->tx_queue[i]->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
1508 return 0;
1509
1510register_fail:
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001511 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001512 gfar_free_rx_queues(priv);
1513 gfar_free_tx_queues(priv);
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001514 of_node_put(priv->phy_node);
1515 of_node_put(priv->tbi_node);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001516 free_gfar_dev(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001517 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518}
1519
Grant Likely2dc11582010-08-06 09:25:50 -06001520static int gfar_remove(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001522 struct gfar_private *priv = platform_get_drvdata(ofdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001524 of_node_put(priv->phy_node);
1525 of_node_put(priv->tbi_node);
Grant Likelyfe192a42009-04-25 12:53:12 +00001526
David S. Millerd9d8e042009-09-06 01:41:02 -07001527 unregister_netdev(priv->ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001528 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001529 gfar_free_rx_queues(priv);
1530 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001531 free_gfar_dev(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
1533 return 0;
1534}
1535
Scott Woodd87eb122008-07-11 18:04:45 -05001536#ifdef CONFIG_PM
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001537
1538static int gfar_suspend(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001539{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001540 struct gfar_private *priv = dev_get_drvdata(dev);
1541 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001542 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001543 unsigned long flags;
1544 u32 tempval;
1545
1546 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001547 (priv->device_flags &
1548 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001549
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001550 netif_device_detach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001551
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001552 if (netif_running(ndev)) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001553
1554 local_irq_save(flags);
1555 lock_tx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001556
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001557 gfar_halt_nodisable(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001558
1559 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001560 tempval = gfar_read(&regs->maccfg1);
Scott Woodd87eb122008-07-11 18:04:45 -05001561
1562 tempval &= ~MACCFG1_TX_EN;
1563
1564 if (!magic_packet)
1565 tempval &= ~MACCFG1_RX_EN;
1566
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001567 gfar_write(&regs->maccfg1, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001568
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001569 unlock_tx_qs(priv);
1570 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001571
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001572 disable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001573
1574 if (magic_packet) {
1575 /* Enable interrupt on Magic Packet */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001576 gfar_write(&regs->imask, IMASK_MAG);
Scott Woodd87eb122008-07-11 18:04:45 -05001577
1578 /* Enable Magic Packet mode */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001579 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001580 tempval |= MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001581 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001582 } else {
1583 phy_stop(priv->phydev);
1584 }
1585 }
1586
1587 return 0;
1588}
1589
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001590static int gfar_resume(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001591{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001592 struct gfar_private *priv = dev_get_drvdata(dev);
1593 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001594 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001595 unsigned long flags;
1596 u32 tempval;
1597 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001598 (priv->device_flags &
1599 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001600
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001601 if (!netif_running(ndev)) {
1602 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001603 return 0;
1604 }
1605
1606 if (!magic_packet && priv->phydev)
1607 phy_start(priv->phydev);
1608
1609 /* Disable Magic Packet mode, in case something
1610 * else woke us up.
1611 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001612 local_irq_save(flags);
1613 lock_tx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001614
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001615 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001616 tempval &= ~MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001617 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001618
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001619 gfar_start(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001620
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001621 unlock_tx_qs(priv);
1622 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001623
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001624 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001625
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001626 enable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001627
1628 return 0;
1629}
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001630
1631static int gfar_restore(struct device *dev)
1632{
1633 struct gfar_private *priv = dev_get_drvdata(dev);
1634 struct net_device *ndev = priv->ndev;
1635
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001636 if (!netif_running(ndev)) {
1637 netif_device_attach(ndev);
1638
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001639 return 0;
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001640 }
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001641
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001642 if (gfar_init_bds(ndev)) {
1643 free_skb_resources(priv);
1644 return -ENOMEM;
1645 }
1646
Claudiu Manoila328ac92014-02-24 12:13:42 +02001647 gfar_mac_reset(priv);
1648
1649 gfar_init_tx_rx_base(priv);
1650
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001651 gfar_start(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001652
1653 priv->oldlink = 0;
1654 priv->oldspeed = 0;
1655 priv->oldduplex = -1;
1656
1657 if (priv->phydev)
1658 phy_start(priv->phydev);
1659
1660 netif_device_attach(ndev);
Anton Vorontsov5ea681d2009-11-10 14:11:05 +00001661 enable_napi(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001662
1663 return 0;
1664}
1665
1666static struct dev_pm_ops gfar_pm_ops = {
1667 .suspend = gfar_suspend,
1668 .resume = gfar_resume,
1669 .freeze = gfar_suspend,
1670 .thaw = gfar_resume,
1671 .restore = gfar_restore,
1672};
1673
1674#define GFAR_PM_OPS (&gfar_pm_ops)
1675
Scott Woodd87eb122008-07-11 18:04:45 -05001676#else
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001677
1678#define GFAR_PM_OPS NULL
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001679
Scott Woodd87eb122008-07-11 18:04:45 -05001680#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001682/* Reads the controller's registers to determine what interface
1683 * connects it to the PHY.
1684 */
1685static phy_interface_t gfar_get_interface(struct net_device *dev)
1686{
1687 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001688 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001689 u32 ecntrl;
1690
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001691 ecntrl = gfar_read(&regs->ecntrl);
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001692
1693 if (ecntrl & ECNTRL_SGMII_MODE)
1694 return PHY_INTERFACE_MODE_SGMII;
1695
1696 if (ecntrl & ECNTRL_TBI_MODE) {
1697 if (ecntrl & ECNTRL_REDUCED_MODE)
1698 return PHY_INTERFACE_MODE_RTBI;
1699 else
1700 return PHY_INTERFACE_MODE_TBI;
1701 }
1702
1703 if (ecntrl & ECNTRL_REDUCED_MODE) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001704 if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001705 return PHY_INTERFACE_MODE_RMII;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001706 }
Andy Fleming7132ab72007-07-11 11:43:07 -05001707 else {
Andy Flemingb31a1d82008-12-16 15:29:15 -08001708 phy_interface_t interface = priv->interface;
Andy Fleming7132ab72007-07-11 11:43:07 -05001709
Jan Ceuleers0977f812012-06-05 03:42:12 +00001710 /* This isn't autodetected right now, so it must
Andy Fleming7132ab72007-07-11 11:43:07 -05001711 * be set by the device tree or platform code.
1712 */
1713 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1714 return PHY_INTERFACE_MODE_RGMII_ID;
1715
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001716 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming7132ab72007-07-11 11:43:07 -05001717 }
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001718 }
1719
Andy Flemingb31a1d82008-12-16 15:29:15 -08001720 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001721 return PHY_INTERFACE_MODE_GMII;
1722
1723 return PHY_INTERFACE_MODE_MII;
1724}
1725
1726
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001727/* Initializes driver's PHY state, and attaches to the PHY.
1728 * Returns 0 on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729 */
1730static int init_phy(struct net_device *dev)
1731{
1732 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001733 uint gigabit_support =
Andy Flemingb31a1d82008-12-16 15:29:15 -08001734 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001735 GFAR_SUPPORTED_GBIT : 0;
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001736 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737
1738 priv->oldlink = 0;
1739 priv->oldspeed = 0;
1740 priv->oldduplex = -1;
1741
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001742 interface = gfar_get_interface(dev);
1743
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001744 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1745 interface);
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001746 if (!priv->phydev) {
1747 dev_err(&dev->dev, "could not attach to PHY\n");
1748 return -ENODEV;
Grant Likelyfe192a42009-04-25 12:53:12 +00001749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750
Kapil Junejad3c12872007-05-11 18:25:11 -05001751 if (interface == PHY_INTERFACE_MODE_SGMII)
1752 gfar_configure_serdes(dev);
1753
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001754 /* Remove any features not supported by the controller */
Grant Likelyfe192a42009-04-25 12:53:12 +00001755 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1756 priv->phydev->advertising = priv->phydev->supported;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Pavaluca Matei-B46610cf987af2014-10-27 10:42:42 +02001758 /* Add support for flow control, but don't advertise it by default */
1759 priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762}
1763
Jan Ceuleers0977f812012-06-05 03:42:12 +00001764/* Initialize TBI PHY interface for communicating with the
Paul Gortmakerd0313582008-04-17 00:08:10 -04001765 * SERDES lynx PHY on the chip. We communicate with this PHY
1766 * through the MDIO bus on each controller, treating it as a
1767 * "normal" PHY at the address found in the TBIPA register. We assume
1768 * that the TBIPA register is valid. Either the MDIO bus code will set
1769 * it to a value that doesn't conflict with other PHYs on the bus, or the
1770 * value doesn't matter, as there are no other PHYs on the bus.
1771 */
Kapil Junejad3c12872007-05-11 18:25:11 -05001772static void gfar_configure_serdes(struct net_device *dev)
1773{
1774 struct gfar_private *priv = netdev_priv(dev);
Grant Likelyfe192a42009-04-25 12:53:12 +00001775 struct phy_device *tbiphy;
Trent Piephoc1324192008-10-30 18:17:06 -07001776
Grant Likelyfe192a42009-04-25 12:53:12 +00001777 if (!priv->tbi_node) {
1778 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1779 "device tree specify a tbi-handle\n");
1780 return;
1781 }
1782
1783 tbiphy = of_phy_find_device(priv->tbi_node);
1784 if (!tbiphy) {
1785 dev_err(&dev->dev, "error: Could not get TBI device\n");
Andy Flemingb31a1d82008-12-16 15:29:15 -08001786 return;
1787 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001788
Jan Ceuleers0977f812012-06-05 03:42:12 +00001789 /* If the link is already up, we must already be ok, and don't need to
Trent Piephobdb59f92008-10-30 18:17:07 -07001790 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1791 * everything for us? Resetting it takes the link down and requires
1792 * several seconds for it to come back.
1793 */
Grant Likelyfe192a42009-04-25 12:53:12 +00001794 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
Andy Flemingb31a1d82008-12-16 15:29:15 -08001795 return;
Kapil Junejad3c12872007-05-11 18:25:11 -05001796
Paul Gortmakerd0313582008-04-17 00:08:10 -04001797 /* Single clk mode, mii mode off(for serdes communication) */
Grant Likelyfe192a42009-04-25 12:53:12 +00001798 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
Kapil Junejad3c12872007-05-11 18:25:11 -05001799
Grant Likelyfe192a42009-04-25 12:53:12 +00001800 phy_write(tbiphy, MII_ADVERTISE,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001801 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1802 ADVERTISE_1000XPSE_ASYM);
Kapil Junejad3c12872007-05-11 18:25:11 -05001803
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001804 phy_write(tbiphy, MII_BMCR,
1805 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1806 BMCR_SPEED1000);
Kapil Junejad3c12872007-05-11 18:25:11 -05001807}
1808
Anton Vorontsov511d9342010-06-30 06:39:15 +00001809static int __gfar_is_rx_idle(struct gfar_private *priv)
1810{
1811 u32 res;
1812
Jan Ceuleers0977f812012-06-05 03:42:12 +00001813 /* Normaly TSEC should not hang on GRS commands, so we should
Anton Vorontsov511d9342010-06-30 06:39:15 +00001814 * actually wait for IEVENT_GRSC flag.
1815 */
Claudiu Manoilad3660c2013-10-09 20:20:40 +03001816 if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
Anton Vorontsov511d9342010-06-30 06:39:15 +00001817 return 0;
1818
Jan Ceuleers0977f812012-06-05 03:42:12 +00001819 /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
Anton Vorontsov511d9342010-06-30 06:39:15 +00001820 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1821 * and the Rx can be safely reset.
1822 */
1823 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1824 res &= 0x7f807f80;
1825 if ((res & 0xffff) == (res >> 16))
1826 return 1;
1827
1828 return 0;
1829}
Kumar Gala0bbaf062005-06-20 10:54:21 -05001830
1831/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001832static void gfar_halt_nodisable(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833{
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001834 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 u32 tempval;
Claudiu Manoila4feee82014-10-07 10:44:34 +03001836 unsigned int timeout;
1837 int stopped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001839 gfar_ints_disable(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840
Claudiu Manoila4feee82014-10-07 10:44:34 +03001841 if (gfar_is_dma_stopped(priv))
1842 return;
1843
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 /* Stop the DMA, and wait for it to stop */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001845 tempval = gfar_read(&regs->dmactrl);
Claudiu Manoila4feee82014-10-07 10:44:34 +03001846 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1847 gfar_write(&regs->dmactrl, tempval);
Anton Vorontsov511d9342010-06-30 06:39:15 +00001848
Claudiu Manoila4feee82014-10-07 10:44:34 +03001849retry:
1850 timeout = 1000;
1851 while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1852 cpu_relax();
1853 timeout--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 }
Claudiu Manoila4feee82014-10-07 10:44:34 +03001855
1856 if (!timeout)
1857 stopped = gfar_is_dma_stopped(priv);
1858
1859 if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1860 !__gfar_is_rx_idle(priv))
1861 goto retry;
Scott Woodd87eb122008-07-11 18:04:45 -05001862}
Scott Woodd87eb122008-07-11 18:04:45 -05001863
1864/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001865void gfar_halt(struct gfar_private *priv)
Scott Woodd87eb122008-07-11 18:04:45 -05001866{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001867 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001868 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001870 /* Dissable the Rx/Tx hw queues */
1871 gfar_write(&regs->rqueue, 0);
1872 gfar_write(&regs->tqueue, 0);
Scott Wood2a54adc2008-08-12 15:10:46 -05001873
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001874 mdelay(10);
1875
1876 gfar_halt_nodisable(priv);
1877
1878 /* Disable Rx/Tx DMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 tempval = gfar_read(&regs->maccfg1);
1880 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1881 gfar_write(&regs->maccfg1, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001882}
1883
1884void stop_gfar(struct net_device *dev)
1885{
1886 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001887
Claudiu Manoil08511332014-02-24 12:13:45 +02001888 netif_tx_stop_all_queues(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001889
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001890 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02001891 set_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001892 smp_mb__after_atomic();
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001893
Claudiu Manoil08511332014-02-24 12:13:45 +02001894 disable_napi(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001895
Claudiu Manoil08511332014-02-24 12:13:45 +02001896 /* disable ints and gracefully shut down Rx/Tx DMA */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001897 gfar_halt(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898
Claudiu Manoil08511332014-02-24 12:13:45 +02001899 phy_stop(priv->phydev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902}
1903
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001904static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 struct txbd8 *txbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001907 struct gfar_private *priv = netdev_priv(tx_queue->dev);
Dai Haruki4669bc92008-12-17 16:51:04 -08001908 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001910 txbdp = tx_queue->tx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001912 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1913 if (!tx_queue->tx_skbuff[i])
Dai Haruki4669bc92008-12-17 16:51:04 -08001914 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
Claudiu Manoila7312d52015-03-13 10:36:28 +02001916 dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
1917 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08001918 txbdp->lstatus = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001919 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001920 j++) {
Dai Haruki4669bc92008-12-17 16:51:04 -08001921 txbdp++;
Claudiu Manoila7312d52015-03-13 10:36:28 +02001922 dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
1923 be16_to_cpu(txbdp->length),
1924 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 }
Andy Flemingad5da7a2008-05-07 13:20:55 -05001926 txbdp++;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001927 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1928 tx_queue->tx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001930 kfree(tx_queue->tx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001931 tx_queue->tx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001932}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001934static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1935{
1936 struct rxbd8 *rxbdp;
1937 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1938 int i;
1939
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001940 rxbdp = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001942 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1943 if (rx_queue->rx_skbuff[i]) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02001944 dma_unmap_single(priv->dev, be32_to_cpu(rxbdp->bufPtr),
Claudiu Manoil369ec162013-02-14 05:00:02 +00001945 priv->rx_buffer_size,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001946 DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001947 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1948 rx_queue->rx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 }
Anton Vorontsove69edd22009-10-12 06:00:30 +00001950 rxbdp->lstatus = 0;
1951 rxbdp->bufPtr = 0;
1952 rxbdp++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001954 kfree(rx_queue->rx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001955 rx_queue->rx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001956}
Anton Vorontsove69edd22009-10-12 06:00:30 +00001957
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001958/* If there are any tx skbs or rx skbs still around, free them.
Jan Ceuleers0977f812012-06-05 03:42:12 +00001959 * Then free tx_skbuff and rx_skbuff
1960 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001961static void free_skb_resources(struct gfar_private *priv)
1962{
1963 struct gfar_priv_tx_q *tx_queue = NULL;
1964 struct gfar_priv_rx_q *rx_queue = NULL;
1965 int i;
1966
1967 /* Go through all the buffer descriptors and free their data buffers */
1968 for (i = 0; i < priv->num_tx_queues; i++) {
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001969 struct netdev_queue *txq;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001970
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001971 tx_queue = priv->tx_queue[i];
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001972 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001973 if (tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001974 free_skb_tx_queue(tx_queue);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001975 netdev_tx_reset_queue(txq);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001976 }
1977
1978 for (i = 0; i < priv->num_rx_queues; i++) {
1979 rx_queue = priv->rx_queue[i];
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001980 if (rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001981 free_skb_rx_queue(rx_queue);
1982 }
1983
Claudiu Manoil369ec162013-02-14 05:00:02 +00001984 dma_free_coherent(priv->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001985 sizeof(struct txbd8) * priv->total_tx_ring_size +
1986 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1987 priv->tx_queue[0]->tx_bd_base,
1988 priv->tx_queue[0]->tx_bd_dma_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989}
1990
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001991void gfar_start(struct gfar_private *priv)
Kumar Gala0bbaf062005-06-20 10:54:21 -05001992{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001993 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001994 u32 tempval;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001995 int i = 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001996
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001997 /* Enable Rx/Tx hw queues */
1998 gfar_write(&regs->rqueue, priv->rqueue);
1999 gfar_write(&regs->tqueue, priv->tqueue);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002000
2001 /* Initialize DMACTRL to have WWR and WOP */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002002 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002003 tempval |= DMACTRL_INIT_SETTINGS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002004 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002005
Kumar Gala0bbaf062005-06-20 10:54:21 -05002006 /* Make sure we aren't stopped */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002007 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002008 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002009 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002010
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002011 for (i = 0; i < priv->num_grps; i++) {
2012 regs = priv->gfargrp[i].regs;
2013 /* Clear THLT/RHLT, so that the DMA starts polling now */
2014 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
2015 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002016 }
Dai Haruki12dea572008-12-16 15:30:20 -08002017
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002018 /* Enable Rx/Tx DMA */
2019 tempval = gfar_read(&regs->maccfg1);
2020 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
2021 gfar_write(&regs->maccfg1, tempval);
2022
Claudiu Manoilefeddce2014-02-17 12:53:17 +02002023 gfar_ints_enable(priv);
2024
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002025 priv->ndev->trans_start = jiffies; /* prevent tx timeout */
Kumar Gala0bbaf062005-06-20 10:54:21 -05002026}
2027
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002028static void free_grp_irqs(struct gfar_priv_grp *grp)
2029{
2030 free_irq(gfar_irq(grp, TX)->irq, grp);
2031 free_irq(gfar_irq(grp, RX)->irq, grp);
2032 free_irq(gfar_irq(grp, ER)->irq, grp);
2033}
2034
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002035static int register_grp_irqs(struct gfar_priv_grp *grp)
2036{
2037 struct gfar_private *priv = grp->priv;
2038 struct net_device *dev = priv->ndev;
Anton Vorontsovccc05c62009-10-12 06:00:26 +00002039 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 /* If the device has multiple interrupts, register for
Jan Ceuleers0977f812012-06-05 03:42:12 +00002042 * them. Otherwise, only register for the one
2043 */
Andy Flemingb31a1d82008-12-16 15:29:15 -08002044 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002045 /* Install our interrupt handlers for Error,
Jan Ceuleers0977f812012-06-05 03:42:12 +00002046 * Transmit, and Receive
2047 */
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002048 err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
2049 gfar_irq(grp, ER)->name, grp);
2050 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002051 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002052 gfar_irq(grp, ER)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002053
Julia Lawall2145f1a2010-08-05 10:26:20 +00002054 goto err_irq_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002056 err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
2057 gfar_irq(grp, TX)->name, grp);
2058 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002059 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002060 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 goto tx_irq_fail;
2062 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002063 err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
2064 gfar_irq(grp, RX)->name, grp);
2065 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002066 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002067 gfar_irq(grp, RX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 goto rx_irq_fail;
2069 }
2070 } else {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002071 err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
2072 gfar_irq(grp, TX)->name, grp);
2073 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002074 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002075 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 goto err_irq_fail;
2077 }
2078 }
2079
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002080 return 0;
2081
2082rx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002083 free_irq(gfar_irq(grp, TX)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002084tx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002085 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002086err_irq_fail:
2087 return err;
2088
2089}
2090
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002091static void gfar_free_irq(struct gfar_private *priv)
2092{
2093 int i;
2094
2095 /* Free the IRQs */
2096 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2097 for (i = 0; i < priv->num_grps; i++)
2098 free_grp_irqs(&priv->gfargrp[i]);
2099 } else {
2100 for (i = 0; i < priv->num_grps; i++)
2101 free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
2102 &priv->gfargrp[i]);
2103 }
2104}
2105
2106static int gfar_request_irq(struct gfar_private *priv)
2107{
2108 int err, i, j;
2109
2110 for (i = 0; i < priv->num_grps; i++) {
2111 err = register_grp_irqs(&priv->gfargrp[i]);
2112 if (err) {
2113 for (j = 0; j < i; j++)
2114 free_grp_irqs(&priv->gfargrp[j]);
2115 return err;
2116 }
2117 }
2118
2119 return 0;
2120}
2121
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002122/* Bring the controller up and running */
2123int startup_gfar(struct net_device *ndev)
2124{
2125 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002126 int err;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002127
Claudiu Manoila328ac92014-02-24 12:13:42 +02002128 gfar_mac_reset(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002129
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002130 err = gfar_alloc_skb_resources(ndev);
2131 if (err)
2132 return err;
2133
Claudiu Manoila328ac92014-02-24 12:13:42 +02002134 gfar_init_tx_rx_base(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002135
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002136 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002137 clear_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002138 smp_mb__after_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002139
2140 /* Start Rx/Tx DMA and enable the interrupts */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002141 gfar_start(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Anton Vorontsov826aa4a2009-10-12 06:00:34 +00002143 phy_start(priv->phydev);
2144
Claudiu Manoil08511332014-02-24 12:13:45 +02002145 enable_napi(priv);
2146
2147 netif_tx_wake_all_queues(ndev);
2148
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150}
2151
Jan Ceuleers0977f812012-06-05 03:42:12 +00002152/* Called when something needs to use the ethernet device
2153 * Returns 0 for success.
2154 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155static int gfar_enet_open(struct net_device *dev)
2156{
Li Yang94e8cc32007-10-12 21:53:51 +08002157 struct gfar_private *priv = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 int err;
2159
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 err = init_phy(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002161 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 return err;
2163
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002164 err = gfar_request_irq(priv);
2165 if (err)
2166 return err;
2167
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 err = startup_gfar(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002169 if (err)
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002170 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08002172 device_set_wakeup_enable(&dev->dev, priv->wol_en);
2173
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174 return err;
2175}
2176
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002177static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002178{
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002179 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
Kumar Gala6c31d552009-04-28 08:04:10 -07002180
2181 memset(fcb, 0, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002182
Kumar Gala0bbaf062005-06-20 10:54:21 -05002183 return fcb;
2184}
2185
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002186static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002187 int fcb_length)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002188{
Kumar Gala0bbaf062005-06-20 10:54:21 -05002189 /* If we're here, it's a IP packet with a TCP or UDP
2190 * payload. We set it to checksum, using a pseudo-header
2191 * we provide
2192 */
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002193 u8 flags = TXFCB_DEFAULT;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002194
Jan Ceuleers0977f812012-06-05 03:42:12 +00002195 /* Tell the controller what the protocol is
2196 * And provide the already calculated phcs
2197 */
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002198 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06002199 flags |= TXFCB_UDP;
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002200 fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
Andy Fleming7f7f5312005-11-11 12:38:59 -06002201 } else
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002202 fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002203
2204 /* l3os is the distance between the start of the
2205 * frame (skb->data) and the start of the IP hdr.
2206 * l4os is the distance between the start of the
Jan Ceuleers0977f812012-06-05 03:42:12 +00002207 * l3 hdr and the l4 hdr
2208 */
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002209 fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
Arnaldo Carvalho de Melocfe1fc72007-03-16 17:26:39 -03002210 fcb->l4os = skb_network_header_len(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002211
Andy Fleming7f7f5312005-11-11 12:38:59 -06002212 fcb->flags = flags;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002213}
2214
Andy Fleming7f7f5312005-11-11 12:38:59 -06002215void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002216{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002217 fcb->flags |= TXFCB_VLN;
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002218 fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
Kumar Gala0bbaf062005-06-20 10:54:21 -05002219}
2220
Dai Haruki4669bc92008-12-17 16:51:04 -08002221static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002222 struct txbd8 *base, int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002223{
2224 struct txbd8 *new_bd = bdp + stride;
2225
2226 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2227}
2228
2229static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002230 int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002231{
2232 return skip_txbd(bdp, 1, base, ring_size);
2233}
2234
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002235/* eTSEC12: csum generation not supported for some fcb offsets */
2236static inline bool gfar_csum_errata_12(struct gfar_private *priv,
2237 unsigned long fcb_addr)
2238{
2239 return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
2240 (fcb_addr % 0x20) > 0x18);
2241}
2242
2243/* eTSEC76: csum generation for frames larger than 2500 may
2244 * cause excess delays before start of transmission
2245 */
2246static inline bool gfar_csum_errata_76(struct gfar_private *priv,
2247 unsigned int len)
2248{
2249 return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
2250 (len > 2500));
2251}
2252
Jan Ceuleers0977f812012-06-05 03:42:12 +00002253/* This is called by the kernel when a frame is ready for transmission.
2254 * It is pointed to by the dev->hard_start_xmit function pointer
2255 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2257{
2258 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002259 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002260 struct netdev_queue *txq;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002261 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002262 struct txfcb *fcb = NULL;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002263 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
Dai Haruki5a5efed2008-12-16 15:34:50 -08002264 u32 lstatus;
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002265 int i, rq = 0;
2266 int do_tstamp, do_csum, do_vlan;
Dai Haruki4669bc92008-12-17 16:51:04 -08002267 u32 bufaddr;
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002268 unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002269
2270 rq = skb->queue_mapping;
2271 tx_queue = priv->tx_queue[rq];
2272 txq = netdev_get_tx_queue(dev, rq);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002273 base = tx_queue->tx_bd_base;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002274 regs = tx_queue->grp->regs;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002275
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002276 do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002277 do_vlan = skb_vlan_tag_present(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002278 do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2279 priv->hwts_tx_en;
2280
2281 if (do_csum || do_vlan)
2282 fcb_len = GMAC_FCB_LEN;
2283
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002284 /* check if time stamp should be generated */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002285 if (unlikely(do_tstamp))
2286 fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Dai Haruki4669bc92008-12-17 16:51:04 -08002287
Li Yang5b28bea2009-03-27 15:54:30 -07002288 /* make space for additional header when fcb is needed */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002289 if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002290 struct sk_buff *skb_new;
2291
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002292 skb_new = skb_realloc_headroom(skb, fcb_len);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002293 if (!skb_new) {
2294 dev->stats.tx_errors++;
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002295 dev_kfree_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002296 return NETDEV_TX_OK;
2297 }
Manfred Rudigierdb83d132012-01-09 23:26:50 +00002298
Eric Dumazet313b0372012-07-05 11:45:13 +00002299 if (skb->sk)
2300 skb_set_owner_w(skb_new, skb->sk);
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002301 dev_consume_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002302 skb = skb_new;
2303 }
2304
Dai Haruki4669bc92008-12-17 16:51:04 -08002305 /* total number of fragments in the SKB */
2306 nr_frags = skb_shinfo(skb)->nr_frags;
2307
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002308 /* calculate the required number of TxBDs for this skb */
2309 if (unlikely(do_tstamp))
2310 nr_txbds = nr_frags + 2;
2311 else
2312 nr_txbds = nr_frags + 1;
2313
Dai Haruki4669bc92008-12-17 16:51:04 -08002314 /* check if there is space to queue this packet */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002315 if (nr_txbds > tx_queue->num_txbdfree) {
Dai Haruki4669bc92008-12-17 16:51:04 -08002316 /* no space, stop the queue */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002317 netif_tx_stop_queue(txq);
Dai Haruki4669bc92008-12-17 16:51:04 -08002318 dev->stats.tx_fifo_errors++;
Dai Haruki4669bc92008-12-17 16:51:04 -08002319 return NETDEV_TX_BUSY;
2320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321
2322 /* Update transmit stats */
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002323 bytes_sent = skb->len;
2324 tx_queue->stats.tx_bytes += bytes_sent;
2325 /* keep Tx bytes on wire for BQL accounting */
2326 GFAR_CB(skb)->bytes_sent = bytes_sent;
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00002327 tx_queue->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002329 txbdp = txbdp_start = tx_queue->cur_tx;
Claudiu Manoila7312d52015-03-13 10:36:28 +02002330 lstatus = be32_to_cpu(txbdp->lstatus);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002331
2332 /* Time stamp insertion requires one additional TxBD */
2333 if (unlikely(do_tstamp))
2334 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002335 tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336
Dai Haruki4669bc92008-12-17 16:51:04 -08002337 if (nr_frags == 0) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002338 if (unlikely(do_tstamp)) {
2339 u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2340
2341 lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2342 txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2343 } else {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002344 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002345 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002346 } else {
2347 /* Place the fragment addresses and lengths into the TxBDs */
2348 for (i = 0; i < nr_frags; i++) {
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002349 unsigned int frag_len;
Dai Haruki4669bc92008-12-17 16:51:04 -08002350 /* Point at the next BD, wrapping as needed */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002351 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002353 frag_len = skb_shinfo(skb)->frags[i].size;
Dai Haruki4669bc92008-12-17 16:51:04 -08002354
Claudiu Manoila7312d52015-03-13 10:36:28 +02002355 lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002356 BD_LFLAG(TXBD_READY);
Dai Haruki4669bc92008-12-17 16:51:04 -08002357
2358 /* Handle the last BD specially */
2359 if (i == nr_frags - 1)
2360 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2361
Claudiu Manoil369ec162013-02-14 05:00:02 +00002362 bufaddr = skb_frag_dma_map(priv->dev,
Ian Campbell2234a722011-08-29 23:18:29 +00002363 &skb_shinfo(skb)->frags[i],
2364 0,
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002365 frag_len,
Ian Campbell2234a722011-08-29 23:18:29 +00002366 DMA_TO_DEVICE);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002367 if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2368 goto dma_map_err;
Dai Haruki4669bc92008-12-17 16:51:04 -08002369
2370 /* set the TxBD length and buffer pointer */
Claudiu Manoila7312d52015-03-13 10:36:28 +02002371 txbdp->bufPtr = cpu_to_be32(bufaddr);
2372 txbdp->lstatus = cpu_to_be32(lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002373 }
2374
Claudiu Manoila7312d52015-03-13 10:36:28 +02002375 lstatus = be32_to_cpu(txbdp_start->lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002378 /* Add TxPAL between FCB and frame if required */
2379 if (unlikely(do_tstamp)) {
2380 skb_push(skb, GMAC_TXPAL_LEN);
2381 memset(skb->data, 0, GMAC_TXPAL_LEN);
2382 }
2383
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002384 /* Add TxFCB if required */
2385 if (fcb_len) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002386 fcb = gfar_add_fcb(skb);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002387 lstatus |= BD_LFLAG(TXBD_TOE);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002388 }
2389
2390 /* Set up checksumming */
2391 if (do_csum) {
2392 gfar_tx_checksum(skb, fcb, fcb_len);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002393
2394 if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
2395 unlikely(gfar_csum_errata_76(priv, skb->len))) {
Alex Dubov4363c2f2011-03-16 17:57:13 +00002396 __skb_pull(skb, GMAC_FCB_LEN);
2397 skb_checksum_help(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002398 if (do_vlan || do_tstamp) {
2399 /* put back a new fcb for vlan/tstamp TOE */
2400 fcb = gfar_add_fcb(skb);
2401 } else {
2402 /* Tx TOE not used */
2403 lstatus &= ~(BD_LFLAG(TXBD_TOE));
2404 fcb = NULL;
2405 }
Alex Dubov4363c2f2011-03-16 17:57:13 +00002406 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002407 }
2408
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002409 if (do_vlan)
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002410 gfar_tx_vlan(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002411
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002412 /* Setup tx hardware time stamping if requested */
2413 if (unlikely(do_tstamp)) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002414 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002415 fcb->ptp = 1;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002416 }
2417
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002418 bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
2419 DMA_TO_DEVICE);
2420 if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2421 goto dma_map_err;
2422
Claudiu Manoila7312d52015-03-13 10:36:28 +02002423 txbdp_start->bufPtr = cpu_to_be32(bufaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424
Jan Ceuleers0977f812012-06-05 03:42:12 +00002425 /* If time stamping is requested one additional TxBD must be set up. The
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002426 * first TxBD points to the FCB and must have a data length of
2427 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2428 * the full frame length.
2429 */
2430 if (unlikely(do_tstamp)) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002431 u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2432
2433 bufaddr = be32_to_cpu(txbdp_start->bufPtr);
2434 bufaddr += fcb_len;
2435 lstatus_ts |= BD_LFLAG(TXBD_READY) |
2436 (skb_headlen(skb) - fcb_len);
2437
2438 txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
2439 txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002440 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2441 } else {
2442 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2443 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002445 netdev_tx_sent_queue(txq, bytes_sent);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002446
Claudiu Manoild55398b2014-10-07 10:44:35 +03002447 gfar_wmb();
Andy Fleming7f7f5312005-11-11 12:38:59 -06002448
Claudiu Manoila7312d52015-03-13 10:36:28 +02002449 txbdp_start->lstatus = cpu_to_be32(lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002450
Claudiu Manoild55398b2014-10-07 10:44:35 +03002451 gfar_wmb(); /* force lstatus write before tx_skbuff */
Anton Vorontsov0eddba52010-03-03 08:18:58 +00002452
2453 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2454
Dai Haruki4669bc92008-12-17 16:51:04 -08002455 /* Update the current skb pointer to the next entry we will use
Jan Ceuleers0977f812012-06-05 03:42:12 +00002456 * (wrapping if necessary)
2457 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002458 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002459 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002460
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002461 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002462
Claudiu Manoilbc602282015-05-06 18:07:29 +03002463 /* We can work in parallel with gfar_clean_tx_ring(), except
2464 * when modifying num_txbdfree. Note that we didn't grab the lock
2465 * when we were reading the num_txbdfree and checking for available
2466 * space, that's because outside of this function it can only grow.
2467 */
2468 spin_lock_bh(&tx_queue->txlock);
Dai Haruki4669bc92008-12-17 16:51:04 -08002469 /* reduce TxBD free count */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002470 tx_queue->num_txbdfree -= (nr_txbds);
Claudiu Manoilbc602282015-05-06 18:07:29 +03002471 spin_unlock_bh(&tx_queue->txlock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472
2473 /* If the next BD still needs to be cleaned up, then the bds
Jan Ceuleers0977f812012-06-05 03:42:12 +00002474 * are full. We need to tell the kernel to stop sending us stuff.
2475 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002476 if (!tx_queue->num_txbdfree) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002477 netif_tx_stop_queue(txq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002479 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 }
2481
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 /* Tell the DMA to go go go */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002483 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002485 return NETDEV_TX_OK;
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002486
2487dma_map_err:
2488 txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
2489 if (do_tstamp)
2490 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2491 for (i = 0; i < nr_frags; i++) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002492 lstatus = be32_to_cpu(txbdp->lstatus);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002493 if (!(lstatus & BD_LFLAG(TXBD_READY)))
2494 break;
2495
Claudiu Manoila7312d52015-03-13 10:36:28 +02002496 lstatus &= ~BD_LFLAG(TXBD_READY);
2497 txbdp->lstatus = cpu_to_be32(lstatus);
2498 bufaddr = be32_to_cpu(txbdp->bufPtr);
2499 dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002500 DMA_TO_DEVICE);
2501 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2502 }
2503 gfar_wmb();
2504 dev_kfree_skb_any(skb);
2505 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506}
2507
2508/* Stops the kernel queue, and halts the controller */
2509static int gfar_close(struct net_device *dev)
2510{
2511 struct gfar_private *priv = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002512
Sebastian Siewiorab939902008-08-19 21:12:45 +02002513 cancel_work_sync(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 stop_gfar(dev);
2515
Andy Flemingbb40dcb2005-09-23 22:54:21 -04002516 /* Disconnect from the PHY */
2517 phy_disconnect(priv->phydev);
2518 priv->phydev = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002520 gfar_free_irq(priv);
2521
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 return 0;
2523}
2524
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525/* Changes the mac address if the controller is not running. */
Andy Flemingf162b9d2008-05-02 13:00:30 -05002526static int gfar_set_mac_address(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002528 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529
2530 return 0;
2531}
2532
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2534{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002536 int frame_size = new_mtu + ETH_HLEN;
2537
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
Joe Perches59deab22011-06-14 08:57:47 +00002539 netif_err(priv, drv, dev, "Invalid MTU setting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 return -EINVAL;
2541 }
2542
Claudiu Manoil08511332014-02-24 12:13:45 +02002543 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2544 cpu_relax();
2545
Claudiu Manoil88302642014-02-24 12:13:43 +02002546 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547 stop_gfar(dev);
2548
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 dev->mtu = new_mtu;
2550
Claudiu Manoil88302642014-02-24 12:13:43 +02002551 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552 startup_gfar(dev);
2553
Claudiu Manoil08511332014-02-24 12:13:45 +02002554 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2555
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 return 0;
2557}
2558
Claudiu Manoil08511332014-02-24 12:13:45 +02002559void reset_gfar(struct net_device *ndev)
2560{
2561 struct gfar_private *priv = netdev_priv(ndev);
2562
2563 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2564 cpu_relax();
2565
2566 stop_gfar(ndev);
2567 startup_gfar(ndev);
2568
2569 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2570}
2571
Sebastian Siewiorab939902008-08-19 21:12:45 +02002572/* gfar_reset_task gets scheduled when a packet has not been
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573 * transmitted after a set amount of time.
2574 * For now, assume that clearing out all the structures, and
Sebastian Siewiorab939902008-08-19 21:12:45 +02002575 * starting over will fix the problem.
2576 */
2577static void gfar_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578{
Sebastian Siewiorab939902008-08-19 21:12:45 +02002579 struct gfar_private *priv = container_of(work, struct gfar_private,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002580 reset_task);
Claudiu Manoil08511332014-02-24 12:13:45 +02002581 reset_gfar(priv->ndev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582}
2583
Sebastian Siewiorab939902008-08-19 21:12:45 +02002584static void gfar_timeout(struct net_device *dev)
2585{
2586 struct gfar_private *priv = netdev_priv(dev);
2587
2588 dev->stats.tx_errors++;
2589 schedule_work(&priv->reset_task);
2590}
2591
Eran Libertyacbc0f02010-07-07 15:54:54 -07002592static void gfar_align_skb(struct sk_buff *skb)
2593{
2594 /* We need the data buffer to be aligned properly. We will reserve
2595 * as many bytes as needed to align the data properly
2596 */
2597 skb_reserve(skb, RXBUF_ALIGNMENT -
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002598 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
Eran Libertyacbc0f02010-07-07 15:54:54 -07002599}
2600
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601/* Interrupt Handler for Transmit complete */
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002602static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002604 struct net_device *dev = tx_queue->dev;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002605 struct netdev_queue *txq;
Dai Harukid080cd62008-04-09 19:37:51 -05002606 struct gfar_private *priv = netdev_priv(dev);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002607 struct txbd8 *bdp, *next = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002608 struct txbd8 *lbdp = NULL;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002609 struct txbd8 *base = tx_queue->tx_bd_base;
Dai Haruki4669bc92008-12-17 16:51:04 -08002610 struct sk_buff *skb;
2611 int skb_dirtytx;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002612 int tx_ring_size = tx_queue->tx_ring_size;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002613 int frags = 0, nr_txbds = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002614 int i;
Dai Harukid080cd62008-04-09 19:37:51 -05002615 int howmany = 0;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002616 int tqi = tx_queue->qindex;
2617 unsigned int bytes_sent = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002618 u32 lstatus;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002619 size_t buflen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002621 txq = netdev_get_tx_queue(dev, tqi);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002622 bdp = tx_queue->dirty_tx;
2623 skb_dirtytx = tx_queue->skb_dirtytx;
Dai Haruki4669bc92008-12-17 16:51:04 -08002624
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002625 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002626
Dai Haruki4669bc92008-12-17 16:51:04 -08002627 frags = skb_shinfo(skb)->nr_frags;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002628
Jan Ceuleers0977f812012-06-05 03:42:12 +00002629 /* When time stamping, one additional TxBD must be freed.
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002630 * Also, we need to dma_unmap_single() the TxPAL.
2631 */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002632 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002633 nr_txbds = frags + 2;
2634 else
2635 nr_txbds = frags + 1;
2636
2637 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002638
Claudiu Manoila7312d52015-03-13 10:36:28 +02002639 lstatus = be32_to_cpu(lbdp->lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002640
2641 /* Only clean completed frames */
2642 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002643 (lstatus & BD_LENGTH_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644 break;
2645
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002646 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002647 next = next_txbd(bdp, base, tx_ring_size);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002648 buflen = be16_to_cpu(next->length) +
2649 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002650 } else
Claudiu Manoila7312d52015-03-13 10:36:28 +02002651 buflen = be16_to_cpu(bdp->length);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002652
Claudiu Manoila7312d52015-03-13 10:36:28 +02002653 dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002654 buflen, DMA_TO_DEVICE);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002655
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002656 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002657 struct skb_shared_hwtstamps shhwtstamps;
2658 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002659
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002660 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2661 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002662 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002663 skb_tstamp_tx(skb, &shhwtstamps);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002664 gfar_clear_txbd_status(bdp);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002665 bdp = next;
2666 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002667
Claudiu Manoila7312d52015-03-13 10:36:28 +02002668 gfar_clear_txbd_status(bdp);
Dai Haruki4669bc92008-12-17 16:51:04 -08002669 bdp = next_txbd(bdp, base, tx_ring_size);
2670
2671 for (i = 0; i < frags; i++) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002672 dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
2673 be16_to_cpu(bdp->length),
2674 DMA_TO_DEVICE);
2675 gfar_clear_txbd_status(bdp);
Dai Haruki4669bc92008-12-17 16:51:04 -08002676 bdp = next_txbd(bdp, base, tx_ring_size);
2677 }
2678
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002679 bytes_sent += GFAR_CB(skb)->bytes_sent;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002680
Eric Dumazetacb600d2012-10-05 06:23:55 +00002681 dev_kfree_skb_any(skb);
Andy Fleming0fd56bb2009-02-04 16:43:16 -08002682
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002683 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002684
2685 skb_dirtytx = (skb_dirtytx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002686 TX_RING_MOD_MASK(tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002687
Dai Harukid080cd62008-04-09 19:37:51 -05002688 howmany++;
Claudiu Manoilbc602282015-05-06 18:07:29 +03002689 spin_lock(&tx_queue->txlock);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002690 tx_queue->num_txbdfree += nr_txbds;
Claudiu Manoilbc602282015-05-06 18:07:29 +03002691 spin_unlock(&tx_queue->txlock);
Dai Haruki4669bc92008-12-17 16:51:04 -08002692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693
Dai Haruki4669bc92008-12-17 16:51:04 -08002694 /* If we freed a buffer, we can restart transmission, if necessary */
Claudiu Manoil08511332014-02-24 12:13:45 +02002695 if (tx_queue->num_txbdfree &&
2696 netif_tx_queue_stopped(txq) &&
2697 !(test_bit(GFAR_DOWN, &priv->state)))
2698 netif_wake_subqueue(priv->ndev, tqi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699
Dai Haruki4669bc92008-12-17 16:51:04 -08002700 /* Update dirty indicators */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002701 tx_queue->skb_dirtytx = skb_dirtytx;
2702 tx_queue->dirty_tx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002704 netdev_tx_completed_queue(txq, howmany, bytes_sent);
Dai Harukid080cd62008-04-09 19:37:51 -05002705}
2706
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002707static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
Eran Libertyacbc0f02010-07-07 15:54:54 -07002708{
2709 struct gfar_private *priv = netdev_priv(dev);
Eric Dumazetacb600d2012-10-05 06:23:55 +00002710 struct sk_buff *skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002711
2712 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2713 if (!skb)
2714 return NULL;
2715
2716 gfar_align_skb(skb);
2717
2718 return skb;
2719}
Andy Fleming815b97c2008-04-22 17:18:29 -05002720
Kevin Hao91c53f762014-12-24 14:05:44 +08002721static struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722{
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002723 struct gfar_private *priv = netdev_priv(dev);
2724 struct sk_buff *skb;
2725 dma_addr_t addr;
2726
2727 skb = gfar_alloc_skb(dev);
2728 if (!skb)
2729 return NULL;
2730
2731 addr = dma_map_single(priv->dev, skb->data,
2732 priv->rx_buffer_size, DMA_FROM_DEVICE);
2733 if (unlikely(dma_mapping_error(priv->dev, addr))) {
2734 dev_kfree_skb_any(skb);
2735 return NULL;
2736 }
2737
2738 *bufaddr = addr;
2739 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740}
2741
Li Yang298e1a92007-10-16 14:18:13 +08002742static inline void count_errors(unsigned short status, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743{
Li Yang298e1a92007-10-16 14:18:13 +08002744 struct gfar_private *priv = netdev_priv(dev);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002745 struct net_device_stats *stats = &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002746 struct gfar_extra_stats *estats = &priv->extra_stats;
2747
Jan Ceuleers0977f812012-06-05 03:42:12 +00002748 /* If the packet was truncated, none of the other errors matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 if (status & RXBD_TRUNCATED) {
2750 stats->rx_length_errors++;
2751
Paul Gortmaker212079d2013-02-12 15:38:19 -05002752 atomic64_inc(&estats->rx_trunc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753
2754 return;
2755 }
2756 /* Count the errors, if there were any */
2757 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2758 stats->rx_length_errors++;
2759
2760 if (status & RXBD_LARGE)
Paul Gortmaker212079d2013-02-12 15:38:19 -05002761 atomic64_inc(&estats->rx_large);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762 else
Paul Gortmaker212079d2013-02-12 15:38:19 -05002763 atomic64_inc(&estats->rx_short);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764 }
2765 if (status & RXBD_NONOCTET) {
2766 stats->rx_frame_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002767 atomic64_inc(&estats->rx_nonoctet);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768 }
2769 if (status & RXBD_CRCERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002770 atomic64_inc(&estats->rx_crcerr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771 stats->rx_crc_errors++;
2772 }
2773 if (status & RXBD_OVERRUN) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002774 atomic64_inc(&estats->rx_overrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 stats->rx_crc_errors++;
2776 }
2777}
2778
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002779irqreturn_t gfar_receive(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780{
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002781 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2782 unsigned long flags;
2783 u32 imask;
2784
2785 if (likely(napi_schedule_prep(&grp->napi_rx))) {
2786 spin_lock_irqsave(&grp->grplock, flags);
2787 imask = gfar_read(&grp->regs->imask);
2788 imask &= IMASK_RX_DISABLED;
2789 gfar_write(&grp->regs->imask, imask);
2790 spin_unlock_irqrestore(&grp->grplock, flags);
2791 __napi_schedule(&grp->napi_rx);
2792 } else {
2793 /* Clear IEVENT, so interrupts aren't called again
2794 * because of the packets that have already arrived.
2795 */
2796 gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2797 }
2798
2799 return IRQ_HANDLED;
2800}
2801
2802/* Interrupt Handler for Transmit complete */
2803static irqreturn_t gfar_transmit(int irq, void *grp_id)
2804{
2805 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2806 unsigned long flags;
2807 u32 imask;
2808
2809 if (likely(napi_schedule_prep(&grp->napi_tx))) {
2810 spin_lock_irqsave(&grp->grplock, flags);
2811 imask = gfar_read(&grp->regs->imask);
2812 imask &= IMASK_TX_DISABLED;
2813 gfar_write(&grp->regs->imask, imask);
2814 spin_unlock_irqrestore(&grp->grplock, flags);
2815 __napi_schedule(&grp->napi_tx);
2816 } else {
2817 /* Clear IEVENT, so interrupts aren't called again
2818 * because of the packets that have already arrived.
2819 */
2820 gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2821 }
2822
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823 return IRQ_HANDLED;
2824}
2825
Kumar Gala0bbaf062005-06-20 10:54:21 -05002826static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2827{
2828 /* If valid headers were found, and valid sums
2829 * were verified, then we tell the kernel that no
Jan Ceuleers0977f812012-06-05 03:42:12 +00002830 * checksumming is necessary. Otherwise, it is [FIXME]
2831 */
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002832 if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
2833 (RXFCB_CIP | RXFCB_CTU))
Kumar Gala0bbaf062005-06-20 10:54:21 -05002834 skb->ip_summed = CHECKSUM_UNNECESSARY;
2835 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002836 skb_checksum_none_assert(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002837}
2838
Jan Ceuleers0977f812012-06-05 03:42:12 +00002839/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
Claudiu Manoil61db26c2013-02-14 05:00:05 +00002840static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2841 int amount_pull, struct napi_struct *napi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842{
2843 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002844 struct rxfcb *fcb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845
Dai Haruki2c2db482008-12-16 15:31:15 -08002846 /* fcb is at the beginning if exists */
2847 fcb = (struct rxfcb *)skb->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
Jan Ceuleers0977f812012-06-05 03:42:12 +00002849 /* Remove the FCB from the skb
2850 * Remove the padded bytes, if there are any
2851 */
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002852 if (amount_pull) {
2853 skb_record_rx_queue(skb, fcb->rq);
Dai Haruki2c2db482008-12-16 15:31:15 -08002854 skb_pull(skb, amount_pull);
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002855 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002856
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002857 /* Get receive timestamp from the skb */
2858 if (priv->hwts_rx_en) {
2859 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2860 u64 *ns = (u64 *) skb->data;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002861
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002862 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2863 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2864 }
2865
2866 if (priv->padding)
2867 skb_pull(skb, priv->padding);
2868
Michał Mirosław8b3afe92011-04-15 04:50:50 +00002869 if (dev->features & NETIF_F_RXCSUM)
Dai Haruki2c2db482008-12-16 15:31:15 -08002870 gfar_rx_checksum(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002871
Dai Haruki2c2db482008-12-16 15:31:15 -08002872 /* Tell the skb what kind of packet this is */
2873 skb->protocol = eth_type_trans(skb, dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002874
Patrick McHardyf6469682013-04-19 02:04:27 +00002875 /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
David S. Miller823dcd22011-08-20 10:39:12 -07002876 * Even if vlan rx accel is disabled, on some chips
2877 * RXFCB_VLN is pseudo randomly set.
2878 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002879 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002880 be16_to_cpu(fcb->flags) & RXFCB_VLN)
2881 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
2882 be16_to_cpu(fcb->vlctl));
Jiri Pirko87c288c2011-07-20 04:54:19 +00002883
Dai Haruki2c2db482008-12-16 15:31:15 -08002884 /* Send the packet up the stack */
Claudiu Manoil953d2762013-03-21 03:12:15 +00002885 napi_gro_receive(napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886
Linus Torvalds1da177e2005-04-16 15:20:36 -07002887}
2888
2889/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002890 * until the budget/quota has been reached. Returns the number
2891 * of frames handled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002893int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002895 struct net_device *dev = rx_queue->dev;
Andy Fleming31de1982008-12-16 15:33:40 -08002896 struct rxbd8 *bdp, *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002897 struct sk_buff *skb;
Dai Haruki2c2db482008-12-16 15:31:15 -08002898 int pkt_len;
2899 int amount_pull;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900 int howmany = 0;
2901 struct gfar_private *priv = netdev_priv(dev);
2902
2903 /* Get the first full descriptor */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002904 bdp = rx_queue->cur_rx;
2905 base = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906
Claudiu Manoilba779712013-02-14 05:00:07 +00002907 amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
Dai Haruki2c2db482008-12-16 15:31:15 -08002908
Claudiu Manoila7312d52015-03-13 10:36:28 +02002909 while (!(be16_to_cpu(bdp->status) & RXBD_EMPTY) && rx_work_limit--) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002910 struct sk_buff *newskb;
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002911 dma_addr_t bufaddr;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002912
Scott Wood3b6330c2007-05-16 15:06:59 -05002913 rmb();
Andy Fleming815b97c2008-04-22 17:18:29 -05002914
2915 /* Add another skb for the future */
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002916 newskb = gfar_new_skb(dev, &bufaddr);
Andy Fleming815b97c2008-04-22 17:18:29 -05002917
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002918 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Claudiu Manoila7312d52015-03-13 10:36:28 +02002920 dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002921 priv->rx_buffer_size, DMA_FROM_DEVICE);
Andy Fleming81183052008-11-12 10:07:11 -06002922
Claudiu Manoila7312d52015-03-13 10:36:28 +02002923 if (unlikely(!(be16_to_cpu(bdp->status) & RXBD_ERR) &&
2924 be16_to_cpu(bdp->length) > priv->rx_buffer_size))
2925 bdp->status = cpu_to_be16(RXBD_LARGE);
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002926
Andy Fleming815b97c2008-04-22 17:18:29 -05002927 /* We drop the frame if we failed to allocate a new buffer */
Claudiu Manoila7312d52015-03-13 10:36:28 +02002928 if (unlikely(!newskb ||
2929 !(be16_to_cpu(bdp->status) & RXBD_LAST) ||
2930 be16_to_cpu(bdp->status) & RXBD_ERR)) {
2931 count_errors(be16_to_cpu(bdp->status), dev);
Andy Fleming815b97c2008-04-22 17:18:29 -05002932
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002933 if (unlikely(!newskb)) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002934 newskb = skb;
Claudiu Manoila7312d52015-03-13 10:36:28 +02002935 bufaddr = be32_to_cpu(bdp->bufPtr);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002936 } else if (skb)
Eric Dumazetacb600d2012-10-05 06:23:55 +00002937 dev_kfree_skb(skb);
Andy Fleming815b97c2008-04-22 17:18:29 -05002938 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 /* Increment the number of packets */
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002940 rx_queue->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 howmany++;
2942
Dai Haruki2c2db482008-12-16 15:31:15 -08002943 if (likely(skb)) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002944 pkt_len = be16_to_cpu(bdp->length) -
2945 ETH_FCS_LEN;
Dai Haruki2c2db482008-12-16 15:31:15 -08002946 /* Remove the FCS from the packet length */
2947 skb_put(skb, pkt_len);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002948 rx_queue->stats.rx_bytes += pkt_len;
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002949 skb_record_rx_queue(skb, rx_queue->qindex);
Wu Jiajun-B06378cd754a52012-04-19 22:54:35 +00002950 gfar_process_frame(dev, skb, amount_pull,
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002951 &rx_queue->grp->napi_rx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952
Dai Haruki2c2db482008-12-16 15:31:15 -08002953 } else {
Joe Perches59deab22011-06-14 08:57:47 +00002954 netif_warn(priv, rx_err, dev, "Missing skb!\n");
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002955 rx_queue->stats.rx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002956 atomic64_inc(&priv->extra_stats.rx_skbmissing);
Dai Haruki2c2db482008-12-16 15:31:15 -08002957 }
2958
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959 }
2960
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002961 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002962
Andy Fleming815b97c2008-04-22 17:18:29 -05002963 /* Setup the new bdp */
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002964 gfar_init_rxbdp(rx_queue, bdp, bufaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002965
Matei Pavaluca45b679c92014-10-27 10:42:44 +02002966 /* Update Last Free RxBD pointer for LFC */
2967 if (unlikely(rx_queue->rfbptr && priv->tx_actual_en))
2968 gfar_write(rx_queue->rfbptr, (u32)bdp);
2969
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 /* Update to the next pointer */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002971 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972
2973 /* update to point at the next skb */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002974 rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2975 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976 }
2977
2978 /* Update the current rxbd pointer to be the next one */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002979 rx_queue->cur_rx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002980
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981 return howmany;
2982}
2983
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002984static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002985{
2986 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002987 container_of(napi, struct gfar_priv_grp, napi_rx);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002988 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02002989 struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002990 int work_done = 0;
2991
2992 /* Clear IEVENT, so interrupts aren't called again
2993 * because of the packets that have already arrived
2994 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002995 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002996
2997 work_done = gfar_clean_rx_ring(rx_queue, budget);
2998
2999 if (work_done < budget) {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003000 u32 imask;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003001 napi_complete(napi);
3002 /* Clear the halt bit in RSTAT */
3003 gfar_write(&regs->rstat, gfargrp->rstat);
3004
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003005 spin_lock_irq(&gfargrp->grplock);
3006 imask = gfar_read(&regs->imask);
3007 imask |= IMASK_RX_DEFAULT;
3008 gfar_write(&regs->imask, imask);
3009 spin_unlock_irq(&gfargrp->grplock);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003010 }
3011
3012 return work_done;
3013}
3014
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003015static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016{
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003017 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003018 container_of(napi, struct gfar_priv_grp, napi_tx);
3019 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02003020 struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003021 u32 imask;
3022
3023 /* Clear IEVENT, so interrupts aren't called again
3024 * because of the packets that have already arrived
3025 */
3026 gfar_write(&regs->ievent, IEVENT_TX_MASK);
3027
3028 /* run Tx cleanup to completion */
3029 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
3030 gfar_clean_tx_ring(tx_queue);
3031
3032 napi_complete(napi);
3033
3034 spin_lock_irq(&gfargrp->grplock);
3035 imask = gfar_read(&regs->imask);
3036 imask |= IMASK_TX_DEFAULT;
3037 gfar_write(&regs->imask, imask);
3038 spin_unlock_irq(&gfargrp->grplock);
3039
3040 return 0;
3041}
3042
3043static int gfar_poll_rx(struct napi_struct *napi, int budget)
3044{
3045 struct gfar_priv_grp *gfargrp =
3046 container_of(napi, struct gfar_priv_grp, napi_rx);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003047 struct gfar_private *priv = gfargrp->priv;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003048 struct gfar __iomem *regs = gfargrp->regs;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003049 struct gfar_priv_rx_q *rx_queue = NULL;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003050 int work_done = 0, work_done_per_q = 0;
Claudiu Manoil39c0a0d2013-03-21 03:12:13 +00003051 int i, budget_per_q = 0;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003052 unsigned long rstat_rxf;
3053 int num_act_queues;
Dai Harukid080cd62008-04-09 19:37:51 -05003054
Dai Haruki8c7396a2008-12-17 16:52:00 -08003055 /* Clear IEVENT, so interrupts aren't called again
Jan Ceuleers0977f812012-06-05 03:42:12 +00003056 * because of the packets that have already arrived
3057 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003058 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08003059
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003060 rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
3061
3062 num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
3063 if (num_act_queues)
3064 budget_per_q = budget/num_act_queues;
3065
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003066 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
3067 /* skip queue if not active */
3068 if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
3069 continue;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003070
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003071 rx_queue = priv->rx_queue[i];
3072 work_done_per_q =
3073 gfar_clean_rx_ring(rx_queue, budget_per_q);
3074 work_done += work_done_per_q;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003075
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003076 /* finished processing this queue */
3077 if (work_done_per_q < budget_per_q) {
3078 /* clear active queue hw indication */
3079 gfar_write(&regs->rstat,
3080 RSTAT_CLEAR_RXF0 >> i);
3081 num_act_queues--;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003082
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003083 if (!num_act_queues)
3084 break;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003085 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003086 }
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003087
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003088 if (!num_act_queues) {
3089 u32 imask;
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003090 napi_complete(napi);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003091
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003092 /* Clear the halt bit in RSTAT */
3093 gfar_write(&regs->rstat, gfargrp->rstat);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003094
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003095 spin_lock_irq(&gfargrp->grplock);
3096 imask = gfar_read(&regs->imask);
3097 imask |= IMASK_RX_DEFAULT;
3098 gfar_write(&regs->imask, imask);
3099 spin_unlock_irq(&gfargrp->grplock);
Dai Harukid080cd62008-04-09 19:37:51 -05003100 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003102 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003104
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003105static int gfar_poll_tx(struct napi_struct *napi, int budget)
3106{
3107 struct gfar_priv_grp *gfargrp =
3108 container_of(napi, struct gfar_priv_grp, napi_tx);
3109 struct gfar_private *priv = gfargrp->priv;
3110 struct gfar __iomem *regs = gfargrp->regs;
3111 struct gfar_priv_tx_q *tx_queue = NULL;
3112 int has_tx_work = 0;
3113 int i;
3114
3115 /* Clear IEVENT, so interrupts aren't called again
3116 * because of the packets that have already arrived
3117 */
3118 gfar_write(&regs->ievent, IEVENT_TX_MASK);
3119
3120 for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3121 tx_queue = priv->tx_queue[i];
3122 /* run Tx cleanup to completion */
3123 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3124 gfar_clean_tx_ring(tx_queue);
3125 has_tx_work = 1;
3126 }
3127 }
3128
3129 if (!has_tx_work) {
3130 u32 imask;
3131 napi_complete(napi);
3132
3133 spin_lock_irq(&gfargrp->grplock);
3134 imask = gfar_read(&regs->imask);
3135 imask |= IMASK_TX_DEFAULT;
3136 gfar_write(&regs->imask, imask);
3137 spin_unlock_irq(&gfargrp->grplock);
3138 }
3139
3140 return 0;
3141}
3142
3143
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003144#ifdef CONFIG_NET_POLL_CONTROLLER
Jan Ceuleers0977f812012-06-05 03:42:12 +00003145/* Polling 'interrupt' - used by things like netconsole to send skbs
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003146 * without having to re-enable interrupts. It's not called while
3147 * the interrupt routine is executing.
3148 */
3149static void gfar_netpoll(struct net_device *dev)
3150{
3151 struct gfar_private *priv = netdev_priv(dev);
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00003152 int i;
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003153
3154 /* If the device has multiple interrupts, run tx/rx */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003155 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003156 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003157 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3158
3159 disable_irq(gfar_irq(grp, TX)->irq);
3160 disable_irq(gfar_irq(grp, RX)->irq);
3161 disable_irq(gfar_irq(grp, ER)->irq);
3162 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3163 enable_irq(gfar_irq(grp, ER)->irq);
3164 enable_irq(gfar_irq(grp, RX)->irq);
3165 enable_irq(gfar_irq(grp, TX)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003166 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003167 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003168 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003169 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3170
3171 disable_irq(gfar_irq(grp, TX)->irq);
3172 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3173 enable_irq(gfar_irq(grp, TX)->irq);
Anton Vorontsov43de0042009-12-09 02:52:19 -08003174 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003175 }
3176}
3177#endif
3178
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179/* The interrupt handler for devices with one interrupt */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003180static irqreturn_t gfar_interrupt(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003181{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003182 struct gfar_priv_grp *gfargrp = grp_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003183
3184 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003185 u32 events = gfar_read(&gfargrp->regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003186
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 /* Check for reception */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003188 if (events & IEVENT_RX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003189 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190
3191 /* Check for transmit completion */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003192 if (events & IEVENT_TX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003193 gfar_transmit(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003194
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003195 /* Check for errors */
3196 if (events & IEVENT_ERR_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003197 gfar_error(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198
3199 return IRQ_HANDLED;
3200}
3201
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202/* Called every time the controller might need to be made
3203 * aware of new link state. The PHY code conveys this
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003204 * information through variables in the phydev structure, and this
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205 * function converts those variables into the appropriate
3206 * register values, and can bring down the device if needed.
3207 */
3208static void adjust_link(struct net_device *dev)
3209{
3210 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003211 struct phy_device *phydev = priv->phydev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003212
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003213 if (unlikely(phydev->link != priv->oldlink ||
Guenter Roeck0ae93b22015-03-02 12:03:27 -08003214 (phydev->link && (phydev->duplex != priv->oldduplex ||
3215 phydev->speed != priv->oldspeed))))
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003216 gfar_update_link_state(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003217}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218
3219/* Update the hash table based on the current list of multicast
3220 * addresses we subscribe to. Also, change the promiscuity of
3221 * the device based on the flags (this function is called
Jan Ceuleers0977f812012-06-05 03:42:12 +00003222 * whenever dev->flags is changed
3223 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224static void gfar_set_multi(struct net_device *dev)
3225{
Jiri Pirko22bedad32010-04-01 21:22:57 +00003226 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003228 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229 u32 tempval;
3230
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003231 if (dev->flags & IFF_PROMISC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232 /* Set RCTRL to PROM */
3233 tempval = gfar_read(&regs->rctrl);
3234 tempval |= RCTRL_PROM;
3235 gfar_write(&regs->rctrl, tempval);
3236 } else {
3237 /* Set RCTRL to not PROM */
3238 tempval = gfar_read(&regs->rctrl);
3239 tempval &= ~(RCTRL_PROM);
3240 gfar_write(&regs->rctrl, tempval);
3241 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003242
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003243 if (dev->flags & IFF_ALLMULTI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003244 /* Set the hash to rx all multicast frames */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003245 gfar_write(&regs->igaddr0, 0xffffffff);
3246 gfar_write(&regs->igaddr1, 0xffffffff);
3247 gfar_write(&regs->igaddr2, 0xffffffff);
3248 gfar_write(&regs->igaddr3, 0xffffffff);
3249 gfar_write(&regs->igaddr4, 0xffffffff);
3250 gfar_write(&regs->igaddr5, 0xffffffff);
3251 gfar_write(&regs->igaddr6, 0xffffffff);
3252 gfar_write(&regs->igaddr7, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253 gfar_write(&regs->gaddr0, 0xffffffff);
3254 gfar_write(&regs->gaddr1, 0xffffffff);
3255 gfar_write(&regs->gaddr2, 0xffffffff);
3256 gfar_write(&regs->gaddr3, 0xffffffff);
3257 gfar_write(&regs->gaddr4, 0xffffffff);
3258 gfar_write(&regs->gaddr5, 0xffffffff);
3259 gfar_write(&regs->gaddr6, 0xffffffff);
3260 gfar_write(&regs->gaddr7, 0xffffffff);
3261 } else {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003262 int em_num;
3263 int idx;
3264
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265 /* zero out the hash */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003266 gfar_write(&regs->igaddr0, 0x0);
3267 gfar_write(&regs->igaddr1, 0x0);
3268 gfar_write(&regs->igaddr2, 0x0);
3269 gfar_write(&regs->igaddr3, 0x0);
3270 gfar_write(&regs->igaddr4, 0x0);
3271 gfar_write(&regs->igaddr5, 0x0);
3272 gfar_write(&regs->igaddr6, 0x0);
3273 gfar_write(&regs->igaddr7, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274 gfar_write(&regs->gaddr0, 0x0);
3275 gfar_write(&regs->gaddr1, 0x0);
3276 gfar_write(&regs->gaddr2, 0x0);
3277 gfar_write(&regs->gaddr3, 0x0);
3278 gfar_write(&regs->gaddr4, 0x0);
3279 gfar_write(&regs->gaddr5, 0x0);
3280 gfar_write(&regs->gaddr6, 0x0);
3281 gfar_write(&regs->gaddr7, 0x0);
3282
Andy Fleming7f7f5312005-11-11 12:38:59 -06003283 /* If we have extended hash tables, we need to
3284 * clear the exact match registers to prepare for
Jan Ceuleers0977f812012-06-05 03:42:12 +00003285 * setting them
3286 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003287 if (priv->extended_hash) {
3288 em_num = GFAR_EM_NUM + 1;
3289 gfar_clear_exact_match(dev);
3290 idx = 1;
3291 } else {
3292 idx = 0;
3293 em_num = 0;
3294 }
3295
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003296 if (netdev_mc_empty(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003297 return;
3298
3299 /* Parse the list, and set the appropriate bits */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003300 netdev_for_each_mc_addr(ha, dev) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003301 if (idx < em_num) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003302 gfar_set_mac_for_addr(dev, idx, ha->addr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003303 idx++;
3304 } else
Jiri Pirko22bedad32010-04-01 21:22:57 +00003305 gfar_set_hash_for_addr(dev, ha->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003306 }
3307 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308}
3309
Andy Fleming7f7f5312005-11-11 12:38:59 -06003310
3311/* Clears each of the exact match registers to zero, so they
Jan Ceuleers0977f812012-06-05 03:42:12 +00003312 * don't interfere with normal reception
3313 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003314static void gfar_clear_exact_match(struct net_device *dev)
3315{
3316 int idx;
Joe Perches6a3c9102011-11-16 09:38:02 +00003317 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
Andy Fleming7f7f5312005-11-11 12:38:59 -06003318
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003319 for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
Joe Perchesb6bc7652010-12-21 02:16:08 -08003320 gfar_set_mac_for_addr(dev, idx, zero_arr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003321}
3322
Linus Torvalds1da177e2005-04-16 15:20:36 -07003323/* Set the appropriate hash bit for the given addr */
3324/* The algorithm works like so:
3325 * 1) Take the Destination Address (ie the multicast address), and
3326 * do a CRC on it (little endian), and reverse the bits of the
3327 * result.
3328 * 2) Use the 8 most significant bits as a hash into a 256-entry
3329 * table. The table is controlled through 8 32-bit registers:
3330 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3331 * gaddr7. This means that the 3 most significant bits in the
3332 * hash index which gaddr register to use, and the 5 other bits
3333 * indicate which bit (assuming an IBM numbering scheme, which
3334 * for PowerPC (tm) is usually the case) in the register holds
Jan Ceuleers0977f812012-06-05 03:42:12 +00003335 * the entry.
3336 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003337static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3338{
3339 u32 tempval;
3340 struct gfar_private *priv = netdev_priv(dev);
Joe Perches6a3c9102011-11-16 09:38:02 +00003341 u32 result = ether_crc(ETH_ALEN, addr);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003342 int width = priv->hash_width;
3343 u8 whichbit = (result >> (32 - width)) & 0x1f;
3344 u8 whichreg = result >> (32 - width + 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003345 u32 value = (1 << (31-whichbit));
3346
Kumar Gala0bbaf062005-06-20 10:54:21 -05003347 tempval = gfar_read(priv->hash_regs[whichreg]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003348 tempval |= value;
Kumar Gala0bbaf062005-06-20 10:54:21 -05003349 gfar_write(priv->hash_regs[whichreg], tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350}
3351
Andy Fleming7f7f5312005-11-11 12:38:59 -06003352
3353/* There are multiple MAC Address register pairs on some controllers
3354 * This function sets the numth pair to a given address
3355 */
Joe Perchesb6bc7652010-12-21 02:16:08 -08003356static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3357 const u8 *addr)
Andy Fleming7f7f5312005-11-11 12:38:59 -06003358{
3359 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003360 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003361 u32 tempval;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003362 u32 __iomem *macptr = &regs->macstnaddr1;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003363
3364 macptr += num*2;
3365
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003366 /* For a station address of 0x12345678ABCD in transmission
3367 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
3368 * MACnADDR2 is set to 0x34120000.
Jan Ceuleers0977f812012-06-05 03:42:12 +00003369 */
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003370 tempval = (addr[5] << 24) | (addr[4] << 16) |
3371 (addr[3] << 8) | addr[2];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003372
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003373 gfar_write(macptr, tempval);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003374
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003375 tempval = (addr[1] << 24) | (addr[0] << 16);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003376
3377 gfar_write(macptr+1, tempval);
3378}
3379
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380/* GFAR error interrupt handler */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003381static irqreturn_t gfar_error(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003383 struct gfar_priv_grp *gfargrp = grp_id;
3384 struct gfar __iomem *regs = gfargrp->regs;
3385 struct gfar_private *priv= gfargrp->priv;
3386 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387
3388 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003389 u32 events = gfar_read(&regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003390
3391 /* Clear IEVENT */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003392 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
Scott Woodd87eb122008-07-11 18:04:45 -05003393
3394 /* Magic Packet is not an error. */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003395 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
Scott Woodd87eb122008-07-11 18:04:45 -05003396 (events & IEVENT_MAG))
3397 events &= ~IEVENT_MAG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398
3399 /* Hmm... */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003400 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003401 netdev_dbg(dev,
3402 "error interrupt (ievent=0x%08x imask=0x%08x)\n",
Joe Perches59deab22011-06-14 08:57:47 +00003403 events, gfar_read(&regs->imask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404
3405 /* Update the error counters */
3406 if (events & IEVENT_TXE) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003407 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408
3409 if (events & IEVENT_LC)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003410 dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411 if (events & IEVENT_CRL)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003412 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413 if (events & IEVENT_XFUN) {
Joe Perches59deab22011-06-14 08:57:47 +00003414 netif_dbg(priv, tx_err, dev,
3415 "TX FIFO underrun, packet dropped\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003416 dev->stats.tx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003417 atomic64_inc(&priv->extra_stats.tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418
Claudiu Manoilbc602282015-05-06 18:07:29 +03003419 schedule_work(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420 }
Joe Perches59deab22011-06-14 08:57:47 +00003421 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 }
3423 if (events & IEVENT_BSY) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003424 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003425 atomic64_inc(&priv->extra_stats.rx_bsy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003426
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003427 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003428
Joe Perches59deab22011-06-14 08:57:47 +00003429 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3430 gfar_read(&regs->rstat));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003431 }
3432 if (events & IEVENT_BABR) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003433 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003434 atomic64_inc(&priv->extra_stats.rx_babr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003435
Joe Perches59deab22011-06-14 08:57:47 +00003436 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437 }
3438 if (events & IEVENT_EBERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003439 atomic64_inc(&priv->extra_stats.eberr);
Joe Perches59deab22011-06-14 08:57:47 +00003440 netif_dbg(priv, rx_err, dev, "bus error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003441 }
Joe Perches59deab22011-06-14 08:57:47 +00003442 if (events & IEVENT_RXC)
3443 netif_dbg(priv, rx_status, dev, "control frame\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003444
3445 if (events & IEVENT_BABT) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003446 atomic64_inc(&priv->extra_stats.tx_babt);
Joe Perches59deab22011-06-14 08:57:47 +00003447 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003448 }
3449 return IRQ_HANDLED;
3450}
3451
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003452static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
3453{
3454 struct phy_device *phydev = priv->phydev;
3455 u32 val = 0;
3456
3457 if (!phydev->duplex)
3458 return val;
3459
3460 if (!priv->pause_aneg_en) {
3461 if (priv->tx_pause_en)
3462 val |= MACCFG1_TX_FLOW;
3463 if (priv->rx_pause_en)
3464 val |= MACCFG1_RX_FLOW;
3465 } else {
3466 u16 lcl_adv, rmt_adv;
3467 u8 flowctrl;
3468 /* get link partner capabilities */
3469 rmt_adv = 0;
3470 if (phydev->pause)
3471 rmt_adv = LPA_PAUSE_CAP;
3472 if (phydev->asym_pause)
3473 rmt_adv |= LPA_PAUSE_ASYM;
3474
Pavaluca Matei-B4661043ef8d22014-10-27 10:42:43 +02003475 lcl_adv = 0;
3476 if (phydev->advertising & ADVERTISED_Pause)
3477 lcl_adv |= ADVERTISE_PAUSE_CAP;
3478 if (phydev->advertising & ADVERTISED_Asym_Pause)
3479 lcl_adv |= ADVERTISE_PAUSE_ASYM;
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003480
3481 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
3482 if (flowctrl & FLOW_CTRL_TX)
3483 val |= MACCFG1_TX_FLOW;
3484 if (flowctrl & FLOW_CTRL_RX)
3485 val |= MACCFG1_RX_FLOW;
3486 }
3487
3488 return val;
3489}
3490
3491static noinline void gfar_update_link_state(struct gfar_private *priv)
3492{
3493 struct gfar __iomem *regs = priv->gfargrp[0].regs;
3494 struct phy_device *phydev = priv->phydev;
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003495 struct gfar_priv_rx_q *rx_queue = NULL;
3496 int i;
3497 struct rxbd8 *bdp;
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003498
3499 if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
3500 return;
3501
3502 if (phydev->link) {
3503 u32 tempval1 = gfar_read(&regs->maccfg1);
3504 u32 tempval = gfar_read(&regs->maccfg2);
3505 u32 ecntrl = gfar_read(&regs->ecntrl);
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003506 u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003507
3508 if (phydev->duplex != priv->oldduplex) {
3509 if (!(phydev->duplex))
3510 tempval &= ~(MACCFG2_FULL_DUPLEX);
3511 else
3512 tempval |= MACCFG2_FULL_DUPLEX;
3513
3514 priv->oldduplex = phydev->duplex;
3515 }
3516
3517 if (phydev->speed != priv->oldspeed) {
3518 switch (phydev->speed) {
3519 case 1000:
3520 tempval =
3521 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
3522
3523 ecntrl &= ~(ECNTRL_R100);
3524 break;
3525 case 100:
3526 case 10:
3527 tempval =
3528 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
3529
3530 /* Reduced mode distinguishes
3531 * between 10 and 100
3532 */
3533 if (phydev->speed == SPEED_100)
3534 ecntrl |= ECNTRL_R100;
3535 else
3536 ecntrl &= ~(ECNTRL_R100);
3537 break;
3538 default:
3539 netif_warn(priv, link, priv->ndev,
3540 "Ack! Speed (%d) is not 10/100/1000!\n",
3541 phydev->speed);
3542 break;
3543 }
3544
3545 priv->oldspeed = phydev->speed;
3546 }
3547
3548 tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
3549 tempval1 |= gfar_get_flowctrl_cfg(priv);
3550
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003551 /* Turn last free buffer recording on */
3552 if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
3553 for (i = 0; i < priv->num_rx_queues; i++) {
3554 rx_queue = priv->rx_queue[i];
3555 bdp = rx_queue->cur_rx;
3556 /* skip to previous bd */
3557 bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1,
3558 rx_queue->rx_bd_base,
3559 rx_queue->rx_ring_size);
3560
3561 if (rx_queue->rfbptr)
3562 gfar_write(rx_queue->rfbptr, (u32)bdp);
3563 }
3564
3565 priv->tx_actual_en = 1;
3566 }
3567
3568 if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
3569 priv->tx_actual_en = 0;
3570
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003571 gfar_write(&regs->maccfg1, tempval1);
3572 gfar_write(&regs->maccfg2, tempval);
3573 gfar_write(&regs->ecntrl, ecntrl);
3574
3575 if (!priv->oldlink)
3576 priv->oldlink = 1;
3577
3578 } else if (priv->oldlink) {
3579 priv->oldlink = 0;
3580 priv->oldspeed = 0;
3581 priv->oldduplex = -1;
3582 }
3583
3584 if (netif_msg_link(priv))
3585 phy_print_status(phydev);
3586}
3587
Fabian Frederick94e5a2a2015-03-17 19:37:34 +01003588static const struct of_device_id gfar_match[] =
Andy Flemingb31a1d82008-12-16 15:29:15 -08003589{
3590 {
3591 .type = "network",
3592 .compatible = "gianfar",
3593 },
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003594 {
3595 .compatible = "fsl,etsec2",
3596 },
Andy Flemingb31a1d82008-12-16 15:29:15 -08003597 {},
3598};
Anton Vorontsove72701a2009-10-14 14:54:52 -07003599MODULE_DEVICE_TABLE(of, gfar_match);
Andy Flemingb31a1d82008-12-16 15:29:15 -08003600
Linus Torvalds1da177e2005-04-16 15:20:36 -07003601/* Structure for a device driver */
Grant Likely74888762011-02-22 21:05:51 -07003602static struct platform_driver gfar_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003603 .driver = {
3604 .name = "fsl-gianfar",
Grant Likely40182942010-04-13 16:13:02 -07003605 .pm = GFAR_PM_OPS,
3606 .of_match_table = gfar_match,
3607 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003608 .probe = gfar_probe,
3609 .remove = gfar_remove,
3610};
3611
Axel Lindb62f682011-11-27 16:44:17 +00003612module_platform_driver(gfar_driver);