blob: 89d2363a1ebdafef4c3a868000e9199588bfe28f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Promise TX2/TX4/TX2000/133 IDE driver
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Split from:
10 * linux/drivers/ide/pdc202xx.c Version 0.35 Mar. 30, 2002
11 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyov35198232007-09-11 22:28:34 +020012 * Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Portions Copyright (C) 1999 Promise Technology, Inc.
14 * Author: Frank Tiernan (frankt@promise.com)
15 * Released under terms of General Public License
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/types.h>
20#include <linux/kernel.h>
21#include <linux/delay.h>
22#include <linux/timer.h>
23#include <linux/mm.h>
24#include <linux/ioport.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/ide.h>
31
32#include <asm/io.h>
33#include <asm/irq.h>
34
35#ifdef CONFIG_PPC_PMAC
36#include <asm/prom.h>
37#include <asm/pci-bridge.h>
38#endif
39
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080040#undef DEBUG
41
42#ifdef DEBUG
43#define DBG(fmt, args...) printk("%s: " fmt, __FUNCTION__, ## args)
44#else
45#define DBG(fmt, args...)
46#endif
47
Jesper Juhl3c6bee12006-01-09 20:54:01 -080048static const char *pdc_quirk_drives[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 "QUANTUM FIREBALLlct08 08",
50 "QUANTUM FIREBALLP KA6.4",
51 "QUANTUM FIREBALLP KA9.1",
52 "QUANTUM FIREBALLP LM20.4",
53 "QUANTUM FIREBALLP KX13.6",
54 "QUANTUM FIREBALLP KX20.5",
55 "QUANTUM FIREBALLP KX27.3",
56 "QUANTUM FIREBALLP LM20.5",
57 NULL
58};
59
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080060static u8 max_dma_rate(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 u8 mode;
63
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080064 switch(pdev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 case PCI_DEVICE_ID_PROMISE_20277:
66 case PCI_DEVICE_ID_PROMISE_20276:
67 case PCI_DEVICE_ID_PROMISE_20275:
68 case PCI_DEVICE_ID_PROMISE_20271:
69 case PCI_DEVICE_ID_PROMISE_20269:
70 mode = 4;
71 break;
72 case PCI_DEVICE_ID_PROMISE_20270:
73 case PCI_DEVICE_ID_PROMISE_20268:
74 mode = 3;
75 break;
76 default:
77 return 0;
78 }
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 return mode;
81}
82
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080083/**
84 * get_indexed_reg - Get indexed register
85 * @hwif: for the port address
86 * @index: index of the indexed register
87 */
88static u8 get_indexed_reg(ide_hwif_t *hwif, u8 index)
89{
90 u8 value;
91
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +010092 outb(index, hwif->dma_vendor1);
93 value = inb(hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080094
95 DBG("index[%02X] value[%02X]\n", index, value);
96 return value;
97}
98
99/**
100 * set_indexed_reg - Set indexed register
101 * @hwif: for the port address
102 * @index: index of the indexed register
103 */
104static void set_indexed_reg(ide_hwif_t *hwif, u8 index, u8 value)
105{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100106 outb(index, hwif->dma_vendor1);
107 outb(value, hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800108 DBG("index[%02X] value[%02X]\n", index, value);
109}
110
111/*
112 * ATA Timing Tables based on 133 MHz PLL output clock.
113 *
114 * If the PLL outputs 100 MHz clock, the ASIC hardware will set
115 * the timing registers automatically when "set features" command is
116 * issued to the device. However, if the PLL output clock is 133 MHz,
117 * the following tables must be used.
118 */
119static struct pio_timing {
120 u8 reg0c, reg0d, reg13;
121} pio_timings [] = {
122 { 0xfb, 0x2b, 0xac }, /* PIO mode 0, IORDY off, Prefetch off */
123 { 0x46, 0x29, 0xa4 }, /* PIO mode 1, IORDY off, Prefetch off */
124 { 0x23, 0x26, 0x64 }, /* PIO mode 2, IORDY off, Prefetch off */
125 { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
126 { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
127};
128
129static struct mwdma_timing {
130 u8 reg0e, reg0f;
131} mwdma_timings [] = {
132 { 0xdf, 0x5f }, /* MWDMA mode 0 */
133 { 0x6b, 0x27 }, /* MWDMA mode 1 */
134 { 0x69, 0x25 }, /* MWDMA mode 2 */
135};
136
137static struct udma_timing {
138 u8 reg10, reg11, reg12;
139} udma_timings [] = {
140 { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
141 { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
142 { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
143 { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
144 { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
145 { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
146 { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
147};
148
Bartlomiej Zolnierkiewiczad4ba7d2008-01-25 22:17:18 +0100149static void pdcnew_set_dma_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800152 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800154 /*
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200155 * IDE core issues SETFEATURES_XFER to the drive first (thanks to
156 * IDE_HFLAG_POST_SET_MODE in ->host_flags). PDC202xx hardware will
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800157 * automatically set the timing registers based on 100 MHz PLL output.
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200158 *
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800159 * As we set up the PLL to output 133 MHz for UltraDMA/133 capable
160 * chips, we must override the default register settings...
161 */
162 if (max_dma_rate(hwif->pci_dev) == 4) {
163 u8 mode = speed & 0x07;
164
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100165 if (speed >= XFER_UDMA_0) {
166 set_indexed_reg(hwif, 0x10 + adj,
167 udma_timings[mode].reg10);
168 set_indexed_reg(hwif, 0x11 + adj,
169 udma_timings[mode].reg11);
170 set_indexed_reg(hwif, 0x12 + adj,
171 udma_timings[mode].reg12);
172 } else {
173 set_indexed_reg(hwif, 0x0e + adj,
174 mwdma_timings[mode].reg0e);
175 set_indexed_reg(hwif, 0x0f + adj,
176 mwdma_timings[mode].reg0f);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800177 }
178 } else if (speed == XFER_UDMA_2) {
179 /* Set tHOLD bit to 0 if using UDMA mode 2 */
180 u8 tmp = get_indexed_reg(hwif, 0x10 + adj);
181
182 set_indexed_reg(hwif, 0x10 + adj, tmp & 0x7f);
183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184}
185
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200186static void pdcnew_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187{
Bartlomiej Zolnierkiewiczad4ba7d2008-01-25 22:17:18 +0100188 ide_hwif_t *hwif = drive->hwif;
189 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
190
191 if (max_dma_rate(hwif->pci_dev) == 4) {
192 set_indexed_reg(hwif, 0x0c + adj, pio_timings[pio].reg0c);
193 set_indexed_reg(hwif, 0x0d + adj, pio_timings[pio].reg0d);
194 set_indexed_reg(hwif, 0x13 + adj, pio_timings[pio].reg13);
195 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800198static u8 pdcnew_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200200 if (get_indexed_reg(hwif, 0x0b) & 0x04)
201 return ATA_CBL_PATA40;
202 else
203 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204}
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800205
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100206static void pdcnew_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100208 const char **list, *model = drive->id->model;
209
210 for (list = pdc_quirk_drives; *list != NULL; list++)
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100211 if (strstr(model, *list) != NULL) {
212 drive->quirk_list = 2;
213 return;
214 }
215
216 drive->quirk_list = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800219static void pdcnew_reset(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220{
221 /*
222 * Deleted this because it is redundant from the caller.
223 */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800224 printk(KERN_WARNING "pdc202xx_new: %s channel reset.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 HWIF(drive)->channel ? "Secondary" : "Primary");
226}
227
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800228/**
229 * read_counter - Read the byte count registers
230 * @dma_base: for the port address
231 */
232static long __devinit read_counter(u32 dma_base)
233{
234 u32 pri_dma_base = dma_base, sec_dma_base = dma_base + 0x08;
235 u8 cnt0, cnt1, cnt2, cnt3;
236 long count = 0, last;
237 int retry = 3;
238
239 do {
240 last = count;
241
242 /* Read the current count */
243 outb(0x20, pri_dma_base + 0x01);
244 cnt0 = inb(pri_dma_base + 0x03);
245 outb(0x21, pri_dma_base + 0x01);
246 cnt1 = inb(pri_dma_base + 0x03);
247 outb(0x20, sec_dma_base + 0x01);
248 cnt2 = inb(sec_dma_base + 0x03);
249 outb(0x21, sec_dma_base + 0x01);
250 cnt3 = inb(sec_dma_base + 0x03);
251
252 count = (cnt3 << 23) | (cnt2 << 15) | (cnt1 << 8) | cnt0;
253
254 /*
255 * The 30-bit decrementing counter is read in 4 pieces.
256 * Incorrect value may be read when the most significant bytes
257 * are changing...
258 */
259 } while (retry-- && (((last ^ count) & 0x3fff8000) || last < count));
260
261 DBG("cnt0[%02X] cnt1[%02X] cnt2[%02X] cnt3[%02X]\n",
262 cnt0, cnt1, cnt2, cnt3);
263
264 return count;
265}
266
267/**
268 * detect_pll_input_clock - Detect the PLL input clock in Hz.
269 * @dma_base: for the port address
270 * E.g. 16949000 on 33 MHz PCI bus, i.e. half of the PCI clock.
271 */
272static long __devinit detect_pll_input_clock(unsigned long dma_base)
273{
Albert Lee8006bf52007-07-03 22:28:36 +0200274 struct timeval start_time, end_time;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800275 long start_count, end_count;
Albert Lee8006bf52007-07-03 22:28:36 +0200276 long pll_input, usec_elapsed;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800277 u8 scr1;
278
279 start_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200280 do_gettimeofday(&start_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800281
282 /* Start the test mode */
283 outb(0x01, dma_base + 0x01);
284 scr1 = inb(dma_base + 0x03);
285 DBG("scr1[%02X]\n", scr1);
286 outb(scr1 | 0x40, dma_base + 0x03);
287
288 /* Let the counter run for 10 ms. */
289 mdelay(10);
290
291 end_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200292 do_gettimeofday(&end_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800293
294 /* Stop the test mode */
295 outb(0x01, dma_base + 0x01);
296 scr1 = inb(dma_base + 0x03);
297 DBG("scr1[%02X]\n", scr1);
298 outb(scr1 & ~0x40, dma_base + 0x03);
299
300 /*
301 * Calculate the input clock in Hz
302 * (the clock counter is 30 bit wide and counts down)
303 */
Albert Lee8006bf52007-07-03 22:28:36 +0200304 usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
305 (end_time.tv_usec - start_time.tv_usec);
Mikael Pettersson56fe23d2007-09-11 22:28:37 +0200306 pll_input = ((start_count - end_count) & 0x3fffffff) / 10 *
Albert Lee8006bf52007-07-03 22:28:36 +0200307 (10000000 / usec_elapsed);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800308
309 DBG("start[%ld] end[%ld]\n", start_count, end_count);
310
311 return pll_input;
312}
313
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314#ifdef CONFIG_PPC_PMAC
315static void __devinit apple_kiwi_init(struct pci_dev *pdev)
316{
317 struct device_node *np = pci_device_to_OF_node(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 u8 conf;
319
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000320 if (np == NULL || !of_device_is_compatible(np, "kiwi-root"))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 return;
322
Bartlomiej Zolnierkiewiczfc212bb2007-10-19 00:30:08 +0200323 if (pdev->revision >= 0x03) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 /* Setup chip magic config stuff (from darwin) */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800325 pci_read_config_byte (pdev, 0x40, &conf);
326 pci_write_config_byte(pdev, 0x40, (conf | 0x01));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
329#endif /* CONFIG_PPC_PMAC */
330
331static unsigned int __devinit init_chipset_pdcnew(struct pci_dev *dev, const char *name)
332{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800333 unsigned long dma_base = pci_resource_start(dev, 4);
334 unsigned long sec_dma_base = dma_base + 0x08;
335 long pll_input, pll_output, ratio;
336 int f, r;
337 u8 pll_ctl0, pll_ctl1;
338
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200339 if (dma_base == 0)
340 return -EFAULT;
341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342#ifdef CONFIG_PPC_PMAC
343 apple_kiwi_init(dev);
344#endif
345
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800346 /* Calculate the required PLL output frequency */
347 switch(max_dma_rate(dev)) {
348 case 4: /* it's 133 MHz for Ultra133 chips */
349 pll_output = 133333333;
350 break;
351 case 3: /* and 100 MHz for Ultra100 chips */
352 default:
353 pll_output = 100000000;
354 break;
355 }
356
357 /*
358 * Detect PLL input clock.
359 * On some systems, where PCI bus is running at non-standard clock rate
360 * (e.g. 25 or 40 MHz), we have to adjust the cycle time.
361 * PDC20268 and newer chips employ PLL circuit to help correct timing
362 * registers setting.
363 */
364 pll_input = detect_pll_input_clock(dma_base);
365 printk("%s: PLL input clock is %ld kHz\n", name, pll_input / 1000);
366
367 /* Sanity check */
368 if (unlikely(pll_input < 5000000L || pll_input > 70000000L)) {
369 printk(KERN_ERR "%s: Bad PLL input clock %ld Hz, giving up!\n",
370 name, pll_input);
371 goto out;
372 }
373
374#ifdef DEBUG
375 DBG("pll_output is %ld Hz\n", pll_output);
376
377 /* Show the current clock value of PLL control register
378 * (maybe already configured by the BIOS)
379 */
380 outb(0x02, sec_dma_base + 0x01);
381 pll_ctl0 = inb(sec_dma_base + 0x03);
382 outb(0x03, sec_dma_base + 0x01);
383 pll_ctl1 = inb(sec_dma_base + 0x03);
384
385 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
386#endif
387
388 /*
389 * Calculate the ratio of F, R and NO
390 * POUT = (F + 2) / (( R + 2) * NO)
391 */
392 ratio = pll_output / (pll_input / 1000);
393 if (ratio < 8600L) { /* 8.6x */
394 /* Using NO = 0x01, R = 0x0d */
395 r = 0x0d;
396 } else if (ratio < 12900L) { /* 12.9x */
397 /* Using NO = 0x01, R = 0x08 */
398 r = 0x08;
399 } else if (ratio < 16100L) { /* 16.1x */
400 /* Using NO = 0x01, R = 0x06 */
401 r = 0x06;
402 } else if (ratio < 64000L) { /* 64x */
403 r = 0x00;
404 } else {
405 /* Invalid ratio */
406 printk(KERN_ERR "%s: Bad ratio %ld, giving up!\n", name, ratio);
407 goto out;
408 }
409
410 f = (ratio * (r + 2)) / 1000 - 2;
411
412 DBG("F[%d] R[%d] ratio*1000[%ld]\n", f, r, ratio);
413
414 if (unlikely(f < 0 || f > 127)) {
415 /* Invalid F */
416 printk(KERN_ERR "%s: F[%d] invalid!\n", name, f);
417 goto out;
418 }
419
420 pll_ctl0 = (u8) f;
421 pll_ctl1 = (u8) r;
422
423 DBG("Writing pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
424
425 outb(0x02, sec_dma_base + 0x01);
426 outb(pll_ctl0, sec_dma_base + 0x03);
427 outb(0x03, sec_dma_base + 0x01);
428 outb(pll_ctl1, sec_dma_base + 0x03);
429
430 /* Wait the PLL circuit to be stable */
431 mdelay(30);
432
433#ifdef DEBUG
434 /*
435 * Show the current clock value of PLL control register
436 */
437 outb(0x02, sec_dma_base + 0x01);
438 pll_ctl0 = inb(sec_dma_base + 0x03);
439 outb(0x03, sec_dma_base + 0x01);
440 pll_ctl1 = inb(sec_dma_base + 0x03);
441
442 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
443#endif
444
445 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 return dev->irq;
447}
448
449static void __devinit init_hwif_pdc202new(ide_hwif_t *hwif)
450{
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200451 hwif->set_pio_mode = &pdcnew_set_pio_mode;
Bartlomiej Zolnierkiewiczad4ba7d2008-01-25 22:17:18 +0100452 hwif->set_dma_mode = &pdcnew_set_dma_mode;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 hwif->quirkproc = &pdcnew_quirkproc;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800455 hwif->resetproc = &pdcnew_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200457 if (hwif->dma_base == 0)
458 return;
459
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200460 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
461 hwif->cbl = pdcnew_cable_detect(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462}
463
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200464static struct pci_dev * __devinit pdc20270_get_dev2(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465{
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200466 struct pci_dev *dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Bartlomiej Zolnierkiewiczeadb6ec2007-12-12 23:31:58 +0100468 dev2 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn) + 1,
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200469 PCI_FUNC(dev->devfn)));
Bartlomiej Zolnierkiewiczeadb6ec2007-12-12 23:31:58 +0100470
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200471 if (dev2 &&
472 dev2->vendor == dev->vendor &&
473 dev2->device == dev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200475 if (dev2->irq != dev->irq) {
476 dev2->irq = dev->irq;
477 printk(KERN_INFO "PDC20270: PCI config space "
478 "interrupt fixed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 }
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200480
481 return dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200484 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485}
486
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200487#define DECLARE_PDCNEW_DEV(name_str, udma) \
488 { \
489 .name = name_str, \
490 .init_chipset = init_chipset_pdcnew, \
491 .init_hwif = init_hwif_pdc202new, \
492 .host_flags = IDE_HFLAG_POST_SET_MODE | \
Bartlomiej Zolnierkiewiczed67b922007-10-19 00:30:10 +0200493 IDE_HFLAG_ERROR_STOPS_FIFO | \
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200494 IDE_HFLAG_OFF_BOARD, \
495 .pio_mask = ATA_PIO4, \
496 .mwdma_mask = ATA_MWDMA2, \
497 .udma_mask = udma, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 }
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200499
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200500static const struct ide_port_info pdcnew_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200501 /* 0 */ DECLARE_PDCNEW_DEV("PDC20268", ATA_UDMA5),
502 /* 1 */ DECLARE_PDCNEW_DEV("PDC20269", ATA_UDMA6),
503 /* 2 */ DECLARE_PDCNEW_DEV("PDC20270", ATA_UDMA5),
504 /* 3 */ DECLARE_PDCNEW_DEV("PDC20271", ATA_UDMA6),
505 /* 4 */ DECLARE_PDCNEW_DEV("PDC20275", ATA_UDMA6),
506 /* 5 */ DECLARE_PDCNEW_DEV("PDC20276", ATA_UDMA6),
507 /* 6 */ DECLARE_PDCNEW_DEV("PDC20277", ATA_UDMA6),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508};
509
510/**
511 * pdc202new_init_one - called when a pdc202xx is found
512 * @dev: the pdc202new device
513 * @id: the matching pci id
514 *
515 * Called when the PCI registration layer (or the IDE initialization)
516 * finds a device matching our IDE device tables.
517 */
518
519static int __devinit pdc202new_init_one(struct pci_dev *dev, const struct pci_device_id *id)
520{
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200521 const struct ide_port_info *d;
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200522 struct pci_dev *bridge = dev->bus->self;
523 u8 idx = id->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200525 d = &pdcnew_chipsets[idx];
526
527 if (idx == 2 && bridge &&
528 bridge->vendor == PCI_VENDOR_ID_DEC &&
529 bridge->device == PCI_DEVICE_ID_DEC_21150) {
530 struct pci_dev *dev2;
531
532 if (PCI_SLOT(dev->devfn) & 2)
533 return -ENODEV;
534
535 dev2 = pdc20270_get_dev2(dev);
536
537 if (dev2) {
538 int ret = ide_setup_pci_devices(dev, dev2, d);
539 if (ret < 0)
540 pci_dev_put(dev2);
541 return ret;
542 }
543 }
544
545 if (idx == 5 && bridge &&
546 bridge->vendor == PCI_VENDOR_ID_INTEL &&
547 (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
548 bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
549 printk(KERN_INFO "PDC20276: attached to I2O RAID controller, "
550 "skipping\n");
551 return -ENODEV;
552 }
553
554 return ide_setup_pci_device(dev, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555}
556
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200557static const struct pci_device_id pdc202new_pci_tbl[] = {
558 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), 0 },
559 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), 1 },
560 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), 2 },
561 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), 3 },
562 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), 4 },
563 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), 5 },
564 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), 6 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 { 0, },
566};
567MODULE_DEVICE_TABLE(pci, pdc202new_pci_tbl);
568
569static struct pci_driver driver = {
570 .name = "Promise_IDE",
571 .id_table = pdc202new_pci_tbl,
572 .probe = pdc202new_init_one,
573};
574
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100575static int __init pdc202new_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576{
577 return ide_pci_register_driver(&driver);
578}
579
580module_init(pdc202new_ide_init);
581
582MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
583MODULE_DESCRIPTION("PCI driver module for Promise PDC20268 and higher");
584MODULE_LICENSE("GPL");