blob: 2b4f44e45a1a370936300b4c7900f0dbf49f0148 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Promise TX2/TX4/TX2000/133 IDE driver
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Split from:
10 * linux/drivers/ide/pdc202xx.c Version 0.35 Mar. 30, 2002
11 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyov35198232007-09-11 22:28:34 +020012 * Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Portions Copyright (C) 1999 Promise Technology, Inc.
14 * Author: Frank Tiernan (frankt@promise.com)
15 * Released under terms of General Public License
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/types.h>
20#include <linux/kernel.h>
21#include <linux/delay.h>
22#include <linux/timer.h>
23#include <linux/mm.h>
24#include <linux/ioport.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/ide.h>
31
32#include <asm/io.h>
33#include <asm/irq.h>
34
35#ifdef CONFIG_PPC_PMAC
36#include <asm/prom.h>
37#include <asm/pci-bridge.h>
38#endif
39
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080040#undef DEBUG
41
42#ifdef DEBUG
43#define DBG(fmt, args...) printk("%s: " fmt, __FUNCTION__, ## args)
44#else
45#define DBG(fmt, args...)
46#endif
47
Jesper Juhl3c6bee12006-01-09 20:54:01 -080048static const char *pdc_quirk_drives[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 "QUANTUM FIREBALLlct08 08",
50 "QUANTUM FIREBALLP KA6.4",
51 "QUANTUM FIREBALLP KA9.1",
52 "QUANTUM FIREBALLP LM20.4",
53 "QUANTUM FIREBALLP KX13.6",
54 "QUANTUM FIREBALLP KX20.5",
55 "QUANTUM FIREBALLP KX27.3",
56 "QUANTUM FIREBALLP LM20.5",
57 NULL
58};
59
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080060static u8 max_dma_rate(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 u8 mode;
63
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080064 switch(pdev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 case PCI_DEVICE_ID_PROMISE_20277:
66 case PCI_DEVICE_ID_PROMISE_20276:
67 case PCI_DEVICE_ID_PROMISE_20275:
68 case PCI_DEVICE_ID_PROMISE_20271:
69 case PCI_DEVICE_ID_PROMISE_20269:
70 mode = 4;
71 break;
72 case PCI_DEVICE_ID_PROMISE_20270:
73 case PCI_DEVICE_ID_PROMISE_20268:
74 mode = 3;
75 break;
76 default:
77 return 0;
78 }
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 return mode;
81}
82
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080083/**
84 * get_indexed_reg - Get indexed register
85 * @hwif: for the port address
86 * @index: index of the indexed register
87 */
88static u8 get_indexed_reg(ide_hwif_t *hwif, u8 index)
89{
90 u8 value;
91
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +010092 outb(index, hwif->dma_vendor1);
93 value = inb(hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080094
95 DBG("index[%02X] value[%02X]\n", index, value);
96 return value;
97}
98
99/**
100 * set_indexed_reg - Set indexed register
101 * @hwif: for the port address
102 * @index: index of the indexed register
103 */
104static void set_indexed_reg(ide_hwif_t *hwif, u8 index, u8 value)
105{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100106 outb(index, hwif->dma_vendor1);
107 outb(value, hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800108 DBG("index[%02X] value[%02X]\n", index, value);
109}
110
111/*
112 * ATA Timing Tables based on 133 MHz PLL output clock.
113 *
114 * If the PLL outputs 100 MHz clock, the ASIC hardware will set
115 * the timing registers automatically when "set features" command is
116 * issued to the device. However, if the PLL output clock is 133 MHz,
117 * the following tables must be used.
118 */
119static struct pio_timing {
120 u8 reg0c, reg0d, reg13;
121} pio_timings [] = {
122 { 0xfb, 0x2b, 0xac }, /* PIO mode 0, IORDY off, Prefetch off */
123 { 0x46, 0x29, 0xa4 }, /* PIO mode 1, IORDY off, Prefetch off */
124 { 0x23, 0x26, 0x64 }, /* PIO mode 2, IORDY off, Prefetch off */
125 { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
126 { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
127};
128
129static struct mwdma_timing {
130 u8 reg0e, reg0f;
131} mwdma_timings [] = {
132 { 0xdf, 0x5f }, /* MWDMA mode 0 */
133 { 0x6b, 0x27 }, /* MWDMA mode 1 */
134 { 0x69, 0x25 }, /* MWDMA mode 2 */
135};
136
137static struct udma_timing {
138 u8 reg10, reg11, reg12;
139} udma_timings [] = {
140 { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
141 { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
142 { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
143 { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
144 { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
145 { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
146 { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
147};
148
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200149static void pdcnew_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800152 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800154 /*
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200155 * IDE core issues SETFEATURES_XFER to the drive first (thanks to
156 * IDE_HFLAG_POST_SET_MODE in ->host_flags). PDC202xx hardware will
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800157 * automatically set the timing registers based on 100 MHz PLL output.
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200158 *
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800159 * As we set up the PLL to output 133 MHz for UltraDMA/133 capable
160 * chips, we must override the default register settings...
161 */
162 if (max_dma_rate(hwif->pci_dev) == 4) {
163 u8 mode = speed & 0x07;
164
165 switch (speed) {
166 case XFER_UDMA_6:
167 case XFER_UDMA_5:
168 case XFER_UDMA_4:
169 case XFER_UDMA_3:
170 case XFER_UDMA_2:
171 case XFER_UDMA_1:
172 case XFER_UDMA_0:
173 set_indexed_reg(hwif, 0x10 + adj,
174 udma_timings[mode].reg10);
175 set_indexed_reg(hwif, 0x11 + adj,
176 udma_timings[mode].reg11);
177 set_indexed_reg(hwif, 0x12 + adj,
178 udma_timings[mode].reg12);
179 break;
180
181 case XFER_MW_DMA_2:
182 case XFER_MW_DMA_1:
183 case XFER_MW_DMA_0:
184 set_indexed_reg(hwif, 0x0e + adj,
185 mwdma_timings[mode].reg0e);
186 set_indexed_reg(hwif, 0x0f + adj,
187 mwdma_timings[mode].reg0f);
188 break;
189 case XFER_PIO_4:
190 case XFER_PIO_3:
191 case XFER_PIO_2:
192 case XFER_PIO_1:
193 case XFER_PIO_0:
194 set_indexed_reg(hwif, 0x0c + adj,
195 pio_timings[mode].reg0c);
196 set_indexed_reg(hwif, 0x0d + adj,
197 pio_timings[mode].reg0d);
198 set_indexed_reg(hwif, 0x13 + adj,
199 pio_timings[mode].reg13);
200 break;
201 default:
202 printk(KERN_ERR "pdc202xx_new: "
203 "Unknown speed %d ignored\n", speed);
204 }
205 } else if (speed == XFER_UDMA_2) {
206 /* Set tHOLD bit to 0 if using UDMA mode 2 */
207 u8 tmp = get_indexed_reg(hwif, 0x10 + adj);
208
209 set_indexed_reg(hwif, 0x10 + adj, tmp & 0x7f);
210 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200213static void pdcnew_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200215 pdcnew_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216}
217
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800218static u8 pdcnew_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200220 if (get_indexed_reg(hwif, 0x0b) & 0x04)
221 return ATA_CBL_PATA40;
222 else
223 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800225
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800226static int pdcnew_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100228 const char **list, *model = drive->id->model;
229
230 for (list = pdc_quirk_drives; *list != NULL; list++)
231 if (strstr(model, *list) != NULL)
232 return 2;
233 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234}
235
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800236static void pdcnew_reset(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
238 /*
239 * Deleted this because it is redundant from the caller.
240 */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800241 printk(KERN_WARNING "pdc202xx_new: %s channel reset.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 HWIF(drive)->channel ? "Secondary" : "Primary");
243}
244
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800245/**
246 * read_counter - Read the byte count registers
247 * @dma_base: for the port address
248 */
249static long __devinit read_counter(u32 dma_base)
250{
251 u32 pri_dma_base = dma_base, sec_dma_base = dma_base + 0x08;
252 u8 cnt0, cnt1, cnt2, cnt3;
253 long count = 0, last;
254 int retry = 3;
255
256 do {
257 last = count;
258
259 /* Read the current count */
260 outb(0x20, pri_dma_base + 0x01);
261 cnt0 = inb(pri_dma_base + 0x03);
262 outb(0x21, pri_dma_base + 0x01);
263 cnt1 = inb(pri_dma_base + 0x03);
264 outb(0x20, sec_dma_base + 0x01);
265 cnt2 = inb(sec_dma_base + 0x03);
266 outb(0x21, sec_dma_base + 0x01);
267 cnt3 = inb(sec_dma_base + 0x03);
268
269 count = (cnt3 << 23) | (cnt2 << 15) | (cnt1 << 8) | cnt0;
270
271 /*
272 * The 30-bit decrementing counter is read in 4 pieces.
273 * Incorrect value may be read when the most significant bytes
274 * are changing...
275 */
276 } while (retry-- && (((last ^ count) & 0x3fff8000) || last < count));
277
278 DBG("cnt0[%02X] cnt1[%02X] cnt2[%02X] cnt3[%02X]\n",
279 cnt0, cnt1, cnt2, cnt3);
280
281 return count;
282}
283
284/**
285 * detect_pll_input_clock - Detect the PLL input clock in Hz.
286 * @dma_base: for the port address
287 * E.g. 16949000 on 33 MHz PCI bus, i.e. half of the PCI clock.
288 */
289static long __devinit detect_pll_input_clock(unsigned long dma_base)
290{
Albert Lee8006bf52007-07-03 22:28:36 +0200291 struct timeval start_time, end_time;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800292 long start_count, end_count;
Albert Lee8006bf52007-07-03 22:28:36 +0200293 long pll_input, usec_elapsed;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800294 u8 scr1;
295
296 start_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200297 do_gettimeofday(&start_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800298
299 /* Start the test mode */
300 outb(0x01, dma_base + 0x01);
301 scr1 = inb(dma_base + 0x03);
302 DBG("scr1[%02X]\n", scr1);
303 outb(scr1 | 0x40, dma_base + 0x03);
304
305 /* Let the counter run for 10 ms. */
306 mdelay(10);
307
308 end_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200309 do_gettimeofday(&end_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800310
311 /* Stop the test mode */
312 outb(0x01, dma_base + 0x01);
313 scr1 = inb(dma_base + 0x03);
314 DBG("scr1[%02X]\n", scr1);
315 outb(scr1 & ~0x40, dma_base + 0x03);
316
317 /*
318 * Calculate the input clock in Hz
319 * (the clock counter is 30 bit wide and counts down)
320 */
Albert Lee8006bf52007-07-03 22:28:36 +0200321 usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
322 (end_time.tv_usec - start_time.tv_usec);
Mikael Pettersson56fe23d2007-09-11 22:28:37 +0200323 pll_input = ((start_count - end_count) & 0x3fffffff) / 10 *
Albert Lee8006bf52007-07-03 22:28:36 +0200324 (10000000 / usec_elapsed);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800325
326 DBG("start[%ld] end[%ld]\n", start_count, end_count);
327
328 return pll_input;
329}
330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331#ifdef CONFIG_PPC_PMAC
332static void __devinit apple_kiwi_init(struct pci_dev *pdev)
333{
334 struct device_node *np = pci_device_to_OF_node(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 u8 conf;
336
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000337 if (np == NULL || !of_device_is_compatible(np, "kiwi-root"))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 return;
339
Bartlomiej Zolnierkiewiczfc212bb2007-10-19 00:30:08 +0200340 if (pdev->revision >= 0x03) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 /* Setup chip magic config stuff (from darwin) */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800342 pci_read_config_byte (pdev, 0x40, &conf);
343 pci_write_config_byte(pdev, 0x40, (conf | 0x01));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345}
346#endif /* CONFIG_PPC_PMAC */
347
348static unsigned int __devinit init_chipset_pdcnew(struct pci_dev *dev, const char *name)
349{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800350 unsigned long dma_base = pci_resource_start(dev, 4);
351 unsigned long sec_dma_base = dma_base + 0x08;
352 long pll_input, pll_output, ratio;
353 int f, r;
354 u8 pll_ctl0, pll_ctl1;
355
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200356 if (dma_base == 0)
357 return -EFAULT;
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#ifdef CONFIG_PPC_PMAC
360 apple_kiwi_init(dev);
361#endif
362
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800363 /* Calculate the required PLL output frequency */
364 switch(max_dma_rate(dev)) {
365 case 4: /* it's 133 MHz for Ultra133 chips */
366 pll_output = 133333333;
367 break;
368 case 3: /* and 100 MHz for Ultra100 chips */
369 default:
370 pll_output = 100000000;
371 break;
372 }
373
374 /*
375 * Detect PLL input clock.
376 * On some systems, where PCI bus is running at non-standard clock rate
377 * (e.g. 25 or 40 MHz), we have to adjust the cycle time.
378 * PDC20268 and newer chips employ PLL circuit to help correct timing
379 * registers setting.
380 */
381 pll_input = detect_pll_input_clock(dma_base);
382 printk("%s: PLL input clock is %ld kHz\n", name, pll_input / 1000);
383
384 /* Sanity check */
385 if (unlikely(pll_input < 5000000L || pll_input > 70000000L)) {
386 printk(KERN_ERR "%s: Bad PLL input clock %ld Hz, giving up!\n",
387 name, pll_input);
388 goto out;
389 }
390
391#ifdef DEBUG
392 DBG("pll_output is %ld Hz\n", pll_output);
393
394 /* Show the current clock value of PLL control register
395 * (maybe already configured by the BIOS)
396 */
397 outb(0x02, sec_dma_base + 0x01);
398 pll_ctl0 = inb(sec_dma_base + 0x03);
399 outb(0x03, sec_dma_base + 0x01);
400 pll_ctl1 = inb(sec_dma_base + 0x03);
401
402 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
403#endif
404
405 /*
406 * Calculate the ratio of F, R and NO
407 * POUT = (F + 2) / (( R + 2) * NO)
408 */
409 ratio = pll_output / (pll_input / 1000);
410 if (ratio < 8600L) { /* 8.6x */
411 /* Using NO = 0x01, R = 0x0d */
412 r = 0x0d;
413 } else if (ratio < 12900L) { /* 12.9x */
414 /* Using NO = 0x01, R = 0x08 */
415 r = 0x08;
416 } else if (ratio < 16100L) { /* 16.1x */
417 /* Using NO = 0x01, R = 0x06 */
418 r = 0x06;
419 } else if (ratio < 64000L) { /* 64x */
420 r = 0x00;
421 } else {
422 /* Invalid ratio */
423 printk(KERN_ERR "%s: Bad ratio %ld, giving up!\n", name, ratio);
424 goto out;
425 }
426
427 f = (ratio * (r + 2)) / 1000 - 2;
428
429 DBG("F[%d] R[%d] ratio*1000[%ld]\n", f, r, ratio);
430
431 if (unlikely(f < 0 || f > 127)) {
432 /* Invalid F */
433 printk(KERN_ERR "%s: F[%d] invalid!\n", name, f);
434 goto out;
435 }
436
437 pll_ctl0 = (u8) f;
438 pll_ctl1 = (u8) r;
439
440 DBG("Writing pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
441
442 outb(0x02, sec_dma_base + 0x01);
443 outb(pll_ctl0, sec_dma_base + 0x03);
444 outb(0x03, sec_dma_base + 0x01);
445 outb(pll_ctl1, sec_dma_base + 0x03);
446
447 /* Wait the PLL circuit to be stable */
448 mdelay(30);
449
450#ifdef DEBUG
451 /*
452 * Show the current clock value of PLL control register
453 */
454 outb(0x02, sec_dma_base + 0x01);
455 pll_ctl0 = inb(sec_dma_base + 0x03);
456 outb(0x03, sec_dma_base + 0x01);
457 pll_ctl1 = inb(sec_dma_base + 0x03);
458
459 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
460#endif
461
462 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 return dev->irq;
464}
465
466static void __devinit init_hwif_pdc202new(ide_hwif_t *hwif)
467{
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200468 hwif->set_pio_mode = &pdcnew_set_pio_mode;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200469 hwif->set_dma_mode = &pdcnew_set_mode;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 hwif->quirkproc = &pdcnew_quirkproc;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800472 hwif->resetproc = &pdcnew_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200474 if (hwif->dma_base == 0)
475 return;
476
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200477 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
478 hwif->cbl = pdcnew_cable_detect(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
480
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200481static struct pci_dev * __devinit pdc20270_get_dev2(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482{
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200483 struct pci_dev *dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
Bartlomiej Zolnierkiewiczeadb6ec2007-12-12 23:31:58 +0100485 dev2 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn) + 1,
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200486 PCI_FUNC(dev->devfn)));
Bartlomiej Zolnierkiewiczeadb6ec2007-12-12 23:31:58 +0100487
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200488 if (dev2 &&
489 dev2->vendor == dev->vendor &&
490 dev2->device == dev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200492 if (dev2->irq != dev->irq) {
493 dev2->irq = dev->irq;
494 printk(KERN_INFO "PDC20270: PCI config space "
495 "interrupt fixed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 }
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200497
498 return dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200501 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502}
503
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200504#define DECLARE_PDCNEW_DEV(name_str, udma) \
505 { \
506 .name = name_str, \
507 .init_chipset = init_chipset_pdcnew, \
508 .init_hwif = init_hwif_pdc202new, \
509 .host_flags = IDE_HFLAG_POST_SET_MODE | \
Bartlomiej Zolnierkiewiczed67b922007-10-19 00:30:10 +0200510 IDE_HFLAG_ERROR_STOPS_FIFO | \
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200511 IDE_HFLAG_OFF_BOARD, \
512 .pio_mask = ATA_PIO4, \
513 .mwdma_mask = ATA_MWDMA2, \
514 .udma_mask = udma, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 }
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200516
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200517static const struct ide_port_info pdcnew_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewicz05d7e6c2007-10-19 00:30:10 +0200518 /* 0 */ DECLARE_PDCNEW_DEV("PDC20268", ATA_UDMA5),
519 /* 1 */ DECLARE_PDCNEW_DEV("PDC20269", ATA_UDMA6),
520 /* 2 */ DECLARE_PDCNEW_DEV("PDC20270", ATA_UDMA5),
521 /* 3 */ DECLARE_PDCNEW_DEV("PDC20271", ATA_UDMA6),
522 /* 4 */ DECLARE_PDCNEW_DEV("PDC20275", ATA_UDMA6),
523 /* 5 */ DECLARE_PDCNEW_DEV("PDC20276", ATA_UDMA6),
524 /* 6 */ DECLARE_PDCNEW_DEV("PDC20277", ATA_UDMA6),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525};
526
527/**
528 * pdc202new_init_one - called when a pdc202xx is found
529 * @dev: the pdc202new device
530 * @id: the matching pci id
531 *
532 * Called when the PCI registration layer (or the IDE initialization)
533 * finds a device matching our IDE device tables.
534 */
535
536static int __devinit pdc202new_init_one(struct pci_dev *dev, const struct pci_device_id *id)
537{
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200538 const struct ide_port_info *d;
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200539 struct pci_dev *bridge = dev->bus->self;
540 u8 idx = id->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
Bartlomiej Zolnierkiewicz099b1f42007-10-19 00:30:09 +0200542 d = &pdcnew_chipsets[idx];
543
544 if (idx == 2 && bridge &&
545 bridge->vendor == PCI_VENDOR_ID_DEC &&
546 bridge->device == PCI_DEVICE_ID_DEC_21150) {
547 struct pci_dev *dev2;
548
549 if (PCI_SLOT(dev->devfn) & 2)
550 return -ENODEV;
551
552 dev2 = pdc20270_get_dev2(dev);
553
554 if (dev2) {
555 int ret = ide_setup_pci_devices(dev, dev2, d);
556 if (ret < 0)
557 pci_dev_put(dev2);
558 return ret;
559 }
560 }
561
562 if (idx == 5 && bridge &&
563 bridge->vendor == PCI_VENDOR_ID_INTEL &&
564 (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
565 bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
566 printk(KERN_INFO "PDC20276: attached to I2O RAID controller, "
567 "skipping\n");
568 return -ENODEV;
569 }
570
571 return ide_setup_pci_device(dev, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572}
573
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200574static const struct pci_device_id pdc202new_pci_tbl[] = {
575 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), 0 },
576 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), 1 },
577 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), 2 },
578 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), 3 },
579 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), 4 },
580 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), 5 },
581 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), 6 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 { 0, },
583};
584MODULE_DEVICE_TABLE(pci, pdc202new_pci_tbl);
585
586static struct pci_driver driver = {
587 .name = "Promise_IDE",
588 .id_table = pdc202new_pci_tbl,
589 .probe = pdc202new_init_one,
590};
591
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100592static int __init pdc202new_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593{
594 return ide_pci_register_driver(&driver);
595}
596
597module_init(pdc202new_ide_init);
598
599MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
600MODULE_DESCRIPTION("PCI driver module for Promise PDC20268 and higher");
601MODULE_LICENSE("GPL");