blob: 610001d385dd466c48394873c972e3430b7789ba [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_ACPI_H
2#define _ASM_X86_ACPI_H
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +01003
Thomas Gleixner0b80fc72008-01-30 13:30:36 +01004/*
5 * Copyright (C) 2001 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
6 * Copyright (C) 2001 Patrick Mochel <mochel@osdl.org>
7 *
8 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
24 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
25 */
26#include <acpi/pdc_intel.h>
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +010027
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010028#include <asm/numa.h>
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +010029#include <asm/processor.h>
Venki Pallipadibde6f5f2008-01-30 13:32:01 +010030#include <asm/mmu.h>
Ingo Molnar4c1cbaf2008-06-03 09:28:52 +020031#include <asm/mpspec.h>
H. Peter Anvind1ee4332011-02-14 15:42:46 -080032#include <asm/trampoline.h>
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +010033
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010034#define COMPILER_DEPENDENT_INT64 long long
35#define COMPILER_DEPENDENT_UINT64 unsigned long long
36
37/*
38 * Calling conventions:
39 *
40 * ACPI_SYSTEM_XFACE - Interfaces to host OS (handlers, threads)
41 * ACPI_EXTERNAL_XFACE - External ACPI interfaces
42 * ACPI_INTERNAL_XFACE - Internal ACPI interfaces
43 * ACPI_INTERNAL_VAR_XFACE - Internal variable-parameter list interfaces
44 */
45#define ACPI_SYSTEM_XFACE
46#define ACPI_EXTERNAL_XFACE
47#define ACPI_INTERNAL_XFACE
48#define ACPI_INTERNAL_VAR_XFACE
49
50/* Asm macros */
51
52#define ACPI_ASM_MACROS
53#define BREAKPOINT3
54#define ACPI_DISABLE_IRQS() local_irq_disable()
55#define ACPI_ENABLE_IRQS() local_irq_enable()
56#define ACPI_FLUSH_CPU_CACHE() wbinvd()
57
58int __acpi_acquire_global_lock(unsigned int *lock);
59int __acpi_release_global_lock(unsigned int *lock);
60
61#define ACPI_ACQUIRE_GLOBAL_LOCK(facs, Acq) \
62 ((Acq) = __acpi_acquire_global_lock(&facs->global_lock))
63
64#define ACPI_RELEASE_GLOBAL_LOCK(facs, Acq) \
65 ((Acq) = __acpi_release_global_lock(&facs->global_lock))
66
67/*
68 * Math helper asm macros
69 */
70#define ACPI_DIV_64_BY_32(n_hi, n_lo, d32, q32, r32) \
71 asm("divl %2;" \
Joe Perches8dbeeb22008-03-23 01:01:36 -070072 : "=a"(q32), "=d"(r32) \
73 : "r"(d32), \
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010074 "0"(n_lo), "1"(n_hi))
75
76
77#define ACPI_SHIFT_RIGHT_64(n_hi, n_lo) \
78 asm("shrl $1,%2 ;" \
79 "rcrl $1,%3;" \
Joe Perches8dbeeb22008-03-23 01:01:36 -070080 : "=r"(n_hi), "=r"(n_lo) \
81 : "0"(n_hi), "1"(n_lo))
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010082
83#ifdef CONFIG_ACPI
84extern int acpi_lapic;
85extern int acpi_ioapic;
86extern int acpi_noirq;
87extern int acpi_strict;
88extern int acpi_disabled;
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010089extern int acpi_pci_disabled;
90extern int acpi_skip_timer_override;
91extern int acpi_use_timer_override;
Andreas Herrmann7f74f8f2011-02-24 15:53:46 +010092extern int acpi_fix_pin2_polarity;
Thomas Gleixner0b80fc72008-01-30 13:30:36 +010093
Harvey Harrison6697c052008-02-09 23:24:08 +010094extern u8 acpi_sci_flags;
95extern int acpi_sci_override_gsi;
96void acpi_pic_sci_set_trigger(unsigned int, u16);
97
Jeremy Fitzhardinge90f68812010-06-24 17:05:41 +010098extern int (*__acpi_register_gsi)(struct device *dev, u32 gsi,
99 int trigger, int polarity);
100
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100101static inline void disable_acpi(void)
102{
103 acpi_disabled = 1;
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100104 acpi_pci_disabled = 1;
105 acpi_noirq = 1;
106}
107
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100108extern int acpi_gsi_to_irq(u32 gsi, unsigned int *irq);
109
110static inline void acpi_noirq_set(void) { acpi_noirq = 1; }
111static inline void acpi_disable_pci(void)
112{
113 acpi_pci_disabled = 1;
114 acpi_noirq_set();
115}
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100116
Rafael J. Wysockif1a20032011-02-08 23:42:22 +0100117/* Low-level suspend routine. */
118extern int acpi_suspend_lowlevel(void);
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100119
H. Peter Anvind1ee4332011-02-14 15:42:46 -0800120extern const unsigned char acpi_wakeup_code[];
121#define acpi_wakeup_address (__pa(TRAMPOLINE_SYM(acpi_wakeup_code)))
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100122
123/* early initialization routine */
Yinghai Lu196cf0d2009-11-10 18:27:23 -0800124extern void acpi_reserve_wakeup_memory(void);
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100125
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +0100126/*
127 * Check if the CPU can handle C2 and deeper
128 */
129static inline unsigned int acpi_processor_cstate_check(unsigned int max_cstate)
130{
131 /*
132 * Early models (<=5) of AMD Opterons are not supposed to go into
133 * C2 state.
134 *
135 * Steppings 0x0A and later are good
136 */
137 if (boot_cpu_data.x86 == 0x0F &&
138 boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
139 boot_cpu_data.x86_model <= 0x05 &&
140 boot_cpu_data.x86_mask < 0x0A)
141 return 1;
Len Brown02c68a02011-04-01 16:59:53 -0400142 else if (amd_e400_c1e_detected)
Thomas Gleixnera8d68292008-09-22 19:02:25 +0200143 return 1;
Alexey Starikovskiyc1c30632007-11-26 20:42:19 +0100144 else
145 return max_cstate;
146}
147
Alex Chiang1d9cb472009-12-20 12:19:14 -0700148static inline bool arch_has_acpi_pdc(void)
149{
150 struct cpuinfo_x86 *c = &cpu_data(0);
151 return (c->x86_vendor == X86_VENDOR_INTEL ||
152 c->x86_vendor == X86_VENDOR_CENTAUR);
153}
154
Alex Chiang6c5807d2009-12-20 12:19:29 -0700155static inline void arch_acpi_set_pdc_bits(u32 *buf)
156{
157 struct cpuinfo_x86 *c = &cpu_data(0);
158
159 buf[2] |= ACPI_PDC_C_CAPABILITY_SMP;
160
161 if (cpu_has(c, X86_FEATURE_EST))
162 buf[2] |= ACPI_PDC_EST_CAPABILITY_SWSMP;
163
164 if (cpu_has(c, X86_FEATURE_ACPI))
165 buf[2] |= ACPI_PDC_T_FFH;
166
167 /*
168 * If mwait/monitor is unsupported, C2/C3_FFH will be disabled
169 */
170 if (!cpu_has(c, X86_FEATURE_MWAIT))
171 buf[2] &= ~(ACPI_PDC_C_C2C3_FFH);
172}
173
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100174#else /* !CONFIG_ACPI */
175
176#define acpi_lapic 0
177#define acpi_ioapic 0
178static inline void acpi_noirq_set(void) { }
179static inline void acpi_disable_pci(void) { }
180static inline void disable_acpi(void) { }
181
182#endif /* !CONFIG_ACPI */
183
184#define ARCH_HAS_POWER_INIT 1
185
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100186#ifdef CONFIG_ACPI_NUMA
187extern int acpi_numa;
Tejun Heoa9aec562011-02-16 12:13:06 +0100188extern int x86_acpi_numa_init(void);
David Rientjes4e76f4e2010-12-22 17:23:47 -0800189#endif /* CONFIG_ACPI_NUMA */
Thomas Gleixner0b80fc72008-01-30 13:30:36 +0100190
Venki Pallipadibde6f5f2008-01-30 13:32:01 +0100191#define acpi_unlazy_tlb(x) leave_mm(x)
192
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700193#endif /* _ASM_X86_ACPI_H */