blob: a744cbbe02de568fbbe37a48a0371555d99b8219 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_IO_APIC_H
2#define _ASM_X86_IO_APIC_H
Thomas Gleixnere1d91972008-01-30 13:30:37 +01003
Akinobu Mitaa1a33fa2008-04-19 23:55:13 +09004#include <linux/types.h>
Thomas Gleixnere1d91972008-01-30 13:30:37 +01005#include <asm/mpspec.h>
6#include <asm/apicdef.h>
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07007#include <asm/irq_vectors.h>
Konrad Rzeszutek Wilk4a8e2a32012-03-28 12:37:36 -04008#include <asm/x86_init.h>
Thomas Gleixnere1d91972008-01-30 13:30:37 +01009/*
10 * Intel IO-APIC support for SMP and UP systems.
11 *
12 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar
13 */
14
Cyrill Gorcunovd3f020d2008-06-07 19:53:56 +040015/* I/O Unit Redirection Table */
16#define IO_APIC_REDIR_VECTOR_MASK 0x000FF
17#define IO_APIC_REDIR_DEST_LOGICAL 0x00800
18#define IO_APIC_REDIR_DEST_PHYSICAL 0x00000
19#define IO_APIC_REDIR_SEND_PENDING (1 << 12)
20#define IO_APIC_REDIR_REMOTE_IRR (1 << 14)
21#define IO_APIC_REDIR_LEVEL_TRIGGER (1 << 15)
22#define IO_APIC_REDIR_MASKED (1 << 16)
23
Thomas Gleixnere1d91972008-01-30 13:30:37 +010024/*
25 * The structure of the IO-APIC:
26 */
27union IO_APIC_reg_00 {
28 u32 raw;
29 struct {
30 u32 __reserved_2 : 14,
31 LTS : 1,
32 delivery_type : 1,
33 __reserved_1 : 8,
34 ID : 8;
35 } __attribute__ ((packed)) bits;
36};
37
38union IO_APIC_reg_01 {
39 u32 raw;
40 struct {
41 u32 version : 8,
42 __reserved_2 : 7,
43 PRQ : 1,
44 entries : 8,
45 __reserved_1 : 8;
46 } __attribute__ ((packed)) bits;
47};
48
49union IO_APIC_reg_02 {
50 u32 raw;
51 struct {
52 u32 __reserved_2 : 24,
53 arbitration : 4,
54 __reserved_1 : 4;
55 } __attribute__ ((packed)) bits;
56};
57
58union IO_APIC_reg_03 {
59 u32 raw;
60 struct {
61 u32 boot_DT : 1,
62 __reserved_1 : 31;
63 } __attribute__ ((packed)) bits;
64};
65
Thomas Gleixnere1d91972008-01-30 13:30:37 +010066struct IO_APIC_route_entry {
67 __u32 vector : 8,
68 delivery_mode : 3, /* 000: FIXED
69 * 001: lowest prio
70 * 111: ExtINT
71 */
72 dest_mode : 1, /* 0: physical, 1: logical */
73 delivery_status : 1,
74 polarity : 1,
75 irr : 1,
76 trigger : 1, /* 0: edge, 1: level */
77 mask : 1, /* 0: enabled, 1: disabled */
78 __reserved_2 : 15;
79
Thomas Gleixnere1d91972008-01-30 13:30:37 +010080 __u32 __reserved_3 : 24,
81 dest : 8;
Thomas Gleixnere1d91972008-01-30 13:30:37 +010082} __attribute__ ((packed));
83
Suresh Siddha89027d32008-07-10 11:16:56 -070084struct IR_IO_APIC_route_entry {
85 __u64 vector : 8,
86 zero : 3,
87 index2 : 1,
88 delivery_status : 1,
89 polarity : 1,
90 irr : 1,
91 trigger : 1,
92 mask : 1,
93 reserved : 31,
94 format : 1,
95 index : 15;
96} __attribute__ ((packed));
97
Thomas Gleixnerabb00522011-02-23 19:54:53 +010098#define IOAPIC_AUTO -1
99#define IOAPIC_EDGE 0
100#define IOAPIC_LEVEL 1
101
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100102#ifdef CONFIG_X86_IO_APIC
103
104/*
105 * # of IO-APICs and # of IRQ routing registers
106 */
107extern int nr_ioapics;
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100108
Suresh Siddhad5371432011-05-18 16:31:37 -0700109extern int mpc_ioapic_id(int ioapic);
110extern unsigned int mpc_ioapic_addr(int ioapic);
Suresh Siddhac040aae2011-05-18 16:31:38 -0700111extern struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic);
Akinobu Mitaa1a33fa2008-04-19 23:55:13 +0900112
Suresh Siddhad5371432011-05-18 16:31:37 -0700113#define MP_MAX_IOAPIC_PIN 127
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100114
115/* # of MP IRQ source entries */
116extern int mp_irq_entries;
117
118/* MP IRQ source entries */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530119extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100120
121/* non-0 if default (table-less) MP configuration */
122extern int mpc_default_type;
123
124/* Older SiS APIC requires we rewrite the index register */
125extern int sis_apic_bug;
126
127/* 1 if "noapic" boot option passed */
128extern int skip_ioapic_setup;
129
Ingo Molnar7a9787e2008-10-28 16:26:12 +0100130/* 1 if "noapic" boot option passed */
131extern int noioapicquirk;
132
133/* -1 if "noapic" boot option passed */
134extern int noioapicreroute;
135
Maciej W. Rozycki35542c52008-05-21 22:10:22 +0100136/* 1 if the timer IRQ uses the '8259A Virtual Wire' mode */
137extern int timer_through_8259;
138
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100139/*
140 * If we use the IO-APIC for IRQ routing, disable automatic
141 * assignment of PCI IRQ's.
142 */
143#define io_apic_assign_pci_irqs \
144 (mp_irq_entries && !skip_ioapic_setup && io_apic_irqs)
145
Yinghai Lue5198072009-05-15 13:05:16 -0700146struct io_apic_irq_attr;
147extern int io_apic_set_pci_routing(struct device *dev, int irq,
148 struct io_apic_irq_attr *irq_attr);
Yinghai Lu18dce6b2010-02-10 01:20:05 -0800149void setup_IO_APIC_irq_extra(u32 gsi);
Yinghai Lu857fdc52009-07-10 09:36:20 -0700150extern void ioapic_insert_resources(void);
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100151
Sebastian Andrzej Siewior20443592011-04-27 16:30:52 +0200152int io_apic_setup_irq_pin_once(unsigned int irq, int node, struct io_apic_irq_attr *attr);
Thomas Gleixnerff973d02011-02-23 13:00:56 +0100153
Suresh Siddha31dce142011-05-18 16:31:33 -0700154extern int save_ioapic_entries(void);
155extern void mask_ioapic_entries(void);
156extern int restore_ioapic_entries(void);
Suresh Siddha4dc2f962008-07-10 11:16:47 -0700157
Jeremy Fitzhardinge7b586d72009-02-12 17:22:49 -0800158extern int get_nr_irqs_gsi(void);
Yinghai Lu9d6a4d02008-08-19 20:50:52 -0700159
Thomas Gleixnerde934102009-08-20 09:27:29 +0200160extern void setup_ioapic_ids_from_mpc(void);
Sebastian Andrzej Siewiora38c5382010-11-26 17:50:20 +0100161extern void setup_ioapic_ids_from_mpc_nocheck(void);
Feng Tang2a4ab642009-07-07 23:01:15 -0400162
163struct mp_ioapic_gsi{
Eric W. Biedermaneddb0c52010-03-30 01:07:09 -0700164 u32 gsi_base;
165 u32 gsi_end;
Feng Tang2a4ab642009-07-07 23:01:15 -0400166};
167extern struct mp_ioapic_gsi mp_gsi_routing[];
Eric W. Biedermana4384df2010-06-08 11:44:32 -0700168extern u32 gsi_top;
Eric W. Biedermaneddb0c52010-03-30 01:07:09 -0700169int mp_find_ioapic(u32 gsi);
170int mp_find_ioapic_pin(int ioapic, u32 gsi);
Feng Tang2a4ab642009-07-07 23:01:15 -0400171void __init mp_register_ioapic(int id, u32 address, u32 gsi_base);
Jacob Pan05ddafb2009-09-23 07:20:23 -0700172extern void __init pre_init_apic_IRQ0(void);
Feng Tang2a4ab642009-07-07 23:01:15 -0400173
Feng Tang2d8009b2010-11-19 11:33:35 +0800174extern void mp_save_irq(struct mpc_intsrc *m);
175
Henrik Kretzschmar7167d082011-02-22 15:38:05 +0100176extern void disable_ioapic_support(void);
177
Konrad Rzeszutek Wilk4a8e2a32012-03-28 12:37:36 -0400178extern void __init native_io_apic_init_mappings(void);
179extern unsigned int native_io_apic_read(unsigned int apic, unsigned int reg);
180extern void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int val);
181extern void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);
Joerg Roedel1c4248c2012-09-26 12:44:35 +0200182extern void native_disable_io_apic(void);
Joerg Roedelafcc8a42012-09-26 12:44:36 +0200183extern void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
184extern void intel_ir_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
Joerg Roedel373dd7a2012-09-26 12:44:39 +0200185extern int native_ioapic_set_affinity(struct irq_data *,
186 const struct cpumask *,
187 bool);
Konrad Rzeszutek Wilk4a8e2a32012-03-28 12:37:36 -0400188
189static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
190{
191 return x86_io_apic_ops.read(apic, reg);
192}
193
194static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
195{
196 x86_io_apic_ops.write(apic, reg, value);
197}
198static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
199{
200 x86_io_apic_ops.modify(apic, reg, value);
201}
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100202#else /* !CONFIG_X86_IO_APIC */
Linus Torvalds78f28b72009-09-18 14:05:47 -0700203
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100204#define io_apic_assign_pci_irqs 0
Thomas Gleixnerde934102009-08-20 09:27:29 +0200205#define setup_ioapic_ids_from_mpc x86_init_noop
Maciej W. Rozycki35542c52008-05-21 22:10:22 +0100206static const int timer_through_8259 = 0;
Yinghai Lu857fdc52009-07-10 09:36:20 -0700207static inline void ioapic_insert_resources(void) { }
Eric W. Biedermana4384df2010-06-08 11:44:32 -0700208#define gsi_top (NR_IRQS_LEGACY)
Eric W. Biedermaneddb0c52010-03-30 01:07:09 -0700209static inline int mp_find_ioapic(u32 gsi) { return 0; }
Linus Torvalds78f28b72009-09-18 14:05:47 -0700210
Jacob Pan4966e1a2010-02-23 10:43:58 -0800211struct io_apic_irq_attr;
212static inline int io_apic_set_pci_routing(struct device *dev, int irq,
213 struct io_apic_irq_attr *irq_attr) { return 0; }
Henrik Kretzschmar7d0f1922011-02-22 15:38:06 +0100214
Suresh Siddha31dce142011-05-18 16:31:33 -0700215static inline int save_ioapic_entries(void)
Henrik Kretzschmar7d0f1922011-02-22 15:38:06 +0100216{
217 return -ENOMEM;
218}
219
Suresh Siddha31dce142011-05-18 16:31:33 -0700220static inline void mask_ioapic_entries(void) { }
221static inline int restore_ioapic_entries(void)
Henrik Kretzschmar7d0f1922011-02-22 15:38:06 +0100222{
223 return -ENOMEM;
224}
225
Henrik Kretzschmarb6a14322011-02-22 15:38:04 +0100226static inline void mp_save_irq(struct mpc_intsrc *m) { };
Henrik Kretzschmar7167d082011-02-22 15:38:05 +0100227static inline void disable_ioapic_support(void) { }
Konrad Rzeszutek Wilk4a8e2a32012-03-28 12:37:36 -0400228#define native_io_apic_init_mappings NULL
229#define native_io_apic_read NULL
230#define native_io_apic_write NULL
231#define native_io_apic_modify NULL
Joerg Roedel1c4248c2012-09-26 12:44:35 +0200232#define native_disable_io_apic NULL
Joerg Roedelafcc8a42012-09-26 12:44:36 +0200233#define native_io_apic_print_entries NULL
Joerg Roedel373dd7a2012-09-26 12:44:39 +0200234#define native_ioapic_set_affinity NULL
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100235#endif
236
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700237#endif /* _ASM_X86_IO_APIC_H */