blob: 915ba957f075c378f0b9af18966fbad22fcb7da2 [file] [log] [blame]
Ben Skeggs3f204642014-02-24 11:28:37 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include <subdev/bios.h>
26#include <subdev/bus.h>
27#include <subdev/gpio.h>
28#include <subdev/i2c.h>
Martin Peres3ca6cd42014-08-26 00:26:38 +020029#include <subdev/fuse.h>
Ben Skeggsf3867f42015-01-13 23:37:38 +100030#include <subdev/clk.h>
Ben Skeggs3f204642014-02-24 11:28:37 +100031#include <subdev/therm.h>
32#include <subdev/mxm.h>
33#include <subdev/devinit.h>
34#include <subdev/mc.h>
35#include <subdev/timer.h>
36#include <subdev/fb.h>
Ben Skeggs95484b52014-08-10 04:10:28 +100037#include <subdev/ltc.h>
Ben Skeggs3f204642014-02-24 11:28:37 +100038#include <subdev/ibus.h>
39#include <subdev/instmem.h>
Ben Skeggs5ce3bf32015-01-14 09:57:36 +100040#include <subdev/mmu.h>
Ben Skeggs3f204642014-02-24 11:28:37 +100041#include <subdev/bar.h>
Ben Skeggsebb58dc2015-01-14 00:04:21 +100042#include <subdev/pmu.h>
Ben Skeggs3f204642014-02-24 11:28:37 +100043#include <subdev/volt.h>
44
45#include <engine/device.h>
46#include <engine/dmaobj.h>
47#include <engine/fifo.h>
Ben Skeggs87002872015-01-14 12:34:00 +100048#include <engine/sw.h>
Ben Skeggsb8bf04e2015-01-14 12:02:28 +100049#include <engine/gr.h>
Ben Skeggs3f204642014-02-24 11:28:37 +100050#include <engine/disp.h>
Ben Skeggsaedf24f2015-01-14 11:50:20 +100051#include <engine/ce.h>
Ben Skeggs3f204642014-02-24 11:28:37 +100052#include <engine/bsp.h>
Ben Skeggseccf7e8a2015-01-14 10:09:24 +100053#include <engine/msvld.h>
Ben Skeggs37a5d022015-01-14 12:50:04 +100054#include <engine/mspdec.h>
Ben Skeggsfd8666f2015-01-14 12:26:28 +100055#include <engine/msppp.h>
Ben Skeggsd5752b92015-01-14 12:11:28 +100056#include <engine/pm.h>
Ben Skeggs3f204642014-02-24 11:28:37 +100057
58int
59gm100_identify(struct nouveau_device *device)
60{
61 switch (device->chipset) {
62 case 0x117:
63 device->cname = "GM107";
64 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggsd93174e2014-05-12 14:18:06 +100065 device->oclass[NVDEV_SUBDEV_GPIO ] = nve0_gpio_oclass;
Ben Skeggsc26fe842014-05-13 13:59:26 +100066 device->oclass[NVDEV_SUBDEV_I2C ] = nvd0_i2c_oclass;
Martin Peres3ca6cd42014-08-26 00:26:38 +020067 device->oclass[NVDEV_SUBDEV_FUSE ] = &gm107_fuse_oclass;
Ben Skeggsf3867f42015-01-13 23:37:38 +100068 device->oclass[NVDEV_SUBDEV_CLK ] = &nve0_clk_oclass;
Martin Peres808a1882014-08-17 17:33:08 +020069 device->oclass[NVDEV_SUBDEV_THERM ] = &gm107_therm_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100070 device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass;
71 device->oclass[NVDEV_SUBDEV_DEVINIT] = gm107_devinit_oclass;
Ben Skeggs7d155da2014-06-12 22:15:21 +100072 device->oclass[NVDEV_SUBDEV_MC ] = gk20a_mc_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100073 device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass;
74 device->oclass[NVDEV_SUBDEV_TIMER ] = &gk20a_timer_oclass;
75 device->oclass[NVDEV_SUBDEV_FB ] = gm107_fb_oclass;
Ben Skeggs95484b52014-08-10 04:10:28 +100076 device->oclass[NVDEV_SUBDEV_LTC ] = gm107_ltc_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100077 device->oclass[NVDEV_SUBDEV_IBUS ] = &nve0_ibus_oclass;
78 device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +100079 device->oclass[NVDEV_SUBDEV_MMU ] = &nvc0_mmu_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100080 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb58dc2015-01-14 00:04:21 +100081 device->oclass[NVDEV_SUBDEV_PMU ] = nv108_pmu_oclass;
Martin Peres2a5e5fa2014-08-17 17:33:09 +020082
83#if 0
Ben Skeggs3f204642014-02-24 11:28:37 +100084 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
85#endif
Ben Skeggsbc985402014-08-10 04:10:24 +100086 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvd0_dmaeng_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100087 device->oclass[NVDEV_ENGINE_FIFO ] = nv108_fifo_oclass;
Ben Skeggs87002872015-01-14 12:34:00 +100088 device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
Ben Skeggsb8bf04e2015-01-14 12:02:28 +100089 device->oclass[NVDEV_ENGINE_GR ] = gm107_gr_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100090 device->oclass[NVDEV_ENGINE_DISP ] = gm107_disp_oclass;
Ben Skeggsaedf24f2015-01-14 11:50:20 +100091 device->oclass[NVDEV_ENGINE_CE0 ] = &nve0_ce0_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100092#if 0
Ben Skeggsaedf24f2015-01-14 11:50:20 +100093 device->oclass[NVDEV_ENGINE_CE1 ] = &nve0_ce1_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100094#endif
Ben Skeggsaedf24f2015-01-14 11:50:20 +100095 device->oclass[NVDEV_ENGINE_CE2 ] = &nve0_ce2_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +100096#if 0
Ben Skeggseccf7e8a2015-01-14 10:09:24 +100097 device->oclass[NVDEV_ENGINE_MSVLD ] = &nve0_msvld_oclass;
Ben Skeggs37a5d022015-01-14 12:50:04 +100098 device->oclass[NVDEV_ENGINE_MSPDEC ] = &nve0_mspdec_oclass;
Ben Skeggsfd8666f2015-01-14 12:26:28 +100099 device->oclass[NVDEV_ENGINE_MSPPP ] = &nvc0_msppp_oclass;
Ben Skeggs3f204642014-02-24 11:28:37 +1000100#endif
101 break;
Ben Skeggs083dba02014-08-18 14:02:14 +1000102 case 0x124:
103 device->cname = "GM204";
104 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
105 device->oclass[NVDEV_SUBDEV_GPIO ] = nve0_gpio_oclass;
106 device->oclass[NVDEV_SUBDEV_I2C ] = gm204_i2c_oclass;
107 device->oclass[NVDEV_SUBDEV_FUSE ] = &gm107_fuse_oclass;
108#if 0
109 /* looks to be some non-trivial changes */
Ben Skeggsf3867f42015-01-13 23:37:38 +1000110 device->oclass[NVDEV_SUBDEV_CLK ] = &nve0_clk_oclass;
Ben Skeggs083dba02014-08-18 14:02:14 +1000111 /* priv ring says no to 0x10eb14 writes */
112 device->oclass[NVDEV_SUBDEV_THERM ] = &gm107_therm_oclass;
113#endif
114 device->oclass[NVDEV_SUBDEV_MXM ] = &nv50_mxm_oclass;
115 device->oclass[NVDEV_SUBDEV_DEVINIT] = gm204_devinit_oclass;
116 device->oclass[NVDEV_SUBDEV_MC ] = gk20a_mc_oclass;
117 device->oclass[NVDEV_SUBDEV_BUS ] = nvc0_bus_oclass;
118 device->oclass[NVDEV_SUBDEV_TIMER ] = &gk20a_timer_oclass;
119 device->oclass[NVDEV_SUBDEV_FB ] = gm107_fb_oclass;
120 device->oclass[NVDEV_SUBDEV_LTC ] = gm107_ltc_oclass;
121 device->oclass[NVDEV_SUBDEV_IBUS ] = &nve0_ibus_oclass;
122 device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000123 device->oclass[NVDEV_SUBDEV_MMU ] = &nvc0_mmu_oclass;
Ben Skeggs083dba02014-08-18 14:02:14 +1000124 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb58dc2015-01-14 00:04:21 +1000125 device->oclass[NVDEV_SUBDEV_PMU ] = nv108_pmu_oclass;
Ben Skeggs083dba02014-08-18 14:02:14 +1000126#if 0
127 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
128#endif
129 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvd0_dmaeng_oclass;
130#if 0
131 device->oclass[NVDEV_ENGINE_FIFO ] = nv108_fifo_oclass;
Ben Skeggs87002872015-01-14 12:34:00 +1000132 device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
Ben Skeggsb8bf04e2015-01-14 12:02:28 +1000133 device->oclass[NVDEV_ENGINE_GR ] = gm107_gr_oclass;
Ben Skeggs083dba02014-08-18 14:02:14 +1000134#endif
135 device->oclass[NVDEV_ENGINE_DISP ] = gm204_disp_oclass;
136#if 0
Ben Skeggsaedf24f2015-01-14 11:50:20 +1000137 device->oclass[NVDEV_ENGINE_CE0 ] = &gm204_ce0_oclass;
138 device->oclass[NVDEV_ENGINE_CE1 ] = &gm204_ce1_oclass;
139 device->oclass[NVDEV_ENGINE_CE2 ] = &gm204_ce2_oclass;
Ben Skeggseccf7e8a2015-01-14 10:09:24 +1000140 device->oclass[NVDEV_ENGINE_MSVLD ] = &nve0_msvld_oclass;
Ben Skeggs37a5d022015-01-14 12:50:04 +1000141 device->oclass[NVDEV_ENGINE_MSPDEC ] = &nve0_mspdec_oclass;
Ben Skeggsfd8666f2015-01-14 12:26:28 +1000142 device->oclass[NVDEV_ENGINE_MSPPP ] = &nvc0_msppp_oclass;
Ben Skeggs083dba02014-08-18 14:02:14 +1000143#endif
144 break;
Ben Skeggs3f204642014-02-24 11:28:37 +1000145 default:
146 nv_fatal(device, "unknown Maxwell chipset\n");
147 return -EINVAL;
148 }
149
150 return 0;
151}