blob: c4e3458e0674ba87f964e77be5a9d2562d6d6db2 [file] [log] [blame]
Stanislav Samsonov794d15b2008-06-22 22:45:10 +02001/*
2 * arch/arm/mach-mv78xx0/common.c
3 *
4 * Core functions for Marvell MV78xx0 SoCs
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/platform_device.h>
14#include <linux/serial_8250.h>
Stanislav Samsonov794d15b2008-06-22 22:45:10 +020015#include <linux/ata_platform.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010016#include <linux/clk-provider.h>
Lennert Buytenhek712424f2009-02-20 02:31:58 +010017#include <linux/ethtool.h>
Stanislav Samsonov794d15b2008-06-22 22:45:10 +020018#include <asm/mach/map.h>
19#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/mv78xx0.h>
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010021#include <mach/bridge-regs.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020022#include <plat/cache-feroceon-l2.h>
Andrew Lunn72053352012-02-08 15:52:47 +010023#include <plat/ehci-orion.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020024#include <plat/orion_nand.h>
25#include <plat/time.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020026#include <plat/common.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010027#include <plat/addr-map.h>
Stanislav Samsonov794d15b2008-06-22 22:45:10 +020028#include "common.h"
29
Andrew Lunn28a2b452011-05-15 13:32:41 +020030static int get_tclk(void);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +020031
32/*****************************************************************************
33 * Common bits
34 ****************************************************************************/
35int mv78xx0_core_index(void)
36{
37 u32 extra;
38
39 /*
40 * Read Extra Features register.
41 */
42 __asm__("mrc p15, 1, %0, c15, c1, 0" : "=r" (extra));
43
44 return !!(extra & 0x00004000);
45}
46
47static int get_hclk(void)
48{
49 int hclk;
50
51 /*
52 * HCLK tick rate is configured by DEV_D[7:5] pins.
53 */
54 switch ((readl(SAMPLE_AT_RESET_LOW) >> 5) & 7) {
55 case 0:
56 hclk = 166666667;
57 break;
58 case 1:
59 hclk = 200000000;
60 break;
61 case 2:
62 hclk = 266666667;
63 break;
64 case 3:
65 hclk = 333333333;
66 break;
67 case 4:
68 hclk = 400000000;
69 break;
70 default:
71 panic("unknown HCLK PLL setting: %.8x\n",
72 readl(SAMPLE_AT_RESET_LOW));
73 }
74
75 return hclk;
76}
77
78static void get_pclk_l2clk(int hclk, int core_index, int *pclk, int *l2clk)
79{
80 u32 cfg;
81
82 /*
83 * Core #0 PCLK/L2CLK is configured by bits [13:8], core #1
84 * PCLK/L2CLK by bits [19:14].
85 */
86 if (core_index == 0) {
87 cfg = (readl(SAMPLE_AT_RESET_LOW) >> 8) & 0x3f;
88 } else {
89 cfg = (readl(SAMPLE_AT_RESET_LOW) >> 14) & 0x3f;
90 }
91
92 /*
93 * Bits [11:8] ([17:14] for core #1) configure the PCLK:HCLK
94 * ratio (1, 1.5, 2, 2.5, 3, 3.5, 4, 4.5, 5, 5.5, 6).
95 */
96 *pclk = ((u64)hclk * (2 + (cfg & 0xf))) >> 1;
97
98 /*
99 * Bits [13:12] ([19:18] for core #1) configure the PCLK:L2CLK
100 * ratio (1, 2, 3).
101 */
102 *l2clk = *pclk / (((cfg >> 4) & 3) + 1);
103}
104
105static int get_tclk(void)
106{
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100107 int tclk_freq;
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200108
109 /*
110 * TCLK tick rate is configured by DEV_A[2:0] strap pins.
111 */
112 switch ((readl(SAMPLE_AT_RESET_HIGH) >> 6) & 7) {
113 case 1:
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100114 tclk_freq = 166666667;
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200115 break;
116 case 3:
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100117 tclk_freq = 200000000;
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200118 break;
119 default:
120 panic("unknown TCLK PLL setting: %.8x\n",
121 readl(SAMPLE_AT_RESET_HIGH));
122 }
123
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100124 return tclk_freq;
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200125}
126
127
128/*****************************************************************************
129 * I/O Address Mapping
130 ****************************************************************************/
131static struct map_desc mv78xx0_io_desc[] __initdata = {
132 {
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200133 .virtual = (unsigned long) MV78XX0_CORE_REGS_VIRT_BASE,
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200134 .pfn = 0,
135 .length = MV78XX0_CORE_REGS_SIZE,
136 .type = MT_DEVICE,
137 }, {
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200138 .virtual = (unsigned long) MV78XX0_PCIE_IO_VIRT_BASE(0),
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200139 .pfn = __phys_to_pfn(MV78XX0_PCIE_IO_PHYS_BASE(0)),
140 .length = MV78XX0_PCIE_IO_SIZE * 8,
141 .type = MT_DEVICE,
142 }, {
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200143 .virtual = (unsigned long) MV78XX0_REGS_VIRT_BASE,
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200144 .pfn = __phys_to_pfn(MV78XX0_REGS_PHYS_BASE),
145 .length = MV78XX0_REGS_SIZE,
146 .type = MT_DEVICE,
147 },
148};
149
150void __init mv78xx0_map_io(void)
151{
152 unsigned long phys;
153
154 /*
155 * Map the right set of per-core registers depending on
156 * which core we are running on.
157 */
158 if (mv78xx0_core_index() == 0) {
159 phys = MV78XX0_CORE0_REGS_PHYS_BASE;
160 } else {
161 phys = MV78XX0_CORE1_REGS_PHYS_BASE;
162 }
163 mv78xx0_io_desc[0].pfn = __phys_to_pfn(phys);
164
165 iotable_init(mv78xx0_io_desc, ARRAY_SIZE(mv78xx0_io_desc));
166}
167
168
169/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100170 * CLK tree
171 ****************************************************************************/
172static struct clk *tclk;
173
174static void __init clk_init(void)
175{
176 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
177 get_tclk());
Andrew Lunn4574b882012-04-06 17:17:26 +0200178
179 orion_clkdev_init(tclk);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100180}
181
182/*****************************************************************************
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200183 * EHCI
184 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200185void __init mv78xx0_ehci0_init(void)
186{
Andrew Lunn72053352012-02-08 15:52:47 +0100187 orion_ehci_init(USB0_PHYS_BASE, IRQ_MV78XX0_USB_0, EHCI_PHY_NA);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200188}
189
190
191/*****************************************************************************
192 * EHCI1
193 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200194void __init mv78xx0_ehci1_init(void)
195{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100196 orion_ehci_1_init(USB1_PHYS_BASE, IRQ_MV78XX0_USB_1);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200197}
198
199
200/*****************************************************************************
201 * EHCI2
202 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200203void __init mv78xx0_ehci2_init(void)
204{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100205 orion_ehci_2_init(USB2_PHYS_BASE, IRQ_MV78XX0_USB_2);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200206}
207
208
209/*****************************************************************************
210 * GE00
211 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200212void __init mv78xx0_ge00_init(struct mv643xx_eth_platform_data *eth_data)
213{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100214 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200215 GE00_PHYS_BASE, IRQ_MV78XX0_GE00_SUM,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200216 IRQ_MV78XX0_GE_ERR,
217 MV643XX_TX_CSUM_DEFAULT_LIMIT);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200218}
219
220
221/*****************************************************************************
222 * GE01
223 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200224void __init mv78xx0_ge01_init(struct mv643xx_eth_platform_data *eth_data)
225{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100226 orion_ge01_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200227 GE01_PHYS_BASE, IRQ_MV78XX0_GE01_SUM,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200228 NO_IRQ,
229 MV643XX_TX_CSUM_DEFAULT_LIMIT);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200230}
231
232
233/*****************************************************************************
234 * GE10
235 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200236void __init mv78xx0_ge10_init(struct mv643xx_eth_platform_data *eth_data)
237{
Lennert Buytenhek712424f2009-02-20 02:31:58 +0100238 u32 dev, rev;
239
Lennert Buytenhek712424f2009-02-20 02:31:58 +0100240 /*
241 * On the Z0, ge10 and ge11 are internally connected back
242 * to back, and not brought out.
243 */
244 mv78xx0_pcie_id(&dev, &rev);
245 if (dev == MV78X00_Z0_DEV_ID) {
246 eth_data->phy_addr = MV643XX_ETH_PHY_NONE;
247 eth_data->speed = SPEED_1000;
248 eth_data->duplex = DUPLEX_FULL;
249 }
250
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100251 orion_ge10_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200252 GE10_PHYS_BASE, IRQ_MV78XX0_GE10_SUM,
Andrew Lunn452503e2011-12-24 01:24:24 +0100253 NO_IRQ);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200254}
255
256
257/*****************************************************************************
258 * GE11
259 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200260void __init mv78xx0_ge11_init(struct mv643xx_eth_platform_data *eth_data)
261{
Lennert Buytenhek712424f2009-02-20 02:31:58 +0100262 u32 dev, rev;
263
Lennert Buytenhek712424f2009-02-20 02:31:58 +0100264 /*
265 * On the Z0, ge10 and ge11 are internally connected back
266 * to back, and not brought out.
267 */
268 mv78xx0_pcie_id(&dev, &rev);
269 if (dev == MV78X00_Z0_DEV_ID) {
270 eth_data->phy_addr = MV643XX_ETH_PHY_NONE;
271 eth_data->speed = SPEED_1000;
272 eth_data->duplex = DUPLEX_FULL;
273 }
274
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100275 orion_ge11_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200276 GE11_PHYS_BASE, IRQ_MV78XX0_GE11_SUM,
Andrew Lunn452503e2011-12-24 01:24:24 +0100277 NO_IRQ);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200278}
279
Riku Voipio69359942009-03-03 21:13:50 +0200280/*****************************************************************************
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200281 * I2C
Riku Voipio69359942009-03-03 21:13:50 +0200282 ****************************************************************************/
Riku Voipio69359942009-03-03 21:13:50 +0200283void __init mv78xx0_i2c_init(void)
284{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200285 orion_i2c_init(I2C_0_PHYS_BASE, IRQ_MV78XX0_I2C_0, 8);
286 orion_i2c_1_init(I2C_1_PHYS_BASE, IRQ_MV78XX0_I2C_1, 8);
Riku Voipio69359942009-03-03 21:13:50 +0200287}
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200288
289/*****************************************************************************
290 * SATA
291 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200292void __init mv78xx0_sata_init(struct mv_sata_platform_data *sata_data)
293{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100294 orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_MV78XX0_SATA);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200295}
296
297
298/*****************************************************************************
299 * UART0
300 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200301void __init mv78xx0_uart0_init(void)
302{
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200303 orion_uart0_init((unsigned long) UART0_VIRT_BASE,
304 UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100305 IRQ_MV78XX0_UART_0, tclk);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200306}
307
308
309/*****************************************************************************
310 * UART1
311 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200312void __init mv78xx0_uart1_init(void)
313{
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200314 orion_uart1_init((unsigned long) UART1_VIRT_BASE,
315 UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100316 IRQ_MV78XX0_UART_1, tclk);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200317}
318
319
320/*****************************************************************************
321 * UART2
322 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200323void __init mv78xx0_uart2_init(void)
324{
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200325 orion_uart2_init((unsigned long) UART2_VIRT_BASE,
326 UART2_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100327 IRQ_MV78XX0_UART_2, tclk);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200328}
329
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200330/*****************************************************************************
331 * UART3
332 ****************************************************************************/
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200333void __init mv78xx0_uart3_init(void)
334{
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200335 orion_uart3_init((unsigned long) UART3_VIRT_BASE,
336 UART3_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100337 IRQ_MV78XX0_UART_3, tclk);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200338}
339
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200340/*****************************************************************************
341 * Time handling
342 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200343void __init mv78xx0_init_early(void)
344{
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200345 orion_time_set_base((unsigned long) TIMER_VIRT_BASE);
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200346}
347
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200348static void mv78xx0_timer_init(void)
349{
Thomas Petazzoni383b9962012-09-11 14:27:20 +0200350 orion_time_init((unsigned long) BRIDGE_VIRT_BASE,
351 BRIDGE_INT_TIMER1_CLR,
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200352 IRQ_MV78XX0_TIMER_1, get_tclk());
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200353}
354
355struct sys_timer mv78xx0_timer = {
356 .init = mv78xx0_timer_init,
357};
358
359
360/*****************************************************************************
361 * General
362 ****************************************************************************/
Lennert Buytenhekcfdeb632009-02-20 02:31:35 +0100363static char * __init mv78xx0_id(void)
364{
365 u32 dev, rev;
366
367 mv78xx0_pcie_id(&dev, &rev);
368
369 if (dev == MV78X00_Z0_DEV_ID) {
370 if (rev == MV78X00_REV_Z0)
371 return "MV78X00-Z0";
372 else
373 return "MV78X00-Rev-Unsupported";
374 } else if (dev == MV78100_DEV_ID) {
375 if (rev == MV78100_REV_A0)
376 return "MV78100-A0";
Lennert Buytenhek662aece2009-09-30 13:02:42 -0700377 else if (rev == MV78100_REV_A1)
378 return "MV78100-A1";
Lennert Buytenhekcfdeb632009-02-20 02:31:35 +0100379 else
380 return "MV78100-Rev-Unsupported";
381 } else if (dev == MV78200_DEV_ID) {
382 if (rev == MV78100_REV_A0)
383 return "MV78200-A0";
384 else
385 return "MV78200-Rev-Unsupported";
386 } else {
387 return "Device-Unknown";
388 }
389}
390
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200391static int __init is_l2_writethrough(void)
392{
393 return !!(readl(CPU_CONTROL) & L2_WRITETHROUGH);
394}
395
396void __init mv78xx0_init(void)
397{
398 int core_index;
399 int hclk;
400 int pclk;
401 int l2clk;
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200402
403 core_index = mv78xx0_core_index();
404 hclk = get_hclk();
405 get_pclk_l2clk(hclk, core_index, &pclk, &l2clk);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200406
Lennert Buytenhekcfdeb632009-02-20 02:31:35 +0100407 printk(KERN_INFO "%s ", mv78xx0_id());
408 printk("core #%d, ", core_index);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200409 printk("PCLK = %dMHz, ", (pclk + 499999) / 1000000);
410 printk("L2 = %dMHz, ", (l2clk + 499999) / 1000000);
411 printk("HCLK = %dMHz, ", (hclk + 499999) / 1000000);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100412 printk("TCLK = %dMHz\n", (get_tclk() + 499999) / 1000000);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200413
414 mv78xx0_setup_cpu_mbus();
415
416#ifdef CONFIG_CACHE_FEROCEON_L2
417 feroceon_l2_init(is_l2_writethrough());
418#endif
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100419
420 /* Setup root of clk tree */
421 clk_init();
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200422}
Russell King9635f9c2011-11-05 10:09:15 +0000423
424void mv78xx0_restart(char mode, const char *cmd)
425{
426 /*
427 * Enable soft reset to assert RSTOUTn.
428 */
429 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
430
431 /*
432 * Assert soft reset.
433 */
434 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
435
436 while (1)
437 ;
438}