blob: dfd0994212e1d37c88b03bd9723ad3aa9a50c53d [file] [log] [blame]
Brice Goglin0da34b62006-05-23 06:10:15 -04001/*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
3 *
Brice Gogline3fd5532009-01-17 08:27:19 +00004 * Copyright (C) 2005 - 2009 Myricom, Inc.
Brice Goglin0da34b62006-05-23 06:10:15 -04005 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
Brice Goglin4a2e6122007-02-27 17:18:40 +010019 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Brice Goglin0da34b62006-05-23 06:10:15 -040021 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Brice Goglin4a2e6122007-02-27 17:18:40 +010022 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
Brice Goglin0da34b62006-05-23 06:10:15 -040030 *
31 *
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
35 *
36 * Contact Information:
37 * <help@myri.com>
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
40
41#include <linux/tcp.h>
42#include <linux/netdevice.h>
43#include <linux/skbuff.h>
44#include <linux/string.h>
45#include <linux/module.h>
46#include <linux/pci.h>
Brice Goglinb10c0662006-06-08 10:25:00 -040047#include <linux/dma-mapping.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040048#include <linux/etherdevice.h>
49#include <linux/if_ether.h>
50#include <linux/if_vlan.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070051#include <linux/inet_lro.h>
Brice Goglin981813d2008-05-09 02:22:16 +020052#include <linux/dca.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040053#include <linux/ip.h>
54#include <linux/inet.h>
55#include <linux/in.h>
56#include <linux/ethtool.h>
57#include <linux/firmware.h>
58#include <linux/delay.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040059#include <linux/timer.h>
60#include <linux/vmalloc.h>
61#include <linux/crc32.h>
62#include <linux/moduleparam.h>
63#include <linux/io.h>
vignesh babu199126a2007-07-09 11:50:22 -070064#include <linux/log2.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040065#include <net/checksum.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070066#include <net/ip.h>
67#include <net/tcp.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040068#include <asm/byteorder.h>
69#include <asm/io.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040070#include <asm/processor.h>
71#ifdef CONFIG_MTRR
72#include <asm/mtrr.h>
73#endif
74
75#include "myri10ge_mcp.h"
76#include "myri10ge_mcp_gen_header.h"
77
Brice Goglin97131072009-04-16 02:29:22 +000078#define MYRI10GE_VERSION_STR "1.4.4-1.412"
Brice Goglin0da34b62006-05-23 06:10:15 -040079
80MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
81MODULE_AUTHOR("Maintainer: help@myri.com");
82MODULE_VERSION(MYRI10GE_VERSION_STR);
83MODULE_LICENSE("Dual BSD/GPL");
84
85#define MYRI10GE_MAX_ETHER_MTU 9014
86
87#define MYRI10GE_ETH_STOPPED 0
88#define MYRI10GE_ETH_STOPPING 1
89#define MYRI10GE_ETH_STARTING 2
90#define MYRI10GE_ETH_RUNNING 3
91#define MYRI10GE_ETH_OPEN_FAILED 4
92
93#define MYRI10GE_EEPROM_STRINGS_SIZE 256
94#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070095#define MYRI10GE_MAX_LRO_DESCRIPTORS 8
96#define MYRI10GE_LRO_MAX_PKTS 64
Brice Goglin0da34b62006-05-23 06:10:15 -040097
Al Viro40f6cff2006-11-20 13:48:32 -050098#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
Brice Goglin0da34b62006-05-23 06:10:15 -040099#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
100
Brice Goglindd50f332006-12-11 11:25:09 +0100101#define MYRI10GE_ALLOC_ORDER 0
102#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
103#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
104
Brice Goglin236bb5e62008-09-28 15:34:21 +0000105#define MYRI10GE_MAX_SLICES 32
106
Brice Goglin0da34b62006-05-23 06:10:15 -0400107struct myri10ge_rx_buffer_state {
Brice Goglindd50f332006-12-11 11:25:09 +0100108 struct page *page;
109 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400110 DECLARE_PCI_UNMAP_ADDR(bus)
111 DECLARE_PCI_UNMAP_LEN(len)
112};
113
114struct myri10ge_tx_buffer_state {
115 struct sk_buff *skb;
116 int last;
117 DECLARE_PCI_UNMAP_ADDR(bus)
118 DECLARE_PCI_UNMAP_LEN(len)
119};
120
121struct myri10ge_cmd {
122 u32 data0;
123 u32 data1;
124 u32 data2;
125};
126
127struct myri10ge_rx_buf {
128 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
Brice Goglin0da34b62006-05-23 06:10:15 -0400129 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
130 struct myri10ge_rx_buffer_state *info;
Brice Goglindd50f332006-12-11 11:25:09 +0100131 struct page *page;
132 dma_addr_t bus;
133 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400134 int cnt;
Brice Goglindd50f332006-12-11 11:25:09 +0100135 int fill_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -0400136 int alloc_fail;
137 int mask; /* number of rx slots -1 */
Brice Goglindd50f332006-12-11 11:25:09 +0100138 int watchdog_needed;
Brice Goglin0da34b62006-05-23 06:10:15 -0400139};
140
141struct myri10ge_tx_buf {
142 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
Brice Goglin236bb5e62008-09-28 15:34:21 +0000143 __be32 __iomem *send_go; /* "go" doorbell ptr */
144 __be32 __iomem *send_stop; /* "stop" doorbell ptr */
Brice Goglin0da34b62006-05-23 06:10:15 -0400145 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
146 char *req_bytes;
147 struct myri10ge_tx_buffer_state *info;
148 int mask; /* number of transmit slots -1 */
Brice Goglin0da34b62006-05-23 06:10:15 -0400149 int req ____cacheline_aligned; /* transmit slots submitted */
150 int pkt_start; /* packets started */
Brice Goglinb53bef82008-05-09 02:20:03 +0200151 int stop_queue;
152 int linearized;
Brice Goglin0da34b62006-05-23 06:10:15 -0400153 int done ____cacheline_aligned; /* transmit slots completed */
154 int pkt_done; /* packets completed */
Brice Goglinb53bef82008-05-09 02:20:03 +0200155 int wake_queue;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000156 int queue_active;
Brice Goglin0da34b62006-05-23 06:10:15 -0400157};
158
159struct myri10ge_rx_done {
160 struct mcp_slot *entry;
161 dma_addr_t bus;
162 int cnt;
163 int idx;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700164 struct net_lro_mgr lro_mgr;
165 struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
Brice Goglin0da34b62006-05-23 06:10:15 -0400166};
167
Brice Goglinb53bef82008-05-09 02:20:03 +0200168struct myri10ge_slice_netstats {
169 unsigned long rx_packets;
170 unsigned long tx_packets;
171 unsigned long rx_bytes;
172 unsigned long tx_bytes;
173 unsigned long rx_dropped;
174 unsigned long tx_dropped;
175};
176
177struct myri10ge_slice_state {
Brice Goglin0da34b62006-05-23 06:10:15 -0400178 struct myri10ge_tx_buf tx; /* transmit ring */
179 struct myri10ge_rx_buf rx_small;
180 struct myri10ge_rx_buf rx_big;
181 struct myri10ge_rx_done rx_done;
Brice Goglinb53bef82008-05-09 02:20:03 +0200182 struct net_device *dev;
183 struct napi_struct napi;
184 struct myri10ge_priv *mgp;
185 struct myri10ge_slice_netstats stats;
186 __be32 __iomem *irq_claim;
187 struct mcp_irq_data *fw_stats;
188 dma_addr_t fw_stats_bus;
189 int watchdog_tx_done;
190 int watchdog_tx_req;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400191#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200192 int cached_dca_tag;
193 int cpu;
194 __be32 __iomem *dca_tag;
195#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +0200196 char irq_desc[32];
Brice Goglinb53bef82008-05-09 02:20:03 +0200197};
198
199struct myri10ge_priv {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200200 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +0200201 int tx_boundary; /* boundary transmits cannot cross */
Brice Goglin0dcffac2008-05-09 02:21:49 +0200202 int num_slices;
Brice Goglinb53bef82008-05-09 02:20:03 +0200203 int running; /* running? */
204 int csum_flag; /* rx_csums? */
Brice Goglin0da34b62006-05-23 06:10:15 -0400205 int small_bytes;
Brice Goglindd50f332006-12-11 11:25:09 +0100206 int big_bytes;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200207 int max_intr_slots;
Brice Goglin0da34b62006-05-23 06:10:15 -0400208 struct net_device *dev;
209 struct net_device_stats stats;
Brice Goglinb53bef82008-05-09 02:20:03 +0200210 spinlock_t stats_lock;
Brice Goglin0da34b62006-05-23 06:10:15 -0400211 u8 __iomem *sram;
212 int sram_size;
213 unsigned long board_span;
214 unsigned long iomem_base;
Al Viro40f6cff2006-11-20 13:48:32 -0500215 __be32 __iomem *irq_deassert;
Brice Goglin0da34b62006-05-23 06:10:15 -0400216 char *mac_addr_string;
217 struct mcp_cmd_response *cmd;
218 dma_addr_t cmd_bus;
Brice Goglin0da34b62006-05-23 06:10:15 -0400219 struct pci_dev *pdev;
220 int msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200221 int msix_enabled;
222 struct msix_entry *msix_vectors;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400223#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200224 int dca_enabled;
225#endif
Al Viro66341ff2007-12-22 18:56:43 +0000226 u32 link_state;
Brice Goglin0da34b62006-05-23 06:10:15 -0400227 unsigned int rdma_tags_available;
228 int intr_coal_delay;
Al Viro40f6cff2006-11-20 13:48:32 -0500229 __be32 __iomem *intr_coal_delay_ptr;
Brice Goglin0da34b62006-05-23 06:10:15 -0400230 int mtrr;
Brice Goglin276e26c2007-03-07 20:02:32 +0100231 int wc_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -0400232 int down_cnt;
233 wait_queue_head_t down_wq;
234 struct work_struct watchdog_work;
235 struct timer_list watchdog_timer;
Brice Goglin0da34b62006-05-23 06:10:15 -0400236 int watchdog_resets;
Brice Goglinb53bef82008-05-09 02:20:03 +0200237 int watchdog_pause;
Brice Goglin0da34b62006-05-23 06:10:15 -0400238 int pause;
239 char *fw_name;
240 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
Brice Goglinc0bf8802008-05-09 02:18:24 +0200241 char *product_code_string;
Brice Goglin0da34b62006-05-23 06:10:15 -0400242 char fw_version[128];
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100243 int fw_ver_major;
244 int fw_ver_minor;
245 int fw_ver_tiny;
246 int adopted_rx_filter_bug;
Brice Goglin0da34b62006-05-23 06:10:15 -0400247 u8 mac_addr[6]; /* eeprom mac address */
248 unsigned long serial_number;
249 int vendor_specific_offset;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400250 int fw_multicast_support;
Brice Goglin4f93fde2007-10-13 12:34:01 +0200251 unsigned long features;
252 u32 max_tso6;
Brice Goglin0da34b62006-05-23 06:10:15 -0400253 u32 read_dma;
254 u32 write_dma;
255 u32 read_write_dma;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400256 u32 link_changes;
257 u32 msg_enable;
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000258 unsigned int board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -0400259};
260
261static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
262static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
Brice Goglin0dcffac2008-05-09 02:21:49 +0200263static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
264static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
Brice Goglin0da34b62006-05-23 06:10:15 -0400265
266static char *myri10ge_fw_name = NULL;
267module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200268MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
Brice Goglin0da34b62006-05-23 06:10:15 -0400269
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000270#define MYRI10GE_MAX_BOARDS 8
271static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
Andrew Gallatin7fe624f2009-04-17 15:45:15 -0700272 {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000273module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
274 0444);
275MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
276
Brice Goglin0da34b62006-05-23 06:10:15 -0400277static int myri10ge_ecrc_enable = 1;
278module_param(myri10ge_ecrc_enable, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200279MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
Brice Goglin0da34b62006-05-23 06:10:15 -0400280
Brice Goglin0da34b62006-05-23 06:10:15 -0400281static int myri10ge_small_bytes = -1; /* -1 == auto */
282module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200283MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
Brice Goglin0da34b62006-05-23 06:10:15 -0400284
285static int myri10ge_msi = 1; /* enable msi by default */
Brice Goglin3621cec2006-12-18 11:51:22 +0100286module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200287MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400288
Brice Goglinf761fae2007-03-21 19:45:56 +0100289static int myri10ge_intr_coal_delay = 75;
Brice Goglin0da34b62006-05-23 06:10:15 -0400290module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200291MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
Brice Goglin0da34b62006-05-23 06:10:15 -0400292
293static int myri10ge_flow_control = 1;
294module_param(myri10ge_flow_control, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200295MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
Brice Goglin0da34b62006-05-23 06:10:15 -0400296
297static int myri10ge_deassert_wait = 1;
298module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
299MODULE_PARM_DESC(myri10ge_deassert_wait,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200300 "Wait when deasserting legacy interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400301
302static int myri10ge_force_firmware = 0;
303module_param(myri10ge_force_firmware, int, S_IRUGO);
304MODULE_PARM_DESC(myri10ge_force_firmware,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200305 "Force firmware to assume aligned completions");
Brice Goglin0da34b62006-05-23 06:10:15 -0400306
Brice Goglin0da34b62006-05-23 06:10:15 -0400307static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
308module_param(myri10ge_initial_mtu, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200309MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
Brice Goglin0da34b62006-05-23 06:10:15 -0400310
311static int myri10ge_napi_weight = 64;
312module_param(myri10ge_napi_weight, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200313MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
Brice Goglin0da34b62006-05-23 06:10:15 -0400314
315static int myri10ge_watchdog_timeout = 1;
316module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200317MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
Brice Goglin0da34b62006-05-23 06:10:15 -0400318
319static int myri10ge_max_irq_loops = 1048576;
320module_param(myri10ge_max_irq_loops, int, S_IRUGO);
321MODULE_PARM_DESC(myri10ge_max_irq_loops,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200322 "Set stuck legacy IRQ detection threshold");
Brice Goglin0da34b62006-05-23 06:10:15 -0400323
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400324#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
325
326static int myri10ge_debug = -1; /* defaults above */
327module_param(myri10ge_debug, int, 0);
328MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
329
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700330static int myri10ge_lro = 1;
331module_param(myri10ge_lro, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200332MODULE_PARM_DESC(myri10ge_lro, "Enable large receive offload");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700333
334static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
335module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200336MODULE_PARM_DESC(myri10ge_lro_max_pkts,
337 "Number of LRO packets to be aggregated");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700338
Brice Goglindd50f332006-12-11 11:25:09 +0100339static int myri10ge_fill_thresh = 256;
340module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200341MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
Brice Goglindd50f332006-12-11 11:25:09 +0100342
Brice Goglinf1811372007-06-11 20:26:31 +0200343static int myri10ge_reset_recover = 1;
344
Brice Goglin0dcffac2008-05-09 02:21:49 +0200345static int myri10ge_max_slices = 1;
346module_param(myri10ge_max_slices, int, S_IRUGO);
347MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
348
349static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
350module_param(myri10ge_rss_hash, int, S_IRUGO);
351MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
352
Brice Goglin981813d2008-05-09 02:22:16 +0200353static int myri10ge_dca = 1;
354module_param(myri10ge_dca, int, S_IRUGO);
355MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
356
Brice Goglin0da34b62006-05-23 06:10:15 -0400357#define MYRI10GE_FW_OFFSET 1024*1024
358#define MYRI10GE_HIGHPART_TO_U32(X) \
359(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
360#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
361
362#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
363
Brice Goglin2f762162007-05-07 23:50:37 +0200364static void myri10ge_set_multicast_list(struct net_device *dev);
Brice Goglin4f93fde2007-10-13 12:34:01 +0200365static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev);
Brice Goglin2f762162007-05-07 23:50:37 +0200366
Brice Goglin62502232006-12-11 11:24:37 +0100367static inline void put_be32(__be32 val, __be32 __iomem * p)
Al Viro40f6cff2006-11-20 13:48:32 -0500368{
Brice Goglin62502232006-12-11 11:24:37 +0100369 __raw_writel((__force __u32) val, (__force void __iomem *)p);
Al Viro40f6cff2006-11-20 13:48:32 -0500370}
371
Brice Goglin59081822009-04-16 02:23:56 +0000372static struct net_device_stats *myri10ge_get_stats(struct net_device *dev);
373
Brice Goglin0da34b62006-05-23 06:10:15 -0400374static int
375myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
376 struct myri10ge_cmd *data, int atomic)
377{
378 struct mcp_cmd *buf;
379 char buf_bytes[sizeof(*buf) + 8];
380 struct mcp_cmd_response *response = mgp->cmd;
Brice Gogline700f9f2006-08-14 17:52:54 -0400381 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
Brice Goglin0da34b62006-05-23 06:10:15 -0400382 u32 dma_low, dma_high, result, value;
383 int sleep_total = 0;
384
385 /* ensure buf is aligned to 8 bytes */
386 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
387
388 buf->data0 = htonl(data->data0);
389 buf->data1 = htonl(data->data1);
390 buf->data2 = htonl(data->data2);
391 buf->cmd = htonl(cmd);
392 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
393 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
394
395 buf->response_addr.low = htonl(dma_low);
396 buf->response_addr.high = htonl(dma_high);
Al Viro40f6cff2006-11-20 13:48:32 -0500397 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400398 mb();
399 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
400
401 /* wait up to 15ms. Longest command is the DMA benchmark,
402 * which is capped at 5ms, but runs from a timeout handler
403 * that runs every 7.8ms. So a 15ms timeout leaves us with
404 * a 2.2ms margin
405 */
406 if (atomic) {
407 /* if atomic is set, do not sleep,
408 * and try to get the completion quickly
409 * (1ms will be enough for those commands) */
410 for (sleep_total = 0;
411 sleep_total < 1000
Al Viro40f6cff2006-11-20 13:48:32 -0500412 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200413 sleep_total += 10) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400414 udelay(10);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200415 mb();
416 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400417 } else {
418 /* use msleep for most command */
419 for (sleep_total = 0;
420 sleep_total < 15
Al Viro40f6cff2006-11-20 13:48:32 -0500421 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400422 sleep_total++)
423 msleep(1);
424 }
425
426 result = ntohl(response->result);
427 value = ntohl(response->data);
428 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
429 if (result == 0) {
430 data->data0 = value;
431 return 0;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400432 } else if (result == MXGEFW_CMD_UNKNOWN) {
433 return -ENOSYS;
Brice Goglin5443e9e2007-05-07 23:52:22 +0200434 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
435 return -E2BIG;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000436 } else if (result == MXGEFW_CMD_ERROR_RANGE &&
437 cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
438 (data->
439 data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
440 0) {
441 return -ERANGE;
Brice Goglin0da34b62006-05-23 06:10:15 -0400442 } else {
443 dev_err(&mgp->pdev->dev,
444 "command %d failed, result = %d\n",
445 cmd, result);
446 return -ENXIO;
447 }
448 }
449
450 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
451 cmd, result);
452 return -EAGAIN;
453}
454
455/*
456 * The eeprom strings on the lanaiX have the format
457 * SN=x\0
458 * MAC=x:x:x:x:x:x\0
459 * PT:ddd mmm xx xx:xx:xx xx\0
460 * PV:ddd mmm xx xx:xx:xx xx\0
461 */
462static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
463{
464 char *ptr, *limit;
465 int i;
466
467 ptr = mgp->eeprom_strings;
468 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
469
470 while (*ptr != '\0' && ptr < limit) {
471 if (memcmp(ptr, "MAC=", 4) == 0) {
472 ptr += 4;
473 mgp->mac_addr_string = ptr;
474 for (i = 0; i < 6; i++) {
475 if ((ptr + 2) > limit)
476 goto abort;
477 mgp->mac_addr[i] =
478 simple_strtoul(ptr, &ptr, 16);
479 ptr += 1;
480 }
481 }
Brice Goglinc0bf8802008-05-09 02:18:24 +0200482 if (memcmp(ptr, "PC=", 3) == 0) {
483 ptr += 3;
484 mgp->product_code_string = ptr;
485 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400486 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
487 ptr += 3;
488 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
489 }
490 while (ptr < limit && *ptr++) ;
491 }
492
493 return 0;
494
495abort:
496 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
497 return -ENXIO;
498}
499
500/*
501 * Enable or disable periodic RDMAs from the host to make certain
502 * chipsets resend dropped PCIe messages
503 */
504
505static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
506{
507 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200508 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400509 u32 dma_low, dma_high;
510 int i;
511
512 /* clear confirmation addr */
513 mgp->cmd->data = 0;
514 mb();
515
516 /* send a rdma command to the PCIe engine, and wait for the
517 * response in the confirmation address. The firmware should
518 * write a -1 there to indicate it is alive and well
519 */
520 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
521 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
522
523 buf[0] = htonl(dma_high); /* confirm addr MSW */
524 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500525 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400526 buf[3] = htonl(dma_high); /* dummy addr MSW */
527 buf[4] = htonl(dma_low); /* dummy addr LSW */
528 buf[5] = htonl(enable); /* enable? */
529
Brice Gogline700f9f2006-08-14 17:52:54 -0400530 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -0400531
532 myri10ge_pio_copy(submit, &buf, sizeof(buf));
533 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
534 msleep(1);
535 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
536 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
537 (enable ? "enable" : "disable"));
538}
539
540static int
541myri10ge_validate_firmware(struct myri10ge_priv *mgp,
542 struct mcp_gen_header *hdr)
543{
544 struct device *dev = &mgp->pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400545
546 /* check firmware type */
547 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
548 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
549 return -EINVAL;
550 }
551
552 /* save firmware version for ethtool */
553 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
554
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100555 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
556 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
Brice Goglin0da34b62006-05-23 06:10:15 -0400557
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100558 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
559 && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400560 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
561 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
562 MXGEFW_VERSION_MINOR);
563 return -EINVAL;
564 }
565 return 0;
566}
567
568static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
569{
570 unsigned crc, reread_crc;
571 const struct firmware *fw;
572 struct device *dev = &mgp->pdev->dev;
David Woodhouseb0d31d62008-05-24 00:00:07 +0100573 unsigned char *fw_readback;
Brice Goglin0da34b62006-05-23 06:10:15 -0400574 struct mcp_gen_header *hdr;
575 size_t hdr_offset;
576 int status;
Brice Gogline4543582006-07-30 00:14:09 -0400577 unsigned i;
Brice Goglin0da34b62006-05-23 06:10:15 -0400578
579 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
580 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
581 mgp->fw_name);
582 status = -EINVAL;
583 goto abort_with_nothing;
584 }
585
586 /* check size */
587
588 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
589 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
590 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
591 status = -EINVAL;
592 goto abort_with_fw;
593 }
594
595 /* check id */
Al Viro40f6cff2006-11-20 13:48:32 -0500596 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400597 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
598 dev_err(dev, "Bad firmware file\n");
599 status = -EINVAL;
600 goto abort_with_fw;
601 }
602 hdr = (void *)(fw->data + hdr_offset);
603
604 status = myri10ge_validate_firmware(mgp, hdr);
605 if (status != 0)
606 goto abort_with_fw;
607
608 crc = crc32(~0, fw->data, fw->size);
Brice Gogline4543582006-07-30 00:14:09 -0400609 for (i = 0; i < fw->size; i += 256) {
610 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
611 fw->data + i,
612 min(256U, (unsigned)(fw->size - i)));
613 mb();
614 readb(mgp->sram);
Brice Goglinb10c0662006-06-08 10:25:00 -0400615 }
David Woodhouseb0d31d62008-05-24 00:00:07 +0100616 fw_readback = vmalloc(fw->size);
617 if (!fw_readback) {
618 status = -ENOMEM;
619 goto abort_with_fw;
620 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400621 /* corruption checking is good for parity recovery and buggy chipset */
David Woodhouseb0d31d62008-05-24 00:00:07 +0100622 memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
623 reread_crc = crc32(~0, fw_readback, fw->size);
624 vfree(fw_readback);
Brice Goglin0da34b62006-05-23 06:10:15 -0400625 if (crc != reread_crc) {
626 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
627 (unsigned)fw->size, reread_crc, crc);
628 status = -EIO;
629 goto abort_with_fw;
630 }
631 *size = (u32) fw->size;
632
633abort_with_fw:
634 release_firmware(fw);
635
636abort_with_nothing:
637 return status;
638}
639
640static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
641{
642 struct mcp_gen_header *hdr;
643 struct device *dev = &mgp->pdev->dev;
644 const size_t bytes = sizeof(struct mcp_gen_header);
645 size_t hdr_offset;
646 int status;
647
648 /* find running firmware header */
Al Viro66341ff2007-12-22 18:56:43 +0000649 hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400650
651 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
652 dev_err(dev, "Running firmware has bad header offset (%d)\n",
653 (int)hdr_offset);
654 return -EIO;
655 }
656
657 /* copy header of running firmware from SRAM to host memory to
658 * validate firmware */
659 hdr = kmalloc(bytes, GFP_KERNEL);
660 if (hdr == NULL) {
661 dev_err(dev, "could not malloc firmware hdr\n");
662 return -ENOMEM;
663 }
664 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
665 status = myri10ge_validate_firmware(mgp, hdr);
666 kfree(hdr);
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100667
668 /* check to see if adopted firmware has bug where adopting
669 * it will cause broadcasts to be filtered unless the NIC
670 * is kept in ALLMULTI mode */
671 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
672 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
673 mgp->adopted_rx_filter_bug = 1;
674 dev_warn(dev, "Adopting fw %d.%d.%d: "
675 "working around rx filter bug\n",
676 mgp->fw_ver_major, mgp->fw_ver_minor,
677 mgp->fw_ver_tiny);
678 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400679 return status;
680}
681
Adrian Bunk0178ec32008-05-20 00:53:00 +0300682static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200683{
684 struct myri10ge_cmd cmd;
685 int status;
686
687 /* probe for IPv6 TSO support */
688 mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
689 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
690 &cmd, 0);
691 if (status == 0) {
692 mgp->max_tso6 = cmd.data0;
693 mgp->features |= NETIF_F_TSO6;
694 }
695
696 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
697 if (status != 0) {
698 dev_err(&mgp->pdev->dev,
699 "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
700 return -ENXIO;
701 }
702
703 mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
704
705 return 0;
706}
707
Brice Goglin0dcffac2008-05-09 02:21:49 +0200708static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
Brice Goglin0da34b62006-05-23 06:10:15 -0400709{
710 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200711 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400712 u32 dma_low, dma_high, size;
713 int status, i;
714
Brice Goglinb10c0662006-06-08 10:25:00 -0400715 size = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400716 status = myri10ge_load_hotplug_firmware(mgp, &size);
717 if (status) {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200718 if (!adopt)
719 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400720 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
721
722 /* Do not attempt to adopt firmware if there
723 * was a bad crc */
724 if (status == -EIO)
725 return status;
726
727 status = myri10ge_adopt_running_firmware(mgp);
728 if (status != 0) {
729 dev_err(&mgp->pdev->dev,
730 "failed to adopt running firmware\n");
731 return status;
732 }
733 dev_info(&mgp->pdev->dev,
734 "Successfully adopted running firmware\n");
Brice Goglinb53bef82008-05-09 02:20:03 +0200735 if (mgp->tx_boundary == 4096) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400736 dev_warn(&mgp->pdev->dev,
737 "Using firmware currently running on NIC"
738 ". For optimal\n");
739 dev_warn(&mgp->pdev->dev,
740 "performance consider loading optimized "
741 "firmware\n");
742 dev_warn(&mgp->pdev->dev, "via hotplug\n");
743 }
744
745 mgp->fw_name = "adopted";
Brice Goglinb53bef82008-05-09 02:20:03 +0200746 mgp->tx_boundary = 2048;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200747 myri10ge_dummy_rdma(mgp, 1);
748 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400749 return status;
750 }
751
752 /* clear confirmation addr */
753 mgp->cmd->data = 0;
754 mb();
755
756 /* send a reload command to the bootstrap MCP, and wait for the
757 * response in the confirmation address. The firmware should
758 * write a -1 there to indicate it is alive and well
759 */
760 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
761 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
762
763 buf[0] = htonl(dma_high); /* confirm addr MSW */
764 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500765 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400766
767 /* FIX: All newest firmware should un-protect the bottom of
768 * the sram before handoff. However, the very first interfaces
769 * do not. Therefore the handoff copy must skip the first 8 bytes
770 */
771 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
772 buf[4] = htonl(size - 8); /* length of code */
773 buf[5] = htonl(8); /* where to copy to */
774 buf[6] = htonl(0); /* where to jump to */
775
Brice Gogline700f9f2006-08-14 17:52:54 -0400776 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
Brice Goglin0da34b62006-05-23 06:10:15 -0400777
778 myri10ge_pio_copy(submit, &buf, sizeof(buf));
779 mb();
780 msleep(1);
781 mb();
782 i = 0;
Brice Goglind93ca2a2008-05-09 02:17:16 +0200783 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
784 msleep(1 << i);
Brice Goglin0da34b62006-05-23 06:10:15 -0400785 i++;
786 }
787 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
788 dev_err(&mgp->pdev->dev, "handoff failed\n");
789 return -ENXIO;
790 }
Brice Goglin9a71db72006-07-21 15:49:32 -0400791 myri10ge_dummy_rdma(mgp, 1);
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200792 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400793
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200794 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400795}
796
797static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
798{
799 struct myri10ge_cmd cmd;
800 int status;
801
802 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
803 | (addr[2] << 8) | addr[3]);
804
805 cmd.data1 = ((addr[4] << 8) | (addr[5]));
806
807 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
808 return status;
809}
810
811static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
812{
813 struct myri10ge_cmd cmd;
814 int status, ctl;
815
816 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
817 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
818
819 if (status) {
820 printk(KERN_ERR
821 "myri10ge: %s: Failed to set flow control mode\n",
822 mgp->dev->name);
823 return status;
824 }
825 mgp->pause = pause;
826 return 0;
827}
828
829static void
830myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
831{
832 struct myri10ge_cmd cmd;
833 int status, ctl;
834
835 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
836 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
837 if (status)
838 printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
839 mgp->dev->name);
840}
841
Brice Goglin0d6ac252007-05-07 23:51:45 +0200842static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
843{
844 struct myri10ge_cmd cmd;
845 int status;
846 u32 len;
847 struct page *dmatest_page;
848 dma_addr_t dmatest_bus;
849 char *test = " ";
850
851 dmatest_page = alloc_page(GFP_KERNEL);
852 if (!dmatest_page)
853 return -ENOMEM;
854 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
855 DMA_BIDIRECTIONAL);
856
857 /* Run a small DMA test.
858 * The magic multipliers to the length tell the firmware
859 * to do DMA read, write, or read+write tests. The
860 * results are returned in cmd.data0. The upper 16
861 * bits or the return is the number of transfers completed.
862 * The lower 16 bits is the time in 0.5us ticks that the
863 * transfers took to complete.
864 */
865
Brice Goglinb53bef82008-05-09 02:20:03 +0200866 len = mgp->tx_boundary;
Brice Goglin0d6ac252007-05-07 23:51:45 +0200867
868 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
869 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
870 cmd.data2 = len * 0x10000;
871 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
872 if (status != 0) {
873 test = "read";
874 goto abort;
875 }
876 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
877 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
878 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
879 cmd.data2 = len * 0x1;
880 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
881 if (status != 0) {
882 test = "write";
883 goto abort;
884 }
885 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
886
887 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
888 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
889 cmd.data2 = len * 0x10001;
890 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
891 if (status != 0) {
892 test = "read/write";
893 goto abort;
894 }
895 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
896 (cmd.data0 & 0xffff);
897
898abort:
899 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
900 put_page(dmatest_page);
901
902 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
903 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
904 test, status);
905
906 return status;
907}
908
Brice Goglin0da34b62006-05-23 06:10:15 -0400909static int myri10ge_reset(struct myri10ge_priv *mgp)
910{
911 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200912 struct myri10ge_slice_state *ss;
913 int i, status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400914 size_t bytes;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400915#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200916 unsigned long dca_tag_off;
917#endif
Brice Goglin0da34b62006-05-23 06:10:15 -0400918
919 /* try to send a reset command to the card to see if it
920 * is alive */
921 memset(&cmd, 0, sizeof(cmd));
922 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
923 if (status != 0) {
924 dev_err(&mgp->pdev->dev, "failed reset\n");
925 return -ENXIO;
926 }
Brice Goglin0d6ac252007-05-07 23:51:45 +0200927
928 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200929 /*
930 * Use non-ndis mcp_slot (eg, 4 bytes total,
931 * no toeplitz hash value returned. Older firmware will
932 * not understand this command, but will use the correct
933 * sized mcp_slot, so we ignore error returns
934 */
935 cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
936 (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400937
938 /* Now exchange information about interrupts */
939
Brice Goglin0dcffac2008-05-09 02:21:49 +0200940 bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
Brice Goglin0da34b62006-05-23 06:10:15 -0400941 cmd.data0 = (u32) bytes;
942 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200943
944 /*
945 * Even though we already know how many slices are supported
946 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
947 * has magic side effects, and must be called after a reset.
948 * It must be called prior to calling any RSS related cmds,
949 * including assigning an interrupt queue for anything but
950 * slice 0. It must also be called *after*
951 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
952 * the firmware to compute offsets.
953 */
954
955 if (mgp->num_slices > 1) {
956
957 /* ask the maximum number of slices it supports */
958 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
959 &cmd, 0);
960 if (status != 0) {
961 dev_err(&mgp->pdev->dev,
962 "failed to get number of slices\n");
963 }
964
965 /*
966 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
967 * to setting up the interrupt queue DMA
968 */
969
970 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000971 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
972 if (mgp->dev->real_num_tx_queues > 1)
973 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200974 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
975 &cmd, 0);
Brice Goglin236bb5e62008-09-28 15:34:21 +0000976
977 /* Firmware older than 1.4.32 only supports multiple
978 * RX queues, so if we get an error, first retry using a
979 * single TX queue before giving up */
980 if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
981 mgp->dev->real_num_tx_queues = 1;
982 cmd.data0 = mgp->num_slices;
983 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
984 status = myri10ge_send_cmd(mgp,
985 MXGEFW_CMD_ENABLE_RSS_QUEUES,
986 &cmd, 0);
987 }
988
Brice Goglin0dcffac2008-05-09 02:21:49 +0200989 if (status != 0) {
990 dev_err(&mgp->pdev->dev,
991 "failed to set number of slices\n");
992
993 return status;
994 }
995 }
996 for (i = 0; i < mgp->num_slices; i++) {
997 ss = &mgp->ss[i];
998 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
999 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
1000 cmd.data2 = i;
1001 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
1002 &cmd, 0);
1003 };
Brice Goglin0da34b62006-05-23 06:10:15 -04001004
1005 status |=
1006 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001007 for (i = 0; i < mgp->num_slices; i++) {
1008 ss = &mgp->ss[i];
1009 ss->irq_claim =
1010 (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
1011 }
Brice Goglindf30a742006-12-18 11:50:40 +01001012 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
1013 &cmd, 0);
1014 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001015
Brice Goglin0da34b62006-05-23 06:10:15 -04001016 status |= myri10ge_send_cmd
1017 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -05001018 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001019 if (status != 0) {
1020 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
1021 return status;
1022 }
Al Viro40f6cff2006-11-20 13:48:32 -05001023 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001024
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001025#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001026 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
1027 dca_tag_off = cmd.data0;
1028 for (i = 0; i < mgp->num_slices; i++) {
1029 ss = &mgp->ss[i];
1030 if (status == 0) {
1031 ss->dca_tag = (__iomem __be32 *)
1032 (mgp->sram + dca_tag_off + 4 * i);
1033 } else {
1034 ss->dca_tag = NULL;
1035 }
1036 }
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001037#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001038
Brice Goglin0da34b62006-05-23 06:10:15 -04001039 /* reset mcp/driver shared state back to 0 */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001040
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001041 mgp->link_changes = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001042 for (i = 0; i < mgp->num_slices; i++) {
1043 ss = &mgp->ss[i];
1044
1045 memset(ss->rx_done.entry, 0, bytes);
1046 ss->tx.req = 0;
1047 ss->tx.done = 0;
1048 ss->tx.pkt_start = 0;
1049 ss->tx.pkt_done = 0;
1050 ss->rx_big.cnt = 0;
1051 ss->rx_small.cnt = 0;
1052 ss->rx_done.idx = 0;
1053 ss->rx_done.cnt = 0;
1054 ss->tx.wake_queue = 0;
1055 ss->tx.stop_queue = 0;
1056 }
1057
Brice Goglin0da34b62006-05-23 06:10:15 -04001058 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001059 myri10ge_change_pause(mgp, mgp->pause);
Brice Goglin2f762162007-05-07 23:50:37 +02001060 myri10ge_set_multicast_list(mgp->dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04001061 return status;
1062}
1063
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001064#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001065static void
1066myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
1067{
1068 ss->cpu = cpu;
1069 ss->cached_dca_tag = tag;
1070 put_be32(htonl(tag), ss->dca_tag);
1071}
1072
1073static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
1074{
1075 int cpu = get_cpu();
1076 int tag;
1077
1078 if (cpu != ss->cpu) {
1079 tag = dca_get_tag(cpu);
1080 if (ss->cached_dca_tag != tag)
1081 myri10ge_write_dca(ss, cpu, tag);
1082 }
1083 put_cpu();
1084}
1085
1086static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
1087{
1088 int err, i;
1089 struct pci_dev *pdev = mgp->pdev;
1090
1091 if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
1092 return;
1093 if (!myri10ge_dca) {
1094 dev_err(&pdev->dev, "dca disabled by administrator\n");
1095 return;
1096 }
1097 err = dca_add_requester(&pdev->dev);
1098 if (err) {
Brice Goglin330554c2008-09-12 19:47:26 +02001099 if (err != -ENODEV)
1100 dev_err(&pdev->dev,
1101 "dca_add_requester() failed, err=%d\n", err);
Brice Goglin981813d2008-05-09 02:22:16 +02001102 return;
1103 }
1104 mgp->dca_enabled = 1;
1105 for (i = 0; i < mgp->num_slices; i++)
1106 myri10ge_write_dca(&mgp->ss[i], -1, 0);
1107}
1108
1109static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
1110{
1111 struct pci_dev *pdev = mgp->pdev;
1112 int err;
1113
1114 if (!mgp->dca_enabled)
1115 return;
1116 mgp->dca_enabled = 0;
1117 err = dca_remove_requester(&pdev->dev);
1118}
1119
1120static int myri10ge_notify_dca_device(struct device *dev, void *data)
1121{
1122 struct myri10ge_priv *mgp;
1123 unsigned long event;
1124
1125 mgp = dev_get_drvdata(dev);
1126 event = *(unsigned long *)data;
1127
1128 if (event == DCA_PROVIDER_ADD)
1129 myri10ge_setup_dca(mgp);
1130 else if (event == DCA_PROVIDER_REMOVE)
1131 myri10ge_teardown_dca(mgp);
1132 return 0;
1133}
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001134#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001135
Brice Goglin0da34b62006-05-23 06:10:15 -04001136static inline void
1137myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
1138 struct mcp_kreq_ether_recv *src)
1139{
Al Viro40f6cff2006-11-20 13:48:32 -05001140 __be32 low;
Brice Goglin0da34b62006-05-23 06:10:15 -04001141
1142 low = src->addr_low;
Yang Hongyang284901a2009-04-06 19:01:15 -07001143 src->addr_low = htonl(DMA_BIT_MASK(32));
Brice Gogline67bda52006-12-05 17:26:27 +01001144 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
1145 mb();
1146 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
Brice Goglin0da34b62006-05-23 06:10:15 -04001147 mb();
1148 src->addr_low = low;
Al Viro40f6cff2006-11-20 13:48:32 -05001149 put_be32(low, &dst->addr_low);
Brice Goglin0da34b62006-05-23 06:10:15 -04001150 mb();
1151}
1152
Al Viro40f6cff2006-11-20 13:48:32 -05001153static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
Brice Goglin0da34b62006-05-23 06:10:15 -04001154{
1155 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
1156
Al Viro40f6cff2006-11-20 13:48:32 -05001157 if ((skb->protocol == htons(ETH_P_8021Q)) &&
Brice Goglin0da34b62006-05-23 06:10:15 -04001158 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
1159 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
1160 skb->csum = hw_csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07001161 skb->ip_summed = CHECKSUM_COMPLETE;
Brice Goglin0da34b62006-05-23 06:10:15 -04001162 }
1163}
1164
Brice Goglindd50f332006-12-11 11:25:09 +01001165static inline void
1166myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
1167 struct skb_frag_struct *rx_frags, int len, int hlen)
1168{
1169 struct skb_frag_struct *skb_frags;
1170
1171 skb->len = skb->data_len = len;
1172 skb->truesize = len + sizeof(struct sk_buff);
1173 /* attach the page(s) */
1174
1175 skb_frags = skb_shinfo(skb)->frags;
1176 while (len > 0) {
1177 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
1178 len -= rx_frags->size;
1179 skb_frags++;
1180 rx_frags++;
1181 skb_shinfo(skb)->nr_frags++;
1182 }
1183
1184 /* pskb_may_pull is not available in irq context, but
1185 * skb_pull() (for ether_pad and eth_type_trans()) requires
1186 * the beginning of the packet in skb_headlen(), move it
1187 * manually */
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -03001188 skb_copy_to_linear_data(skb, va, hlen);
Brice Goglindd50f332006-12-11 11:25:09 +01001189 skb_shinfo(skb)->frags[0].page_offset += hlen;
1190 skb_shinfo(skb)->frags[0].size -= hlen;
1191 skb->data_len -= hlen;
1192 skb->tail += hlen;
1193 skb_pull(skb, MXGEFW_PAD);
1194}
1195
1196static void
1197myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1198 int bytes, int watchdog)
1199{
1200 struct page *page;
1201 int idx;
1202
1203 if (unlikely(rx->watchdog_needed && !watchdog))
1204 return;
1205
1206 /* try to refill entire ring */
1207 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
1208 idx = rx->fill_cnt & rx->mask;
Brice Goglinae8509b2007-04-10 21:21:08 +02001209 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
Brice Goglindd50f332006-12-11 11:25:09 +01001210 /* we can use part of previous page */
1211 get_page(rx->page);
1212 } else {
1213 /* we need a new page */
1214 page =
1215 alloc_pages(GFP_ATOMIC | __GFP_COMP,
1216 MYRI10GE_ALLOC_ORDER);
1217 if (unlikely(page == NULL)) {
1218 if (rx->fill_cnt - rx->cnt < 16)
1219 rx->watchdog_needed = 1;
1220 return;
1221 }
1222 rx->page = page;
1223 rx->page_offset = 0;
1224 rx->bus = pci_map_page(mgp->pdev, page, 0,
1225 MYRI10GE_ALLOC_SIZE,
1226 PCI_DMA_FROMDEVICE);
1227 }
1228 rx->info[idx].page = rx->page;
1229 rx->info[idx].page_offset = rx->page_offset;
1230 /* note that this is the address of the start of the
1231 * page */
1232 pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
1233 rx->shadow[idx].addr_low =
1234 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
1235 rx->shadow[idx].addr_high =
1236 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
1237
1238 /* start next packet on a cacheline boundary */
1239 rx->page_offset += SKB_DATA_ALIGN(bytes);
Brice Goglinae8509b2007-04-10 21:21:08 +02001240
1241#if MYRI10GE_ALLOC_SIZE > 4096
1242 /* don't cross a 4KB boundary */
1243 if ((rx->page_offset >> 12) !=
1244 ((rx->page_offset + bytes - 1) >> 12))
1245 rx->page_offset = (rx->page_offset + 4096) & ~4095;
1246#endif
Brice Goglindd50f332006-12-11 11:25:09 +01001247 rx->fill_cnt++;
1248
1249 /* copy 8 descriptors to the firmware at a time */
1250 if ((idx & 7) == 7) {
Brice Gogline454e7e2008-07-21 10:25:50 +02001251 myri10ge_submit_8rx(&rx->lanai[idx - 7],
1252 &rx->shadow[idx - 7]);
Brice Goglindd50f332006-12-11 11:25:09 +01001253 }
1254 }
1255}
1256
1257static inline void
1258myri10ge_unmap_rx_page(struct pci_dev *pdev,
1259 struct myri10ge_rx_buffer_state *info, int bytes)
1260{
1261 /* unmap the recvd page if we're the only or last user of it */
1262 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1263 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1264 pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
1265 & ~(MYRI10GE_ALLOC_SIZE - 1)),
1266 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1267 }
1268}
1269
1270#define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1271 * page into an skb */
1272
1273static inline int
Brice Goglinb53bef82008-05-09 02:20:03 +02001274myri10ge_rx_done(struct myri10ge_slice_state *ss, struct myri10ge_rx_buf *rx,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001275 int bytes, int len, __wsum csum)
Brice Goglindd50f332006-12-11 11:25:09 +01001276{
Brice Goglinb53bef82008-05-09 02:20:03 +02001277 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglindd50f332006-12-11 11:25:09 +01001278 struct sk_buff *skb;
1279 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
1280 int i, idx, hlen, remainder;
1281 struct pci_dev *pdev = mgp->pdev;
1282 struct net_device *dev = mgp->dev;
1283 u8 *va;
1284
1285 len += MXGEFW_PAD;
1286 idx = rx->cnt & rx->mask;
1287 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1288 prefetch(va);
1289 /* Fill skb_frag_struct(s) with data from our receive */
1290 for (i = 0, remainder = len; remainder > 0; i++) {
1291 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1292 rx_frags[i].page = rx->info[idx].page;
1293 rx_frags[i].page_offset = rx->info[idx].page_offset;
1294 if (remainder < MYRI10GE_ALLOC_SIZE)
1295 rx_frags[i].size = remainder;
1296 else
1297 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1298 rx->cnt++;
1299 idx = rx->cnt & rx->mask;
1300 remainder -= MYRI10GE_ALLOC_SIZE;
1301 }
1302
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001303 if (dev->features & NETIF_F_LRO) {
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001304 rx_frags[0].page_offset += MXGEFW_PAD;
1305 rx_frags[0].size -= MXGEFW_PAD;
1306 len -= MXGEFW_PAD;
Brice Goglinb53bef82008-05-09 02:20:03 +02001307 lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
Brice Goglinb53bef82008-05-09 02:20:03 +02001308 /* opaque, will come back in get_frag_header */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001309 len, len,
Brice Goglinb53bef82008-05-09 02:20:03 +02001310 (void *)(__force unsigned long)csum, csum);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001311
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001312 return 1;
1313 }
1314
Brice Goglindd50f332006-12-11 11:25:09 +01001315 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1316
Brice Gogline636b2e2007-10-13 12:32:21 +02001317 /* allocate an skb to attach the page(s) to. This is done
1318 * after trying LRO, so as to avoid skb allocation overheads */
Brice Goglindd50f332006-12-11 11:25:09 +01001319
1320 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1321 if (unlikely(skb == NULL)) {
Brice Goglind6279c82008-11-20 01:50:04 -08001322 ss->stats.rx_dropped++;
Brice Goglindd50f332006-12-11 11:25:09 +01001323 do {
1324 i--;
1325 put_page(rx_frags[i].page);
1326 } while (i != 0);
1327 return 0;
1328 }
1329
1330 /* Attach the pages to the skb, and trim off any padding */
1331 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1332 if (skb_shinfo(skb)->frags[0].size <= 0) {
1333 put_page(skb_shinfo(skb)->frags[0].page);
1334 skb_shinfo(skb)->nr_frags = 0;
1335 }
1336 skb->protocol = eth_type_trans(skb, dev);
David S. Miller0c8dfc82009-01-27 16:22:32 -08001337 skb_record_rx_queue(skb, ss - &mgp->ss[0]);
Brice Goglindd50f332006-12-11 11:25:09 +01001338
1339 if (mgp->csum_flag) {
1340 if ((skb->protocol == htons(ETH_P_IP)) ||
1341 (skb->protocol == htons(ETH_P_IPV6))) {
1342 skb->csum = csum;
1343 skb->ip_summed = CHECKSUM_COMPLETE;
1344 } else
1345 myri10ge_vlan_ip_csum(skb, csum);
1346 }
1347 netif_receive_skb(skb);
Brice Goglindd50f332006-12-11 11:25:09 +01001348 return 1;
1349}
1350
Brice Goglinb53bef82008-05-09 02:20:03 +02001351static inline void
1352myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
Brice Goglin0da34b62006-05-23 06:10:15 -04001353{
Brice Goglinb53bef82008-05-09 02:20:03 +02001354 struct pci_dev *pdev = ss->mgp->pdev;
1355 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin236bb5e62008-09-28 15:34:21 +00001356 struct netdev_queue *dev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04001357 struct sk_buff *skb;
1358 int idx, len;
Brice Goglin0da34b62006-05-23 06:10:15 -04001359
1360 while (tx->pkt_done != mcp_index) {
1361 idx = tx->done & tx->mask;
1362 skb = tx->info[idx].skb;
1363
1364 /* Mark as free */
1365 tx->info[idx].skb = NULL;
1366 if (tx->info[idx].last) {
1367 tx->pkt_done++;
1368 tx->info[idx].last = 0;
1369 }
1370 tx->done++;
1371 len = pci_unmap_len(&tx->info[idx], len);
1372 pci_unmap_len_set(&tx->info[idx], len, 0);
1373 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001374 ss->stats.tx_bytes += skb->len;
1375 ss->stats.tx_packets++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001376 dev_kfree_skb_irq(skb);
1377 if (len)
1378 pci_unmap_single(pdev,
1379 pci_unmap_addr(&tx->info[idx],
1380 bus), len,
1381 PCI_DMA_TODEVICE);
1382 } else {
1383 if (len)
1384 pci_unmap_page(pdev,
1385 pci_unmap_addr(&tx->info[idx],
1386 bus), len,
1387 PCI_DMA_TODEVICE);
1388 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001389 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00001390
1391 dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
1392 /*
1393 * Make a minimal effort to prevent the NIC from polling an
1394 * idle tx queue. If we can't get the lock we leave the queue
1395 * active. In this case, either a thread was about to start
1396 * using the queue anyway, or we lost a race and the NIC will
1397 * waste some of its resources polling an inactive queue for a
1398 * while.
1399 */
1400
1401 if ((ss->mgp->dev->real_num_tx_queues > 1) &&
1402 __netif_tx_trylock(dev_queue)) {
1403 if (tx->req == tx->done) {
1404 tx->queue_active = 0;
1405 put_be32(htonl(1), tx->send_stop);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01001406 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01001407 mmiowb();
Brice Goglin236bb5e62008-09-28 15:34:21 +00001408 }
1409 __netif_tx_unlock(dev_queue);
1410 }
1411
Brice Goglin0da34b62006-05-23 06:10:15 -04001412 /* start the queue if we've stopped it */
Brice Goglin236bb5e62008-09-28 15:34:21 +00001413 if (netif_tx_queue_stopped(dev_queue)
Brice Goglin0da34b62006-05-23 06:10:15 -04001414 && tx->req - tx->done < (tx->mask >> 1)) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001415 tx->wake_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00001416 netif_tx_wake_queue(dev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04001417 }
1418}
1419
Brice Goglinb53bef82008-05-09 02:20:03 +02001420static inline int
1421myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001422{
Brice Goglinb53bef82008-05-09 02:20:03 +02001423 struct myri10ge_rx_done *rx_done = &ss->rx_done;
1424 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04001425 unsigned long rx_bytes = 0;
1426 unsigned long rx_packets = 0;
1427 unsigned long rx_ok;
1428
1429 int idx = rx_done->idx;
1430 int cnt = rx_done->cnt;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001431 int work_done = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001432 u16 length;
Al Viro40f6cff2006-11-20 13:48:32 -05001433 __wsum checksum;
Brice Goglin0da34b62006-05-23 06:10:15 -04001434
Andrew Gallatinc956a242007-10-31 17:40:06 -04001435 while (rx_done->entry[idx].length != 0 && work_done < budget) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001436 length = ntohs(rx_done->entry[idx].length);
1437 rx_done->entry[idx].length = 0;
Al Viro40f6cff2006-11-20 13:48:32 -05001438 checksum = csum_unfold(rx_done->entry[idx].checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001439 if (length <= mgp->small_bytes)
Brice Goglinb53bef82008-05-09 02:20:03 +02001440 rx_ok = myri10ge_rx_done(ss, &ss->rx_small,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001441 mgp->small_bytes,
1442 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001443 else
Brice Goglinb53bef82008-05-09 02:20:03 +02001444 rx_ok = myri10ge_rx_done(ss, &ss->rx_big,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001445 mgp->big_bytes,
1446 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001447 rx_packets += rx_ok;
1448 rx_bytes += rx_ok * (unsigned long)length;
1449 cnt++;
Brice Goglin014377a2008-05-09 02:20:47 +02001450 idx = cnt & (mgp->max_intr_slots - 1);
Andrew Gallatinc956a242007-10-31 17:40:06 -04001451 work_done++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001452 }
1453 rx_done->idx = idx;
1454 rx_done->cnt = cnt;
Brice Goglinb53bef82008-05-09 02:20:03 +02001455 ss->stats.rx_packets += rx_packets;
1456 ss->stats.rx_bytes += rx_bytes;
Brice Goglinc7dab992006-12-11 11:25:42 +01001457
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001458 if (myri10ge_lro)
1459 lro_flush_all(&rx_done->lro_mgr);
1460
Brice Goglinc7dab992006-12-11 11:25:42 +01001461 /* restock receive rings if needed */
Brice Goglinb53bef82008-05-09 02:20:03 +02001462 if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
1463 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01001464 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglinb53bef82008-05-09 02:20:03 +02001465 if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
1466 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
Brice Goglinc7dab992006-12-11 11:25:42 +01001467
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001468 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001469}
1470
1471static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1472{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001473 struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04001474
1475 if (unlikely(stats->stats_updated)) {
Brice Goglin798a95d2007-06-11 20:26:50 +02001476 unsigned link_up = ntohl(stats->link_up);
1477 if (mgp->link_state != link_up) {
1478 mgp->link_state = link_up;
1479
1480 if (mgp->link_state == MXGEFW_LINK_UP) {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001481 if (netif_msg_link(mgp))
1482 printk(KERN_INFO
1483 "myri10ge: %s: link up\n",
1484 mgp->dev->name);
Brice Goglin0da34b62006-05-23 06:10:15 -04001485 netif_carrier_on(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001486 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001487 } else {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001488 if (netif_msg_link(mgp))
1489 printk(KERN_INFO
Brice Goglin798a95d2007-06-11 20:26:50 +02001490 "myri10ge: %s: link %s\n",
1491 mgp->dev->name,
1492 (link_up == MXGEFW_LINK_MYRINET ?
1493 "mismatch (Myrinet detected)" :
1494 "down"));
Brice Goglin0da34b62006-05-23 06:10:15 -04001495 netif_carrier_off(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001496 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001497 }
1498 }
1499 if (mgp->rdma_tags_available !=
Brice Goglinb53bef82008-05-09 02:20:03 +02001500 ntohl(stats->rdma_tags_available)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001501 mgp->rdma_tags_available =
Brice Goglinb53bef82008-05-09 02:20:03 +02001502 ntohl(stats->rdma_tags_available);
Brice Goglin0da34b62006-05-23 06:10:15 -04001503 printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
1504 "%d tags left\n", mgp->dev->name,
1505 mgp->rdma_tags_available);
1506 }
1507 mgp->down_cnt += stats->link_down;
1508 if (stats->link_down)
1509 wake_up(&mgp->down_wq);
1510 }
1511}
1512
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001513static int myri10ge_poll(struct napi_struct *napi, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001514{
Brice Goglinb53bef82008-05-09 02:20:03 +02001515 struct myri10ge_slice_state *ss =
1516 container_of(napi, struct myri10ge_slice_state, napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001517 int work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001518
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001519#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001520 if (ss->mgp->dca_enabled)
1521 myri10ge_update_dca(ss);
1522#endif
1523
Brice Goglin0da34b62006-05-23 06:10:15 -04001524 /* process as many rx events as NAPI will allow */
Brice Goglinb53bef82008-05-09 02:20:03 +02001525 work_done = myri10ge_clean_rx_done(ss, budget);
Brice Goglin0da34b62006-05-23 06:10:15 -04001526
David S. Miller4ec24112008-01-07 20:48:21 -08001527 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001528 napi_complete(napi);
Brice Goglinb53bef82008-05-09 02:20:03 +02001529 put_be32(htonl(3), ss->irq_claim);
Brice Goglin0da34b62006-05-23 06:10:15 -04001530 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001531 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001532}
1533
David Howells7d12e782006-10-05 14:55:46 +01001534static irqreturn_t myri10ge_intr(int irq, void *arg)
Brice Goglin0da34b62006-05-23 06:10:15 -04001535{
Brice Goglinb53bef82008-05-09 02:20:03 +02001536 struct myri10ge_slice_state *ss = arg;
1537 struct myri10ge_priv *mgp = ss->mgp;
1538 struct mcp_irq_data *stats = ss->fw_stats;
1539 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04001540 u32 send_done_count;
1541 int i;
1542
Brice Goglin236bb5e62008-09-28 15:34:21 +00001543 /* an interrupt on a non-zero receive-only slice is implicitly
1544 * valid since MSI-X irqs are not shared */
1545 if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001546 napi_schedule(&ss->napi);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001547 return (IRQ_HANDLED);
1548 }
1549
Brice Goglin0da34b62006-05-23 06:10:15 -04001550 /* make sure it is our IRQ, and that the DMA has finished */
1551 if (unlikely(!stats->valid))
1552 return (IRQ_NONE);
1553
1554 /* low bit indicates receives are present, so schedule
1555 * napi poll handler */
1556 if (stats->valid & 1)
Ben Hutchings288379f2009-01-19 16:43:59 -08001557 napi_schedule(&ss->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04001558
Brice Goglin0dcffac2008-05-09 02:21:49 +02001559 if (!mgp->msi_enabled && !mgp->msix_enabled) {
Al Viro40f6cff2006-11-20 13:48:32 -05001560 put_be32(0, mgp->irq_deassert);
Brice Goglin0da34b62006-05-23 06:10:15 -04001561 if (!myri10ge_deassert_wait)
1562 stats->valid = 0;
1563 mb();
1564 } else
1565 stats->valid = 0;
1566
1567 /* Wait for IRQ line to go low, if using INTx */
1568 i = 0;
1569 while (1) {
1570 i++;
1571 /* check for transmit completes and receives */
1572 send_done_count = ntohl(stats->send_done_count);
1573 if (send_done_count != tx->pkt_done)
Brice Goglinb53bef82008-05-09 02:20:03 +02001574 myri10ge_tx_done(ss, (int)send_done_count);
Brice Goglin0da34b62006-05-23 06:10:15 -04001575 if (unlikely(i > myri10ge_max_irq_loops)) {
1576 printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
1577 mgp->dev->name);
1578 stats->valid = 0;
1579 schedule_work(&mgp->watchdog_work);
1580 }
1581 if (likely(stats->valid == 0))
1582 break;
1583 cpu_relax();
1584 barrier();
1585 }
1586
Brice Goglin236bb5e62008-09-28 15:34:21 +00001587 /* Only slice 0 updates stats */
1588 if (ss == mgp->ss)
1589 myri10ge_check_statblock(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04001590
Brice Goglinb53bef82008-05-09 02:20:03 +02001591 put_be32(htonl(3), ss->irq_claim + 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04001592 return (IRQ_HANDLED);
1593}
1594
1595static int
1596myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1597{
Brice Goglinc0bf8802008-05-09 02:18:24 +02001598 struct myri10ge_priv *mgp = netdev_priv(netdev);
1599 char *ptr;
1600 int i;
1601
Brice Goglin0da34b62006-05-23 06:10:15 -04001602 cmd->autoneg = AUTONEG_DISABLE;
1603 cmd->speed = SPEED_10000;
1604 cmd->duplex = DUPLEX_FULL;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001605
1606 /*
1607 * parse the product code to deterimine the interface type
1608 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1609 * after the 3rd dash in the driver's cached copy of the
1610 * EEPROM's product code string.
1611 */
1612 ptr = mgp->product_code_string;
1613 if (ptr == NULL) {
1614 printk(KERN_ERR "myri10ge: %s: Missing product code\n",
Brice Goglin99f5f872008-05-09 02:19:08 +02001615 netdev->name);
Brice Goglinc0bf8802008-05-09 02:18:24 +02001616 return 0;
1617 }
1618 for (i = 0; i < 3; i++, ptr++) {
1619 ptr = strchr(ptr, '-');
1620 if (ptr == NULL) {
1621 printk(KERN_ERR "myri10ge: %s: Invalid product "
1622 "code %s\n", netdev->name,
1623 mgp->product_code_string);
1624 return 0;
1625 }
1626 }
1627 if (*ptr == 'R' || *ptr == 'Q') {
1628 /* We've found either an XFP or quad ribbon fiber */
1629 cmd->port = PORT_FIBRE;
1630 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001631 return 0;
1632}
1633
1634static void
1635myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1636{
1637 struct myri10ge_priv *mgp = netdev_priv(netdev);
1638
1639 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1640 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1641 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1642 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1643}
1644
1645static int
1646myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1647{
1648 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001649
Brice Goglin0da34b62006-05-23 06:10:15 -04001650 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1651 return 0;
1652}
1653
1654static int
1655myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1656{
1657 struct myri10ge_priv *mgp = netdev_priv(netdev);
1658
1659 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
Al Viro40f6cff2006-11-20 13:48:32 -05001660 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001661 return 0;
1662}
1663
1664static void
1665myri10ge_get_pauseparam(struct net_device *netdev,
1666 struct ethtool_pauseparam *pause)
1667{
1668 struct myri10ge_priv *mgp = netdev_priv(netdev);
1669
1670 pause->autoneg = 0;
1671 pause->rx_pause = mgp->pause;
1672 pause->tx_pause = mgp->pause;
1673}
1674
1675static int
1676myri10ge_set_pauseparam(struct net_device *netdev,
1677 struct ethtool_pauseparam *pause)
1678{
1679 struct myri10ge_priv *mgp = netdev_priv(netdev);
1680
1681 if (pause->tx_pause != mgp->pause)
1682 return myri10ge_change_pause(mgp, pause->tx_pause);
1683 if (pause->rx_pause != mgp->pause)
1684 return myri10ge_change_pause(mgp, pause->tx_pause);
1685 if (pause->autoneg != 0)
1686 return -EINVAL;
1687 return 0;
1688}
1689
1690static void
1691myri10ge_get_ringparam(struct net_device *netdev,
1692 struct ethtool_ringparam *ring)
1693{
1694 struct myri10ge_priv *mgp = netdev_priv(netdev);
1695
Brice Goglin0dcffac2008-05-09 02:21:49 +02001696 ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
1697 ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001698 ring->rx_jumbo_max_pending = 0;
Brice Goglin6498be32009-04-16 17:56:57 -07001699 ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001700 ring->rx_mini_pending = ring->rx_mini_max_pending;
1701 ring->rx_pending = ring->rx_max_pending;
1702 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1703 ring->tx_pending = ring->tx_max_pending;
1704}
1705
1706static u32 myri10ge_get_rx_csum(struct net_device *netdev)
1707{
1708 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001709
Brice Goglin0da34b62006-05-23 06:10:15 -04001710 if (mgp->csum_flag)
1711 return 1;
1712 else
1713 return 0;
1714}
1715
1716static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
1717{
1718 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001719 int err = 0;
Brice Goglin99f5f872008-05-09 02:19:08 +02001720
Brice Goglin0da34b62006-05-23 06:10:15 -04001721 if (csum_enabled)
1722 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001723 else {
1724 u32 flags = ethtool_op_get_flags(netdev);
1725 err = ethtool_op_set_flags(netdev, (flags & ~ETH_FLAG_LRO));
Brice Goglin0da34b62006-05-23 06:10:15 -04001726 mgp->csum_flag = 0;
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001727
1728 }
1729 return err;
Brice Goglin0da34b62006-05-23 06:10:15 -04001730}
1731
Brice Goglin4f93fde2007-10-13 12:34:01 +02001732static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled)
1733{
1734 struct myri10ge_priv *mgp = netdev_priv(netdev);
1735 unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO);
1736
1737 if (tso_enabled)
1738 netdev->features |= flags;
1739 else
1740 netdev->features &= ~flags;
1741 return 0;
1742}
1743
Brice Goglinb53bef82008-05-09 02:20:03 +02001744static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001745 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1746 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1747 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1748 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1749 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1750 "tx_heartbeat_errors", "tx_window_errors",
1751 /* device-specific stats */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001752 "tx_boundary", "WC", "irq", "MSI", "MSIX",
Brice Goglin0da34b62006-05-23 06:10:15 -04001753 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
Brice Goglinb53bef82008-05-09 02:20:03 +02001754 "serial_number", "watchdog_resets",
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001755#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin9a6b3b52008-09-12 19:48:06 +02001756 "dca_capable_firmware", "dca_device_present",
Brice Goglin981813d2008-05-09 02:22:16 +02001757#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001758 "link_changes", "link_up", "dropped_link_overflow",
Brice Goglincee505d2007-05-07 23:49:25 +02001759 "dropped_link_error_or_filtered",
1760 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1761 "dropped_unicast_filtered", "dropped_multicast_filtered",
Brice Goglin0da34b62006-05-23 06:10:15 -04001762 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
Brice Goglinb53bef82008-05-09 02:20:03 +02001763 "dropped_no_big_buffer"
1764};
1765
1766static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
1767 "----------- slice ---------",
1768 "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1769 "rx_small_cnt", "rx_big_cnt",
1770 "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
1771 "LRO flushed",
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001772 "LRO avg aggr", "LRO no_desc"
Brice Goglin0da34b62006-05-23 06:10:15 -04001773};
1774
1775#define MYRI10GE_NET_STATS_LEN 21
Brice Goglinb53bef82008-05-09 02:20:03 +02001776#define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
1777#define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
Brice Goglin0da34b62006-05-23 06:10:15 -04001778
1779static void
1780myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1781{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001782 struct myri10ge_priv *mgp = netdev_priv(netdev);
1783 int i;
1784
Brice Goglin0da34b62006-05-23 06:10:15 -04001785 switch (stringset) {
1786 case ETH_SS_STATS:
Brice Goglinb53bef82008-05-09 02:20:03 +02001787 memcpy(data, *myri10ge_gstrings_main_stats,
1788 sizeof(myri10ge_gstrings_main_stats));
1789 data += sizeof(myri10ge_gstrings_main_stats);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001790 for (i = 0; i < mgp->num_slices; i++) {
1791 memcpy(data, *myri10ge_gstrings_slice_stats,
1792 sizeof(myri10ge_gstrings_slice_stats));
1793 data += sizeof(myri10ge_gstrings_slice_stats);
1794 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001795 break;
1796 }
1797}
1798
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001799static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
Brice Goglin0da34b62006-05-23 06:10:15 -04001800{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001801 struct myri10ge_priv *mgp = netdev_priv(netdev);
1802
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001803 switch (sset) {
1804 case ETH_SS_STATS:
Brice Goglin0dcffac2008-05-09 02:21:49 +02001805 return MYRI10GE_MAIN_STATS_LEN +
1806 mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001807 default:
1808 return -EOPNOTSUPP;
1809 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001810}
1811
1812static void
1813myri10ge_get_ethtool_stats(struct net_device *netdev,
1814 struct ethtool_stats *stats, u64 * data)
1815{
1816 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglinb53bef82008-05-09 02:20:03 +02001817 struct myri10ge_slice_state *ss;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001818 int slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001819 int i;
1820
Brice Goglin59081822009-04-16 02:23:56 +00001821 /* force stats update */
1822 (void)myri10ge_get_stats(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04001823 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1824 data[i] = ((unsigned long *)&mgp->stats)[i];
1825
Brice Goglinb53bef82008-05-09 02:20:03 +02001826 data[i++] = (unsigned int)mgp->tx_boundary;
Brice Goglin276e26c2007-03-07 20:02:32 +01001827 data[i++] = (unsigned int)mgp->wc_enabled;
Brice Goglin2c1a1082006-07-03 18:16:46 -04001828 data[i++] = (unsigned int)mgp->pdev->irq;
1829 data[i++] = (unsigned int)mgp->msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001830 data[i++] = (unsigned int)mgp->msix_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04001831 data[i++] = (unsigned int)mgp->read_dma;
1832 data[i++] = (unsigned int)mgp->write_dma;
1833 data[i++] = (unsigned int)mgp->read_write_dma;
1834 data[i++] = (unsigned int)mgp->serial_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04001835 data[i++] = (unsigned int)mgp->watchdog_resets;
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001836#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001837 data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
1838 data[i++] = (unsigned int)(mgp->dca_enabled);
1839#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001840 data[i++] = (unsigned int)mgp->link_changes;
Brice Goglinb53bef82008-05-09 02:20:03 +02001841
1842 /* firmware stats are useful only in the first slice */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001843 ss = &mgp->ss[0];
Brice Goglinb53bef82008-05-09 02:20:03 +02001844 data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
1845 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
Brice Goglin0da34b62006-05-23 06:10:15 -04001846 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001847 (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
1848 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
1849 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
1850 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
1851 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
Brice Goglincee505d2007-05-07 23:49:25 +02001852 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001853 (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
1854 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
1855 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
1856 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
1857 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
1858
Brice Goglin0dcffac2008-05-09 02:21:49 +02001859 for (slice = 0; slice < mgp->num_slices; slice++) {
1860 ss = &mgp->ss[slice];
1861 data[i++] = slice;
1862 data[i++] = (unsigned int)ss->tx.pkt_start;
1863 data[i++] = (unsigned int)ss->tx.pkt_done;
1864 data[i++] = (unsigned int)ss->tx.req;
1865 data[i++] = (unsigned int)ss->tx.done;
1866 data[i++] = (unsigned int)ss->rx_small.cnt;
1867 data[i++] = (unsigned int)ss->rx_big.cnt;
1868 data[i++] = (unsigned int)ss->tx.wake_queue;
1869 data[i++] = (unsigned int)ss->tx.stop_queue;
1870 data[i++] = (unsigned int)ss->tx.linearized;
1871 data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
1872 data[i++] = ss->rx_done.lro_mgr.stats.flushed;
1873 if (ss->rx_done.lro_mgr.stats.flushed)
1874 data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
1875 ss->rx_done.lro_mgr.stats.flushed;
1876 else
1877 data[i++] = 0;
1878 data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
1879 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001880}
1881
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001882static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1883{
1884 struct myri10ge_priv *mgp = netdev_priv(netdev);
1885 mgp->msg_enable = value;
1886}
1887
1888static u32 myri10ge_get_msglevel(struct net_device *netdev)
1889{
1890 struct myri10ge_priv *mgp = netdev_priv(netdev);
1891 return mgp->msg_enable;
1892}
1893
Jeff Garzik7282d492006-09-13 14:30:00 -04001894static const struct ethtool_ops myri10ge_ethtool_ops = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001895 .get_settings = myri10ge_get_settings,
1896 .get_drvinfo = myri10ge_get_drvinfo,
1897 .get_coalesce = myri10ge_get_coalesce,
1898 .set_coalesce = myri10ge_set_coalesce,
1899 .get_pauseparam = myri10ge_get_pauseparam,
1900 .set_pauseparam = myri10ge_set_pauseparam,
1901 .get_ringparam = myri10ge_get_ringparam,
1902 .get_rx_csum = myri10ge_get_rx_csum,
1903 .set_rx_csum = myri10ge_set_rx_csum,
Brice Goglinb10c0662006-06-08 10:25:00 -04001904 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Brice Goglin0da34b62006-05-23 06:10:15 -04001905 .set_sg = ethtool_op_set_sg,
Brice Goglin4f93fde2007-10-13 12:34:01 +02001906 .set_tso = myri10ge_set_tso,
Brice Goglin6ffdd072007-05-30 21:13:59 +02001907 .get_link = ethtool_op_get_link,
Brice Goglin0da34b62006-05-23 06:10:15 -04001908 .get_strings = myri10ge_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001909 .get_sset_count = myri10ge_get_sset_count,
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001910 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1911 .set_msglevel = myri10ge_set_msglevel,
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001912 .get_msglevel = myri10ge_get_msglevel,
1913 .get_flags = ethtool_op_get_flags,
1914 .set_flags = ethtool_op_set_flags
Brice Goglin0da34b62006-05-23 06:10:15 -04001915};
1916
Brice Goglinb53bef82008-05-09 02:20:03 +02001917static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04001918{
Brice Goglinb53bef82008-05-09 02:20:03 +02001919 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04001920 struct myri10ge_cmd cmd;
Brice Goglinb53bef82008-05-09 02:20:03 +02001921 struct net_device *dev = mgp->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04001922 int tx_ring_size, rx_ring_size;
1923 int tx_ring_entries, rx_ring_entries;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001924 int i, slice, status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001925 size_t bytes;
1926
Brice Goglin0da34b62006-05-23 06:10:15 -04001927 /* get ring sizes */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001928 slice = ss - mgp->ss;
1929 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001930 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1931 tx_ring_size = cmd.data0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001932 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001933 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
Brice Goglin355c7262007-03-07 19:59:52 +01001934 if (status != 0)
1935 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001936 rx_ring_size = cmd.data0;
1937
1938 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1939 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
Brice Goglinb53bef82008-05-09 02:20:03 +02001940 ss->tx.mask = tx_ring_entries - 1;
1941 ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001942
Brice Goglin355c7262007-03-07 19:59:52 +01001943 status = -ENOMEM;
1944
Brice Goglin0da34b62006-05-23 06:10:15 -04001945 /* allocate the host shadow rings */
1946
1947 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
Brice Goglinb53bef82008-05-09 02:20:03 +02001948 * sizeof(*ss->tx.req_list);
1949 ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1950 if (ss->tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001951 goto abort_with_nothing;
1952
1953 /* ensure req_list entries are aligned to 8 bytes */
Brice Goglinb53bef82008-05-09 02:20:03 +02001954 ss->tx.req_list = (struct mcp_kreq_ether_send *)
1955 ALIGN((unsigned long)ss->tx.req_bytes, 8);
Brice Goglin236bb5e62008-09-28 15:34:21 +00001956 ss->tx.queue_active = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001957
Brice Goglinb53bef82008-05-09 02:20:03 +02001958 bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
1959 ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1960 if (ss->rx_small.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001961 goto abort_with_tx_req_bytes;
1962
Brice Goglinb53bef82008-05-09 02:20:03 +02001963 bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
1964 ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1965 if (ss->rx_big.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001966 goto abort_with_rx_small_shadow;
1967
1968 /* allocate the host info rings */
1969
Brice Goglinb53bef82008-05-09 02:20:03 +02001970 bytes = tx_ring_entries * sizeof(*ss->tx.info);
1971 ss->tx.info = kzalloc(bytes, GFP_KERNEL);
1972 if (ss->tx.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001973 goto abort_with_rx_big_shadow;
1974
Brice Goglinb53bef82008-05-09 02:20:03 +02001975 bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
1976 ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1977 if (ss->rx_small.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001978 goto abort_with_tx_info;
1979
Brice Goglinb53bef82008-05-09 02:20:03 +02001980 bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
1981 ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1982 if (ss->rx_big.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001983 goto abort_with_rx_small_info;
1984
1985 /* Fill the receive rings */
Brice Goglinb53bef82008-05-09 02:20:03 +02001986 ss->rx_big.cnt = 0;
1987 ss->rx_small.cnt = 0;
1988 ss->rx_big.fill_cnt = 0;
1989 ss->rx_small.fill_cnt = 0;
1990 ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
1991 ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
1992 ss->rx_small.watchdog_needed = 0;
1993 ss->rx_big.watchdog_needed = 0;
1994 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01001995 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001996
Brice Goglinb53bef82008-05-09 02:20:03 +02001997 if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02001998 printk(KERN_ERR
1999 "myri10ge: %s:slice-%d: alloced only %d small bufs\n",
2000 dev->name, slice, ss->rx_small.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01002001 goto abort_with_rx_small_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04002002 }
2003
Brice Goglinb53bef82008-05-09 02:20:03 +02002004 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
2005 if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02002006 printk(KERN_ERR
2007 "myri10ge: %s:slice-%d: alloced only %d big bufs\n",
2008 dev->name, slice, ss->rx_big.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01002009 goto abort_with_rx_big_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04002010 }
2011
2012 return 0;
2013
2014abort_with_rx_big_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002015 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2016 int idx = i & ss->rx_big.mask;
2017 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002018 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002019 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002020 }
2021
2022abort_with_rx_small_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002023 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2024 int idx = i & ss->rx_small.mask;
2025 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002026 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002027 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002028 }
Brice Goglinc7dab992006-12-11 11:25:42 +01002029
Brice Goglinb53bef82008-05-09 02:20:03 +02002030 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002031
2032abort_with_rx_small_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002033 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002034
2035abort_with_tx_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002036 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002037
2038abort_with_rx_big_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002039 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002040
2041abort_with_rx_small_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002042 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002043
2044abort_with_tx_req_bytes:
Brice Goglinb53bef82008-05-09 02:20:03 +02002045 kfree(ss->tx.req_bytes);
2046 ss->tx.req_bytes = NULL;
2047 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002048
2049abort_with_nothing:
2050 return status;
2051}
2052
Brice Goglinb53bef82008-05-09 02:20:03 +02002053static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04002054{
Brice Goglinb53bef82008-05-09 02:20:03 +02002055 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04002056 struct sk_buff *skb;
2057 struct myri10ge_tx_buf *tx;
2058 int i, len, idx;
2059
Brice Goglin0dcffac2008-05-09 02:21:49 +02002060 /* If not allocated, skip it */
2061 if (ss->tx.req_list == NULL)
2062 return;
2063
Brice Goglinb53bef82008-05-09 02:20:03 +02002064 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2065 idx = i & ss->rx_big.mask;
2066 if (i == ss->rx_big.fill_cnt - 1)
2067 ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
2068 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002069 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002070 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002071 }
2072
Brice Goglinb53bef82008-05-09 02:20:03 +02002073 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2074 idx = i & ss->rx_small.mask;
2075 if (i == ss->rx_small.fill_cnt - 1)
2076 ss->rx_small.info[idx].page_offset =
Brice Goglinc7dab992006-12-11 11:25:42 +01002077 MYRI10GE_ALLOC_SIZE;
Brice Goglinb53bef82008-05-09 02:20:03 +02002078 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002079 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002080 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002081 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002082 tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002083 while (tx->done != tx->req) {
2084 idx = tx->done & tx->mask;
2085 skb = tx->info[idx].skb;
2086
2087 /* Mark as free */
2088 tx->info[idx].skb = NULL;
2089 tx->done++;
2090 len = pci_unmap_len(&tx->info[idx], len);
2091 pci_unmap_len_set(&tx->info[idx], len, 0);
2092 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002093 ss->stats.tx_dropped++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002094 dev_kfree_skb_any(skb);
2095 if (len)
2096 pci_unmap_single(mgp->pdev,
2097 pci_unmap_addr(&tx->info[idx],
2098 bus), len,
2099 PCI_DMA_TODEVICE);
2100 } else {
2101 if (len)
2102 pci_unmap_page(mgp->pdev,
2103 pci_unmap_addr(&tx->info[idx],
2104 bus), len,
2105 PCI_DMA_TODEVICE);
2106 }
2107 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002108 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002109
Brice Goglinb53bef82008-05-09 02:20:03 +02002110 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002111
Brice Goglinb53bef82008-05-09 02:20:03 +02002112 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002113
Brice Goglinb53bef82008-05-09 02:20:03 +02002114 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002115
Brice Goglinb53bef82008-05-09 02:20:03 +02002116 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002117
Brice Goglinb53bef82008-05-09 02:20:03 +02002118 kfree(ss->tx.req_bytes);
2119 ss->tx.req_bytes = NULL;
2120 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002121}
2122
Brice Goglindf30a742006-12-18 11:50:40 +01002123static int myri10ge_request_irq(struct myri10ge_priv *mgp)
2124{
2125 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002126 struct myri10ge_slice_state *ss;
2127 struct net_device *netdev = mgp->dev;
2128 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002129 int status;
2130
Brice Goglin0dcffac2008-05-09 02:21:49 +02002131 mgp->msi_enabled = 0;
2132 mgp->msix_enabled = 0;
2133 status = 0;
Brice Goglindf30a742006-12-18 11:50:40 +01002134 if (myri10ge_msi) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02002135 if (mgp->num_slices > 1) {
2136 status =
2137 pci_enable_msix(pdev, mgp->msix_vectors,
2138 mgp->num_slices);
2139 if (status == 0) {
2140 mgp->msix_enabled = 1;
2141 } else {
2142 dev_err(&pdev->dev,
2143 "Error %d setting up MSI-X\n", status);
2144 return status;
2145 }
2146 }
2147 if (mgp->msix_enabled == 0) {
2148 status = pci_enable_msi(pdev);
2149 if (status != 0) {
2150 dev_err(&pdev->dev,
2151 "Error %d setting up MSI; falling back to xPIC\n",
2152 status);
2153 } else {
2154 mgp->msi_enabled = 1;
2155 }
2156 }
Brice Goglindf30a742006-12-18 11:50:40 +01002157 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002158 if (mgp->msix_enabled) {
2159 for (i = 0; i < mgp->num_slices; i++) {
2160 ss = &mgp->ss[i];
2161 snprintf(ss->irq_desc, sizeof(ss->irq_desc),
2162 "%s:slice-%d", netdev->name, i);
2163 status = request_irq(mgp->msix_vectors[i].vector,
2164 myri10ge_intr, 0, ss->irq_desc,
2165 ss);
2166 if (status != 0) {
2167 dev_err(&pdev->dev,
2168 "slice %d failed to allocate IRQ\n", i);
2169 i--;
2170 while (i >= 0) {
2171 free_irq(mgp->msix_vectors[i].vector,
2172 &mgp->ss[i]);
2173 i--;
2174 }
2175 pci_disable_msix(pdev);
2176 return status;
2177 }
2178 }
2179 } else {
2180 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
2181 mgp->dev->name, &mgp->ss[0]);
2182 if (status != 0) {
2183 dev_err(&pdev->dev, "failed to allocate IRQ\n");
2184 if (mgp->msi_enabled)
2185 pci_disable_msi(pdev);
2186 }
Brice Goglindf30a742006-12-18 11:50:40 +01002187 }
2188 return status;
2189}
2190
2191static void myri10ge_free_irq(struct myri10ge_priv *mgp)
2192{
2193 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002194 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002195
Brice Goglin0dcffac2008-05-09 02:21:49 +02002196 if (mgp->msix_enabled) {
2197 for (i = 0; i < mgp->num_slices; i++)
2198 free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
2199 } else {
2200 free_irq(pdev->irq, &mgp->ss[0]);
2201 }
Brice Goglindf30a742006-12-18 11:50:40 +01002202 if (mgp->msi_enabled)
2203 pci_disable_msi(pdev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002204 if (mgp->msix_enabled)
2205 pci_disable_msix(pdev);
Brice Goglindf30a742006-12-18 11:50:40 +01002206}
2207
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002208static int
2209myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
2210 void **ip_hdr, void **tcpudp_hdr,
2211 u64 * hdr_flags, void *priv)
2212{
2213 struct ethhdr *eh;
2214 struct vlan_ethhdr *veh;
2215 struct iphdr *iph;
2216 u8 *va = page_address(frag->page) + frag->page_offset;
2217 unsigned long ll_hlen;
Al Viro66341ff2007-12-22 18:56:43 +00002218 /* passed opaque through lro_receive_frags() */
2219 __wsum csum = (__force __wsum) (unsigned long)priv;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002220
2221 /* find the mac header, aborting if not IPv4 */
2222
2223 eh = (struct ethhdr *)va;
2224 *mac_hdr = eh;
2225 ll_hlen = ETH_HLEN;
2226 if (eh->h_proto != htons(ETH_P_IP)) {
2227 if (eh->h_proto == htons(ETH_P_8021Q)) {
2228 veh = (struct vlan_ethhdr *)va;
2229 if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
2230 return -1;
2231
2232 ll_hlen += VLAN_HLEN;
2233
2234 /*
2235 * HW checksum starts ETH_HLEN bytes into
2236 * frame, so we must subtract off the VLAN
2237 * header's checksum before csum can be used
2238 */
2239 csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
2240 VLAN_HLEN, 0));
2241 } else {
2242 return -1;
2243 }
2244 }
2245 *hdr_flags = LRO_IPV4;
2246
2247 iph = (struct iphdr *)(va + ll_hlen);
2248 *ip_hdr = iph;
2249 if (iph->protocol != IPPROTO_TCP)
2250 return -1;
Brice Goglinbcb09dc2008-12-09 00:14:27 -08002251 if (iph->frag_off & htons(IP_MF | IP_OFFSET))
2252 return -1;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002253 *hdr_flags |= LRO_TCP;
2254 *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
2255
2256 /* verify the IP checksum */
2257 if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
2258 return -1;
2259
2260 /* verify the checksum */
2261 if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
2262 ntohs(iph->tot_len) - (iph->ihl << 2),
2263 IPPROTO_TCP, csum)))
2264 return -1;
2265
2266 return 0;
2267}
2268
Brice Goglin77929732008-05-09 02:21:10 +02002269static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
2270{
2271 struct myri10ge_cmd cmd;
2272 struct myri10ge_slice_state *ss;
2273 int status;
2274
2275 ss = &mgp->ss[slice];
Brice Goglin236bb5e62008-09-28 15:34:21 +00002276 status = 0;
2277 if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
2278 cmd.data0 = slice;
2279 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
2280 &cmd, 0);
2281 ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
2282 (mgp->sram + cmd.data0);
2283 }
Brice Goglin77929732008-05-09 02:21:10 +02002284 cmd.data0 = slice;
2285 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
2286 &cmd, 0);
2287 ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
2288 (mgp->sram + cmd.data0);
2289
2290 cmd.data0 = slice;
2291 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
2292 ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
2293 (mgp->sram + cmd.data0);
2294
Brice Goglin236bb5e62008-09-28 15:34:21 +00002295 ss->tx.send_go = (__iomem __be32 *)
2296 (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
2297 ss->tx.send_stop = (__iomem __be32 *)
2298 (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
Brice Goglin77929732008-05-09 02:21:10 +02002299 return status;
2300
2301}
2302
2303static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
2304{
2305 struct myri10ge_cmd cmd;
2306 struct myri10ge_slice_state *ss;
2307 int status;
2308
2309 ss = &mgp->ss[slice];
2310 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
2311 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002312 cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
Brice Goglin77929732008-05-09 02:21:10 +02002313 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
2314 if (status == -ENOSYS) {
2315 dma_addr_t bus = ss->fw_stats_bus;
2316 if (slice != 0)
2317 return -EINVAL;
2318 bus += offsetof(struct mcp_irq_data, send_done_count);
2319 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
2320 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
2321 status = myri10ge_send_cmd(mgp,
2322 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
2323 &cmd, 0);
2324 /* Firmware cannot support multicast without STATS_DMA_V2 */
2325 mgp->fw_multicast_support = 0;
2326 } else {
2327 mgp->fw_multicast_support = 1;
2328 }
2329 return 0;
2330}
Brice Goglin77929732008-05-09 02:21:10 +02002331
Brice Goglin0da34b62006-05-23 06:10:15 -04002332static int myri10ge_open(struct net_device *dev)
2333{
Brice Goglin0dcffac2008-05-09 02:21:49 +02002334 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +02002335 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002336 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002337 int i, status, big_pow2, slice;
2338 u8 *itable;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002339 struct net_lro_mgr *lro_mgr;
Brice Goglin0da34b62006-05-23 06:10:15 -04002340
Brice Goglin0da34b62006-05-23 06:10:15 -04002341 if (mgp->running != MYRI10GE_ETH_STOPPED)
2342 return -EBUSY;
2343
2344 mgp->running = MYRI10GE_ETH_STARTING;
2345 status = myri10ge_reset(mgp);
2346 if (status != 0) {
2347 printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
Brice Goglindf30a742006-12-18 11:50:40 +01002348 goto abort_with_nothing;
Brice Goglin0da34b62006-05-23 06:10:15 -04002349 }
2350
Brice Goglin0dcffac2008-05-09 02:21:49 +02002351 if (mgp->num_slices > 1) {
2352 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002353 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
2354 if (mgp->dev->real_num_tx_queues > 1)
2355 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002356 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
2357 &cmd, 0);
2358 if (status != 0) {
2359 printk(KERN_ERR
2360 "myri10ge: %s: failed to set number of slices\n",
2361 dev->name);
2362 goto abort_with_nothing;
2363 }
2364 /* setup the indirection table */
2365 cmd.data0 = mgp->num_slices;
2366 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
2367 &cmd, 0);
2368
2369 status |= myri10ge_send_cmd(mgp,
2370 MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
2371 &cmd, 0);
2372 if (status != 0) {
2373 printk(KERN_ERR
2374 "myri10ge: %s: failed to setup rss tables\n",
2375 dev->name);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002376 goto abort_with_nothing;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002377 }
2378
2379 /* just enable an identity mapping */
2380 itable = mgp->sram + cmd.data0;
2381 for (i = 0; i < mgp->num_slices; i++)
2382 __raw_writeb(i, &itable[i]);
2383
2384 cmd.data0 = 1;
2385 cmd.data1 = myri10ge_rss_hash;
2386 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
2387 &cmd, 0);
2388 if (status != 0) {
2389 printk(KERN_ERR
2390 "myri10ge: %s: failed to enable slices\n",
2391 dev->name);
2392 goto abort_with_nothing;
2393 }
2394 }
2395
Brice Goglindf30a742006-12-18 11:50:40 +01002396 status = myri10ge_request_irq(mgp);
2397 if (status != 0)
2398 goto abort_with_nothing;
2399
Brice Goglin0da34b62006-05-23 06:10:15 -04002400 /* decide what small buffer size to use. For good TCP rx
2401 * performance, it is important to not receive 1514 byte
2402 * frames into jumbo buffers, as it confuses the socket buffer
2403 * accounting code, leading to drops and erratic performance.
2404 */
2405
2406 if (dev->mtu <= ETH_DATA_LEN)
Brice Goglinc7dab992006-12-11 11:25:42 +01002407 /* enough for a TCP header */
2408 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
2409 ? (128 - MXGEFW_PAD)
2410 : (SMP_CACHE_BYTES - MXGEFW_PAD);
Brice Goglin0da34b62006-05-23 06:10:15 -04002411 else
Brice Goglinde3c4502006-12-11 11:26:38 +01002412 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2413 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
Brice Goglin0da34b62006-05-23 06:10:15 -04002414
2415 /* Override the small buffer size? */
2416 if (myri10ge_small_bytes > 0)
2417 mgp->small_bytes = myri10ge_small_bytes;
2418
Brice Goglin0da34b62006-05-23 06:10:15 -04002419 /* Firmware needs the big buff size as a power of 2. Lie and
2420 * tell him the buffer is larger, because we only use 1
2421 * buffer/pkt, and the mtu will prevent overruns.
2422 */
Brice Goglin13348be2006-12-11 11:27:19 +01002423 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002424 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
vignesh babu199126a2007-07-09 11:50:22 -07002425 while (!is_power_of_2(big_pow2))
Brice Goglinc7dab992006-12-11 11:25:42 +01002426 big_pow2++;
Brice Goglin13348be2006-12-11 11:27:19 +01002427 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002428 } else {
2429 big_pow2 = MYRI10GE_ALLOC_SIZE;
2430 mgp->big_bytes = big_pow2;
2431 }
2432
Brice Goglin0dcffac2008-05-09 02:21:49 +02002433 /* setup the per-slice data structures */
2434 for (slice = 0; slice < mgp->num_slices; slice++) {
2435 ss = &mgp->ss[slice];
2436
2437 status = myri10ge_get_txrx(mgp, slice);
2438 if (status != 0) {
2439 printk(KERN_ERR
2440 "myri10ge: %s: failed to get ring sizes or locations\n",
2441 dev->name);
2442 goto abort_with_rings;
2443 }
2444 status = myri10ge_allocate_rings(ss);
2445 if (status != 0)
2446 goto abort_with_rings;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002447
2448 /* only firmware which supports multiple TX queues
2449 * supports setting up the tx stats on non-zero
2450 * slices */
2451 if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
Brice Goglin0dcffac2008-05-09 02:21:49 +02002452 status = myri10ge_set_stats(mgp, slice);
2453 if (status) {
2454 printk(KERN_ERR
2455 "myri10ge: %s: Couldn't set stats DMA\n",
2456 dev->name);
2457 goto abort_with_rings;
2458 }
2459
2460 lro_mgr = &ss->rx_done.lro_mgr;
2461 lro_mgr->dev = dev;
2462 lro_mgr->features = LRO_F_NAPI;
2463 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
2464 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
2465 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
2466 lro_mgr->lro_arr = ss->rx_done.lro_desc;
2467 lro_mgr->get_frag_header = myri10ge_get_frag_header;
2468 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
Stanislaw Gruszka636d2f62009-04-15 02:26:49 -07002469 lro_mgr->frag_align_pad = 2;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002470 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
2471 lro_mgr->max_aggr = MAX_SKB_FRAGS;
2472
2473 /* must happen prior to any irq */
2474 napi_enable(&(ss)->napi);
2475 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002476
2477 /* now give firmware buffers sizes, and MTU */
2478 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
2479 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
2480 cmd.data0 = mgp->small_bytes;
2481 status |=
2482 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
2483 cmd.data0 = big_pow2;
2484 status |=
2485 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
2486 if (status) {
2487 printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
2488 dev->name);
2489 goto abort_with_rings;
2490 }
2491
Brice Goglin0dcffac2008-05-09 02:21:49 +02002492 /*
2493 * Set Linux style TSO mode; this is needed only on newer
2494 * firmware versions. Older versions default to Linux
2495 * style TSO
2496 */
2497 cmd.data0 = 0;
2498 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
2499 if (status && status != -ENOSYS) {
2500 printk(KERN_ERR "myri10ge: %s: Couldn't set TSO mode\n",
Brice Goglin0da34b62006-05-23 06:10:15 -04002501 dev->name);
2502 goto abort_with_rings;
2503 }
2504
Al Viro66341ff2007-12-22 18:56:43 +00002505 mgp->link_state = ~0U;
Brice Goglin0da34b62006-05-23 06:10:15 -04002506 mgp->rdma_tags_available = 15;
2507
Brice Goglin0da34b62006-05-23 06:10:15 -04002508 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2509 if (status) {
2510 printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
2511 dev->name);
2512 goto abort_with_rings;
2513 }
2514
Brice Goglin0da34b62006-05-23 06:10:15 -04002515 mgp->running = MYRI10GE_ETH_RUNNING;
2516 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2517 add_timer(&mgp->watchdog_timer);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002518 netif_tx_wake_all_queues(dev);
2519
Brice Goglin0da34b62006-05-23 06:10:15 -04002520 return 0;
2521
2522abort_with_rings:
Brice Goglin051d36f2008-10-20 13:54:12 +02002523 while (slice) {
2524 slice--;
2525 napi_disable(&mgp->ss[slice].napi);
2526 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002527 for (i = 0; i < mgp->num_slices; i++)
2528 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002529
Brice Goglindf30a742006-12-18 11:50:40 +01002530 myri10ge_free_irq(mgp);
2531
Brice Goglin0da34b62006-05-23 06:10:15 -04002532abort_with_nothing:
2533 mgp->running = MYRI10GE_ETH_STOPPED;
2534 return -ENOMEM;
2535}
2536
2537static int myri10ge_close(struct net_device *dev)
2538{
Brice Goglinb53bef82008-05-09 02:20:03 +02002539 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002540 struct myri10ge_cmd cmd;
2541 int status, old_down_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002542 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04002543
Brice Goglin0da34b62006-05-23 06:10:15 -04002544 if (mgp->running != MYRI10GE_ETH_RUNNING)
2545 return 0;
2546
Brice Goglin0dcffac2008-05-09 02:21:49 +02002547 if (mgp->ss[0].tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04002548 return 0;
2549
2550 del_timer_sync(&mgp->watchdog_timer);
2551 mgp->running = MYRI10GE_ETH_STOPPING;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002552 for (i = 0; i < mgp->num_slices; i++) {
2553 napi_disable(&mgp->ss[i].napi);
2554 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002555 netif_carrier_off(dev);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002556
2557 netif_tx_stop_all_queues(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002558 old_down_cnt = mgp->down_cnt;
2559 mb();
2560 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2561 if (status)
2562 printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
2563 dev->name);
2564
2565 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
2566 if (old_down_cnt == mgp->down_cnt)
2567 printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
2568
2569 netif_tx_disable(dev);
Brice Goglindf30a742006-12-18 11:50:40 +01002570 myri10ge_free_irq(mgp);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002571 for (i = 0; i < mgp->num_slices; i++)
2572 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002573
2574 mgp->running = MYRI10GE_ETH_STOPPED;
2575 return 0;
2576}
2577
2578/* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2579 * backwards one at a time and handle ring wraps */
2580
2581static inline void
2582myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2583 struct mcp_kreq_ether_send *src, int cnt)
2584{
2585 int idx, starting_slot;
2586 starting_slot = tx->req;
2587 while (cnt > 1) {
2588 cnt--;
2589 idx = (starting_slot + cnt) & tx->mask;
2590 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2591 mb();
2592 }
2593}
2594
2595/*
2596 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2597 * at most 32 bytes at a time, so as to avoid involving the software
2598 * pio handler in the nic. We re-write the first segment's flags
2599 * to mark them valid only after writing the entire chain.
2600 */
2601
2602static inline void
2603myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2604 int cnt)
2605{
2606 int idx, i;
2607 struct mcp_kreq_ether_send __iomem *dstp, *dst;
2608 struct mcp_kreq_ether_send *srcp;
2609 u8 last_flags;
2610
2611 idx = tx->req & tx->mask;
2612
2613 last_flags = src->flags;
2614 src->flags = 0;
2615 mb();
2616 dst = dstp = &tx->lanai[idx];
2617 srcp = src;
2618
2619 if ((idx + cnt) < tx->mask) {
2620 for (i = 0; i < (cnt - 1); i += 2) {
2621 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2622 mb(); /* force write every 32 bytes */
2623 srcp += 2;
2624 dstp += 2;
2625 }
2626 } else {
2627 /* submit all but the first request, and ensure
2628 * that it is submitted below */
2629 myri10ge_submit_req_backwards(tx, src, cnt);
2630 i = 0;
2631 }
2632 if (i < cnt) {
2633 /* submit the first request */
2634 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2635 mb(); /* barrier before setting valid flag */
2636 }
2637
2638 /* re-write the last 32-bits with the valid flags */
2639 src->flags = last_flags;
Al Viro40f6cff2006-11-20 13:48:32 -05002640 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
Brice Goglin0da34b62006-05-23 06:10:15 -04002641 tx->req += cnt;
2642 mb();
2643}
2644
Brice Goglin0da34b62006-05-23 06:10:15 -04002645/*
2646 * Transmit a packet. We need to split the packet so that a single
Brice Goglinb53bef82008-05-09 02:20:03 +02002647 * segment does not cross myri10ge->tx_boundary, so this makes segment
Brice Goglin0da34b62006-05-23 06:10:15 -04002648 * counting tricky. So rather than try to count segments up front, we
2649 * just give up if there are too few segments to hold a reasonably
2650 * fragmented packet currently available. If we run
2651 * out of segments while preparing a packet for DMA, we just linearize
2652 * it and try again.
2653 */
2654
2655static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
2656{
2657 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglinb53bef82008-05-09 02:20:03 +02002658 struct myri10ge_slice_state *ss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002659 struct mcp_kreq_ether_send *req;
Brice Goglinb53bef82008-05-09 02:20:03 +02002660 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002661 struct skb_frag_struct *frag;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002662 struct netdev_queue *netdev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002663 dma_addr_t bus;
Al Viro40f6cff2006-11-20 13:48:32 -05002664 u32 low;
2665 __be32 high_swapped;
Brice Goglin0da34b62006-05-23 06:10:15 -04002666 unsigned int len;
2667 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002668 u16 pseudo_hdr_offset, cksum_offset, queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002669 int cum_len, seglen, boundary, rdma_count;
2670 u8 flags, odd_flag;
2671
Brice Goglin236bb5e62008-09-28 15:34:21 +00002672 queue = skb_get_queue_mapping(skb);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002673 ss = &mgp->ss[queue];
2674 netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
Brice Goglinb53bef82008-05-09 02:20:03 +02002675 tx = &ss->tx;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002676
Brice Goglin0da34b62006-05-23 06:10:15 -04002677again:
2678 req = tx->req_list;
2679 avail = tx->mask - 1 - (tx->req - tx->done);
2680
2681 mss = 0;
2682 max_segments = MXGEFW_MAX_SEND_DESC;
2683
Brice Goglin917690c2007-03-27 21:54:53 +02002684 if (skb_is_gso(skb)) {
Herbert Xu79671682006-06-22 02:40:14 -07002685 mss = skb_shinfo(skb)->gso_size;
Brice Goglin917690c2007-03-27 21:54:53 +02002686 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002687 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002688
2689 if ((unlikely(avail < max_segments))) {
2690 /* we are out of transmit resources */
Brice Goglinb53bef82008-05-09 02:20:03 +02002691 tx->stop_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002692 netif_tx_stop_queue(netdev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04002693 return 1;
2694 }
2695
2696 /* Setup checksum offloading, if needed */
2697 cksum_offset = 0;
2698 pseudo_hdr_offset = 0;
2699 odd_flag = 0;
2700 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
Patrick McHardy84fa7932006-08-29 16:44:56 -07002701 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002702 cksum_offset = skb_transport_offset(skb);
Al Viroff1dcad2006-11-20 18:07:29 -08002703 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04002704 /* If the headers are excessively large, then we must
2705 * fall back to a software checksum */
Brice Goglin4f93fde2007-10-13 12:34:01 +02002706 if (unlikely(!mss && (cksum_offset > 255 ||
2707 pseudo_hdr_offset > 127))) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07002708 if (skb_checksum_help(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002709 goto drop;
2710 cksum_offset = 0;
2711 pseudo_hdr_offset = 0;
2712 } else {
Brice Goglin0da34b62006-05-23 06:10:15 -04002713 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2714 flags |= MXGEFW_FLAGS_CKSUM;
2715 }
2716 }
2717
2718 cum_len = 0;
2719
Brice Goglin0da34b62006-05-23 06:10:15 -04002720 if (mss) { /* TSO */
2721 /* this removes any CKSUM flag from before */
2722 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2723
2724 /* negative cum_len signifies to the
2725 * send loop that we are still in the
2726 * header portion of the TSO packet.
Brice Goglin4f93fde2007-10-13 12:34:01 +02002727 * TSO header can be at most 1KB long */
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07002728 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
Brice Goglin0da34b62006-05-23 06:10:15 -04002729
Brice Goglin4f93fde2007-10-13 12:34:01 +02002730 /* for IPv6 TSO, the checksum offset stores the
2731 * TCP header length, to save the firmware from
2732 * the need to parse the headers */
2733 if (skb_is_gso_v6(skb)) {
2734 cksum_offset = tcp_hdrlen(skb);
2735 /* Can only handle headers <= max_tso6 long */
2736 if (unlikely(-cum_len > mgp->max_tso6))
2737 return myri10ge_sw_tso(skb, dev);
2738 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002739 /* for TSO, pseudo_hdr_offset holds mss.
2740 * The firmware figures out where to put
2741 * the checksum by parsing the header. */
Al Viro40f6cff2006-11-20 13:48:32 -05002742 pseudo_hdr_offset = mss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002743 } else
Brice Goglin0da34b62006-05-23 06:10:15 -04002744 /* Mark small packets, and pad out tiny packets */
2745 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2746 flags |= MXGEFW_FLAGS_SMALL;
2747
2748 /* pad frames to at least ETH_ZLEN bytes */
2749 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002750 if (skb_padto(skb, ETH_ZLEN)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002751 /* The packet is gone, so we must
2752 * return 0 */
Brice Goglinb53bef82008-05-09 02:20:03 +02002753 ss->stats.tx_dropped += 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04002754 return 0;
2755 }
2756 /* adjust the len to account for the zero pad
2757 * so that the nic can know how long it is */
2758 skb->len = ETH_ZLEN;
2759 }
2760 }
2761
2762 /* map the skb for DMA */
2763 len = skb->len - skb->data_len;
2764 idx = tx->req & tx->mask;
2765 tx->info[idx].skb = skb;
2766 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2767 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2768 pci_unmap_len_set(&tx->info[idx], len, len);
2769
2770 frag_cnt = skb_shinfo(skb)->nr_frags;
2771 frag_idx = 0;
2772 count = 0;
2773 rdma_count = 0;
2774
2775 /* "rdma_count" is the number of RDMAs belonging to the
2776 * current packet BEFORE the current send request. For
2777 * non-TSO packets, this is equal to "count".
2778 * For TSO packets, rdma_count needs to be reset
2779 * to 0 after a segment cut.
2780 *
2781 * The rdma_count field of the send request is
2782 * the number of RDMAs of the packet starting at
2783 * that request. For TSO send requests with one ore more cuts
2784 * in the middle, this is the number of RDMAs starting
2785 * after the last cut in the request. All previous
2786 * segments before the last cut implicitly have 1 RDMA.
2787 *
2788 * Since the number of RDMAs is not known beforehand,
2789 * it must be filled-in retroactively - after each
2790 * segmentation cut or at the end of the entire packet.
2791 */
2792
2793 while (1) {
2794 /* Break the SKB or Fragment up into pieces which
Brice Goglinb53bef82008-05-09 02:20:03 +02002795 * do not cross mgp->tx_boundary */
Brice Goglin0da34b62006-05-23 06:10:15 -04002796 low = MYRI10GE_LOWPART_TO_U32(bus);
2797 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2798 while (len) {
2799 u8 flags_next;
2800 int cum_len_next;
2801
2802 if (unlikely(count == max_segments))
2803 goto abort_linearize;
2804
Brice Goglinb53bef82008-05-09 02:20:03 +02002805 boundary =
2806 (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04002807 seglen = boundary - low;
2808 if (seglen > len)
2809 seglen = len;
2810 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2811 cum_len_next = cum_len + seglen;
Brice Goglin0da34b62006-05-23 06:10:15 -04002812 if (mss) { /* TSO */
2813 (req - rdma_count)->rdma_count = rdma_count + 1;
2814
2815 if (likely(cum_len >= 0)) { /* payload */
2816 int next_is_first, chop;
2817
2818 chop = (cum_len_next > mss);
2819 cum_len_next = cum_len_next % mss;
2820 next_is_first = (cum_len_next == 0);
2821 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2822 flags_next |= next_is_first *
2823 MXGEFW_FLAGS_FIRST;
2824 rdma_count |= -(chop | next_is_first);
2825 rdma_count += chop & !next_is_first;
2826 } else if (likely(cum_len_next >= 0)) { /* header ends */
2827 int small;
2828
2829 rdma_count = -1;
2830 cum_len_next = 0;
2831 seglen = -cum_len;
2832 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2833 flags_next = MXGEFW_FLAGS_TSO_PLD |
2834 MXGEFW_FLAGS_FIRST |
2835 (small * MXGEFW_FLAGS_SMALL);
2836 }
2837 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002838 req->addr_high = high_swapped;
2839 req->addr_low = htonl(low);
Al Viro40f6cff2006-11-20 13:48:32 -05002840 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
Brice Goglin0da34b62006-05-23 06:10:15 -04002841 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2842 req->rdma_count = 1;
2843 req->length = htons(seglen);
2844 req->cksum_offset = cksum_offset;
2845 req->flags = flags | ((cum_len & 1) * odd_flag);
2846
2847 low += seglen;
2848 len -= seglen;
2849 cum_len = cum_len_next;
2850 flags = flags_next;
2851 req++;
2852 count++;
2853 rdma_count++;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002854 if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2855 if (unlikely(cksum_offset > seglen))
2856 cksum_offset -= seglen;
2857 else
2858 cksum_offset = 0;
2859 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002860 }
2861 if (frag_idx == frag_cnt)
2862 break;
2863
2864 /* map next fragment for DMA */
2865 idx = (count + tx->req) & tx->mask;
2866 frag = &skb_shinfo(skb)->frags[frag_idx];
2867 frag_idx++;
2868 len = frag->size;
2869 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2870 len, PCI_DMA_TODEVICE);
2871 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2872 pci_unmap_len_set(&tx->info[idx], len, len);
2873 }
2874
2875 (req - rdma_count)->rdma_count = rdma_count;
Brice Goglin0da34b62006-05-23 06:10:15 -04002876 if (mss)
2877 do {
2878 req--;
2879 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2880 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2881 MXGEFW_FLAGS_FIRST)));
Brice Goglin0da34b62006-05-23 06:10:15 -04002882 idx = ((count - 1) + tx->req) & tx->mask;
2883 tx->info[idx].last = 1;
Brice Gogline454e7e2008-07-21 10:25:50 +02002884 myri10ge_submit_req(tx, tx->req_list, count);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002885 /* if using multiple tx queues, make sure NIC polls the
2886 * current slice */
2887 if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
2888 tx->queue_active = 1;
2889 put_be32(htonl(1), tx->send_go);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01002890 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01002891 mmiowb();
Brice Goglin236bb5e62008-09-28 15:34:21 +00002892 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002893 tx->pkt_start++;
2894 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002895 tx->stop_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002896 netif_tx_stop_queue(netdev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04002897 }
2898 dev->trans_start = jiffies;
2899 return 0;
2900
2901abort_linearize:
2902 /* Free any DMA resources we've alloced and clear out the skb
2903 * slot so as to not trip up assertions, and to avoid a
2904 * double-free if linearizing fails */
2905
2906 last_idx = (idx + 1) & tx->mask;
2907 idx = tx->req & tx->mask;
2908 tx->info[idx].skb = NULL;
2909 do {
2910 len = pci_unmap_len(&tx->info[idx], len);
2911 if (len) {
2912 if (tx->info[idx].skb != NULL)
2913 pci_unmap_single(mgp->pdev,
2914 pci_unmap_addr(&tx->info[idx],
2915 bus), len,
2916 PCI_DMA_TODEVICE);
2917 else
2918 pci_unmap_page(mgp->pdev,
2919 pci_unmap_addr(&tx->info[idx],
2920 bus), len,
2921 PCI_DMA_TODEVICE);
2922 pci_unmap_len_set(&tx->info[idx], len, 0);
2923 tx->info[idx].skb = NULL;
2924 }
2925 idx = (idx + 1) & tx->mask;
2926 } while (idx != last_idx);
Herbert Xu89114af2006-07-08 13:34:32 -07002927 if (skb_is_gso(skb)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002928 printk(KERN_ERR
2929 "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
2930 mgp->dev->name);
2931 goto drop;
2932 }
2933
Andrew Mortonbec0e852006-06-22 14:47:19 -07002934 if (skb_linearize(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002935 goto drop;
2936
Brice Goglinb53bef82008-05-09 02:20:03 +02002937 tx->linearized++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002938 goto again;
2939
2940drop:
2941 dev_kfree_skb_any(skb);
Brice Goglinb53bef82008-05-09 02:20:03 +02002942 ss->stats.tx_dropped += 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04002943 return 0;
2944
2945}
2946
Brice Goglin4f93fde2007-10-13 12:34:01 +02002947static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev)
2948{
2949 struct sk_buff *segs, *curr;
Brice Goglinb53bef82008-05-09 02:20:03 +02002950 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglind6279c82008-11-20 01:50:04 -08002951 struct myri10ge_slice_state *ss;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002952 int status;
2953
2954 segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07002955 if (IS_ERR(segs))
Brice Goglin4f93fde2007-10-13 12:34:01 +02002956 goto drop;
2957
2958 while (segs) {
2959 curr = segs;
2960 segs = segs->next;
2961 curr->next = NULL;
2962 status = myri10ge_xmit(curr, dev);
2963 if (status != 0) {
2964 dev_kfree_skb_any(curr);
2965 if (segs != NULL) {
2966 curr = segs;
2967 segs = segs->next;
2968 curr->next = NULL;
2969 dev_kfree_skb_any(segs);
2970 }
2971 goto drop;
2972 }
2973 }
2974 dev_kfree_skb_any(skb);
2975 return 0;
2976
2977drop:
Brice Goglind6279c82008-11-20 01:50:04 -08002978 ss = &mgp->ss[skb_get_queue_mapping(skb)];
Brice Goglin4f93fde2007-10-13 12:34:01 +02002979 dev_kfree_skb_any(skb);
Brice Goglind6279c82008-11-20 01:50:04 -08002980 ss->stats.tx_dropped += 1;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002981 return 0;
2982}
2983
Brice Goglin0da34b62006-05-23 06:10:15 -04002984static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
2985{
2986 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002987 struct myri10ge_slice_netstats *slice_stats;
2988 struct net_device_stats *stats = &mgp->stats;
2989 int i;
2990
Brice Goglin59081822009-04-16 02:23:56 +00002991 spin_lock(&mgp->stats_lock);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002992 memset(stats, 0, sizeof(*stats));
2993 for (i = 0; i < mgp->num_slices; i++) {
2994 slice_stats = &mgp->ss[i].stats;
2995 stats->rx_packets += slice_stats->rx_packets;
2996 stats->tx_packets += slice_stats->tx_packets;
2997 stats->rx_bytes += slice_stats->rx_bytes;
2998 stats->tx_bytes += slice_stats->tx_bytes;
2999 stats->rx_dropped += slice_stats->rx_dropped;
3000 stats->tx_dropped += slice_stats->tx_dropped;
3001 }
Brice Goglin59081822009-04-16 02:23:56 +00003002 spin_unlock(&mgp->stats_lock);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003003 return stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04003004}
3005
3006static void myri10ge_set_multicast_list(struct net_device *dev)
3007{
Brice Goglinb53bef82008-05-09 02:20:03 +02003008 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003009 struct myri10ge_cmd cmd;
Brice Goglin85a7ea12006-08-21 17:36:56 -04003010 struct dev_mc_list *mc_list;
Brice Goglin62502232006-12-11 11:24:37 +01003011 __be32 data[2] = { 0, 0 };
Brice Goglin85a7ea12006-08-21 17:36:56 -04003012 int err;
3013
Brice Goglin0da34b62006-05-23 06:10:15 -04003014 /* can be called from atomic contexts,
3015 * pass 1 to force atomicity in myri10ge_send_cmd() */
Brice Goglin85a7ea12006-08-21 17:36:56 -04003016 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
3017
3018 /* This firmware is known to not support multicast */
Brice Goglin2f762162007-05-07 23:50:37 +02003019 if (!mgp->fw_multicast_support)
Brice Goglin85a7ea12006-08-21 17:36:56 -04003020 return;
3021
3022 /* Disable multicast filtering */
3023
3024 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
3025 if (err != 0) {
3026 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
3027 " error status: %d\n", dev->name, err);
3028 goto abort;
3029 }
3030
Brice Goglin2f762162007-05-07 23:50:37 +02003031 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
Brice Goglin85a7ea12006-08-21 17:36:56 -04003032 /* request to disable multicast filtering, so quit here */
3033 return;
3034 }
3035
3036 /* Flush the filters */
3037
3038 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
3039 &cmd, 1);
3040 if (err != 0) {
3041 printk(KERN_ERR
3042 "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
3043 ", error status: %d\n", dev->name, err);
3044 goto abort;
3045 }
3046
3047 /* Walk the multicast list, and add each address */
3048 for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
Al Viro40f6cff2006-11-20 13:48:32 -05003049 memcpy(data, &mc_list->dmi_addr, 6);
3050 cmd.data0 = ntohl(data[0]);
3051 cmd.data1 = ntohl(data[1]);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003052 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
3053 &cmd, 1);
3054
3055 if (err != 0) {
3056 printk(KERN_ERR "myri10ge: %s: Failed "
3057 "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
3058 "%d\t", dev->name, err);
Johannes Berge1749612008-10-27 15:59:26 -07003059 printk(KERN_ERR "MAC %pM\n", mc_list->dmi_addr);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003060 goto abort;
3061 }
3062 }
3063 /* Enable multicast filtering */
3064 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
3065 if (err != 0) {
3066 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
3067 "error status: %d\n", dev->name, err);
3068 goto abort;
3069 }
3070
3071 return;
3072
3073abort:
3074 return;
Brice Goglin0da34b62006-05-23 06:10:15 -04003075}
3076
3077static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
3078{
3079 struct sockaddr *sa = addr;
3080 struct myri10ge_priv *mgp = netdev_priv(dev);
3081 int status;
3082
3083 if (!is_valid_ether_addr(sa->sa_data))
3084 return -EADDRNOTAVAIL;
3085
3086 status = myri10ge_update_mac_address(mgp, sa->sa_data);
3087 if (status != 0) {
3088 printk(KERN_ERR
3089 "myri10ge: %s: changing mac address failed with %d\n",
3090 dev->name, status);
3091 return status;
3092 }
3093
3094 /* change the dev structure */
3095 memcpy(dev->dev_addr, sa->sa_data, 6);
3096 return 0;
3097}
3098
3099static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
3100{
3101 struct myri10ge_priv *mgp = netdev_priv(dev);
3102 int error = 0;
3103
3104 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
3105 printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
3106 dev->name, new_mtu);
3107 return -EINVAL;
3108 }
3109 printk(KERN_INFO "%s: changing mtu from %d to %d\n",
3110 dev->name, dev->mtu, new_mtu);
3111 if (mgp->running) {
3112 /* if we change the mtu on an active device, we must
3113 * reset the device so the firmware sees the change */
3114 myri10ge_close(dev);
3115 dev->mtu = new_mtu;
3116 myri10ge_open(dev);
3117 } else
3118 dev->mtu = new_mtu;
3119
3120 return error;
3121}
3122
3123/*
3124 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3125 * Only do it if the bridge is a root port since we don't want to disturb
3126 * any other device, except if forced with myri10ge_ecrc_enable > 1.
3127 */
3128
Brice Goglin0da34b62006-05-23 06:10:15 -04003129static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
3130{
3131 struct pci_dev *bridge = mgp->pdev->bus->self;
3132 struct device *dev = &mgp->pdev->dev;
3133 unsigned cap;
3134 unsigned err_cap;
3135 u16 val;
3136 u8 ext_type;
3137 int ret;
3138
3139 if (!myri10ge_ecrc_enable || !bridge)
3140 return;
3141
3142 /* check that the bridge is a root port */
3143 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
3144 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
3145 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3146 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
3147 if (myri10ge_ecrc_enable > 1) {
Brice Goglineca3fd82008-05-09 02:19:29 +02003148 struct pci_dev *prev_bridge, *old_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003149
3150 /* Walk the hierarchy up to the root port
3151 * where ECRC has to be enabled */
3152 do {
Brice Goglineca3fd82008-05-09 02:19:29 +02003153 prev_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003154 bridge = bridge->bus->self;
Brice Goglineca3fd82008-05-09 02:19:29 +02003155 if (!bridge || prev_bridge == bridge) {
Brice Goglin0da34b62006-05-23 06:10:15 -04003156 dev_err(dev,
3157 "Failed to find root port"
3158 " to force ECRC\n");
3159 return;
3160 }
3161 cap =
3162 pci_find_capability(bridge, PCI_CAP_ID_EXP);
3163 pci_read_config_word(bridge,
3164 cap + PCI_CAP_FLAGS, &val);
3165 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3166 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
3167
3168 dev_info(dev,
3169 "Forcing ECRC on non-root port %s"
3170 " (enabling on root port %s)\n",
3171 pci_name(old_bridge), pci_name(bridge));
3172 } else {
3173 dev_err(dev,
3174 "Not enabling ECRC on non-root port %s\n",
3175 pci_name(bridge));
3176 return;
3177 }
3178 }
3179
3180 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
Brice Goglin0da34b62006-05-23 06:10:15 -04003181 if (!cap)
3182 return;
3183
3184 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
3185 if (ret) {
3186 dev_err(dev, "failed reading ext-conf-space of %s\n",
3187 pci_name(bridge));
3188 dev_err(dev, "\t pci=nommconf in use? "
3189 "or buggy/incomplete/absent ACPI MCFG attr?\n");
3190 return;
3191 }
3192 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
3193 return;
3194
3195 err_cap |= PCI_ERR_CAP_ECRC_GENE;
3196 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
3197 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
Brice Goglin0da34b62006-05-23 06:10:15 -04003198}
3199
3200/*
3201 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3202 * when the PCI-E Completion packets are aligned on an 8-byte
3203 * boundary. Some PCI-E chip sets always align Completion packets; on
3204 * the ones that do not, the alignment can be enforced by enabling
3205 * ECRC generation (if supported).
3206 *
3207 * When PCI-E Completion packets are not aligned, it is actually more
3208 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3209 *
3210 * If the driver can neither enable ECRC nor verify that it has
3211 * already been enabled, then it must use a firmware image which works
Brice Goglin0dcffac2008-05-09 02:21:49 +02003212 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
Brice Goglin0da34b62006-05-23 06:10:15 -04003213 * should also ensure that it never gives the device a Read-DMA which is
Brice Goglinb53bef82008-05-09 02:20:03 +02003214 * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
Brice Goglin0dcffac2008-05-09 02:21:49 +02003215 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
Brice Goglinb53bef82008-05-09 02:20:03 +02003216 * firmware image, and set tx_boundary to 4KB.
Brice Goglin0da34b62006-05-23 06:10:15 -04003217 */
3218
Brice Goglin5443e9e2007-05-07 23:52:22 +02003219static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
Brice Goglin0da34b62006-05-23 06:10:15 -04003220{
Brice Goglin5443e9e2007-05-07 23:52:22 +02003221 struct pci_dev *pdev = mgp->pdev;
3222 struct device *dev = &pdev->dev;
Brice Goglin302d2422007-08-24 08:57:17 +02003223 int status;
Brice Goglin0da34b62006-05-23 06:10:15 -04003224
Brice Goglinb53bef82008-05-09 02:20:03 +02003225 mgp->tx_boundary = 4096;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003226 /*
3227 * Verify the max read request size was set to 4KB
3228 * before trying the test with 4KB.
3229 */
Brice Goglin302d2422007-08-24 08:57:17 +02003230 status = pcie_get_readrq(pdev);
3231 if (status < 0) {
Brice Goglin5443e9e2007-05-07 23:52:22 +02003232 dev_err(dev, "Couldn't read max read req size: %d\n", status);
3233 goto abort;
3234 }
Brice Goglin302d2422007-08-24 08:57:17 +02003235 if (status != 4096) {
3236 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
Brice Goglinb53bef82008-05-09 02:20:03 +02003237 mgp->tx_boundary = 2048;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003238 }
3239 /*
3240 * load the optimized firmware (which assumes aligned PCIe
3241 * completions) in order to see if it works on this host.
3242 */
3243 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003244 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin5443e9e2007-05-07 23:52:22 +02003245 if (status != 0) {
3246 goto abort;
3247 }
3248
3249 /*
3250 * Enable ECRC if possible
3251 */
3252 myri10ge_enable_ecrc(mgp);
3253
3254 /*
3255 * Run a DMA test which watches for unaligned completions and
3256 * aborts on the first one seen.
3257 */
3258
3259 status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
3260 if (status == 0)
3261 return; /* keep the aligned firmware */
3262
3263 if (status != -E2BIG)
3264 dev_warn(dev, "DMA test failed: %d\n", status);
3265 if (status == -ENOSYS)
3266 dev_warn(dev, "Falling back to ethp! "
3267 "Please install up to date fw\n");
3268abort:
3269 /* fall back to using the unaligned firmware */
Brice Goglinb53bef82008-05-09 02:20:03 +02003270 mgp->tx_boundary = 2048;
Brice Goglin0da34b62006-05-23 06:10:15 -04003271 mgp->fw_name = myri10ge_fw_unaligned;
3272
Brice Goglin5443e9e2007-05-07 23:52:22 +02003273}
3274
3275static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
3276{
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003277 int overridden = 0;
3278
Brice Goglin0da34b62006-05-23 06:10:15 -04003279 if (myri10ge_force_firmware == 0) {
Brice Goglince7f9362006-08-31 01:32:59 -04003280 int link_width, exp_cap;
3281 u16 lnk;
3282
3283 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
3284 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
3285 link_width = (lnk >> 4) & 0x3f;
3286
Brice Goglince7f9362006-08-31 01:32:59 -04003287 /* Check to see if Link is less than 8 or if the
3288 * upstream bridge is known to provide aligned
3289 * completions */
3290 if (link_width < 8) {
3291 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
3292 link_width);
Brice Goglinb53bef82008-05-09 02:20:03 +02003293 mgp->tx_boundary = 4096;
Brice Goglince7f9362006-08-31 01:32:59 -04003294 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003295 } else {
3296 myri10ge_firmware_probe(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04003297 }
3298 } else {
3299 if (myri10ge_force_firmware == 1) {
3300 dev_info(&mgp->pdev->dev,
3301 "Assuming aligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003302 mgp->tx_boundary = 4096;
Brice Goglin0da34b62006-05-23 06:10:15 -04003303 mgp->fw_name = myri10ge_fw_aligned;
3304 } else {
3305 dev_info(&mgp->pdev->dev,
3306 "Assuming unaligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003307 mgp->tx_boundary = 2048;
Brice Goglin0da34b62006-05-23 06:10:15 -04003308 mgp->fw_name = myri10ge_fw_unaligned;
3309 }
3310 }
3311 if (myri10ge_fw_name != NULL) {
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003312 overridden = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003313 mgp->fw_name = myri10ge_fw_name;
3314 }
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003315 if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
3316 myri10ge_fw_names[mgp->board_number] != NULL &&
3317 strlen(myri10ge_fw_names[mgp->board_number])) {
3318 mgp->fw_name = myri10ge_fw_names[mgp->board_number];
3319 overridden = 1;
3320 }
3321 if (overridden)
3322 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
3323 mgp->fw_name);
Brice Goglin0da34b62006-05-23 06:10:15 -04003324}
3325
Brice Goglin0da34b62006-05-23 06:10:15 -04003326#ifdef CONFIG_PM
Brice Goglin0da34b62006-05-23 06:10:15 -04003327static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
3328{
3329 struct myri10ge_priv *mgp;
3330 struct net_device *netdev;
3331
3332 mgp = pci_get_drvdata(pdev);
3333 if (mgp == NULL)
3334 return -EINVAL;
3335 netdev = mgp->dev;
3336
3337 netif_device_detach(netdev);
3338 if (netif_running(netdev)) {
3339 printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
3340 rtnl_lock();
3341 myri10ge_close(netdev);
3342 rtnl_unlock();
3343 }
3344 myri10ge_dummy_rdma(mgp, 0);
Brice Goglin83f6e152006-12-18 11:52:02 +01003345 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003346 pci_disable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003347
3348 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
Brice Goglin0da34b62006-05-23 06:10:15 -04003349}
3350
3351static int myri10ge_resume(struct pci_dev *pdev)
3352{
3353 struct myri10ge_priv *mgp;
3354 struct net_device *netdev;
3355 int status;
3356 u16 vendor;
3357
3358 mgp = pci_get_drvdata(pdev);
3359 if (mgp == NULL)
3360 return -EINVAL;
3361 netdev = mgp->dev;
3362 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
3363 msleep(5); /* give card time to respond */
3364 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3365 if (vendor == 0xffff) {
3366 printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
3367 mgp->dev->name);
3368 return -EIO;
3369 }
Brice Goglin83f6e152006-12-18 11:52:02 +01003370
Brice Goglin1a63e842006-12-18 11:52:34 +01003371 status = pci_restore_state(pdev);
3372 if (status)
3373 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04003374
3375 status = pci_enable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003376 if (status) {
Brice Goglin4c2248c2006-07-09 21:10:18 -04003377 dev_err(&pdev->dev, "failed to enable device\n");
Brice Goglin1a63e842006-12-18 11:52:34 +01003378 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04003379 }
3380
Brice Goglin0da34b62006-05-23 06:10:15 -04003381 pci_set_master(pdev);
3382
Brice Goglin0da34b62006-05-23 06:10:15 -04003383 myri10ge_reset(mgp);
Brice Goglin013b68b2006-08-09 00:07:53 -04003384 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003385
3386 /* Save configuration space to be restored if the
3387 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003388 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003389
3390 if (netif_running(netdev)) {
3391 rtnl_lock();
Brice Goglindf30a742006-12-18 11:50:40 +01003392 status = myri10ge_open(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003393 rtnl_unlock();
Brice Goglindf30a742006-12-18 11:50:40 +01003394 if (status != 0)
3395 goto abort_with_enabled;
3396
Brice Goglin0da34b62006-05-23 06:10:15 -04003397 }
3398 netif_device_attach(netdev);
3399
3400 return 0;
3401
Brice Goglin4c2248c2006-07-09 21:10:18 -04003402abort_with_enabled:
3403 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003404 return -EIO;
3405
3406}
Brice Goglin0da34b62006-05-23 06:10:15 -04003407#endif /* CONFIG_PM */
3408
3409static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
3410{
3411 struct pci_dev *pdev = mgp->pdev;
3412 int vs = mgp->vendor_specific_offset;
3413 u32 reboot;
3414
3415 /*enter read32 mode */
3416 pci_write_config_byte(pdev, vs + 0x10, 0x3);
3417
3418 /*read REBOOT_STATUS (0xfffffff0) */
3419 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
3420 pci_read_config_dword(pdev, vs + 0x14, &reboot);
3421 return reboot;
3422}
3423
3424/*
3425 * This watchdog is used to check whether the board has suffered
3426 * from a parity error and needs to be recovered.
3427 */
David Howellsc4028952006-11-22 14:57:56 +00003428static void myri10ge_watchdog(struct work_struct *work)
Brice Goglin0da34b62006-05-23 06:10:15 -04003429{
David Howellsc4028952006-11-22 14:57:56 +00003430 struct myri10ge_priv *mgp =
Brice Goglin62502232006-12-11 11:24:37 +01003431 container_of(work, struct myri10ge_priv, watchdog_work);
Brice Goglinb53bef82008-05-09 02:20:03 +02003432 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04003433 u32 reboot;
3434 int status;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003435 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04003436 u16 cmd, vendor;
3437
3438 mgp->watchdog_resets++;
3439 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3440 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3441 /* Bus master DMA disabled? Check to see
3442 * if the card rebooted due to a parity error
3443 * For now, just report it */
3444 reboot = myri10ge_read_reboot(mgp);
3445 printk(KERN_ERR
Brice Goglinf1811372007-06-11 20:26:31 +02003446 "myri10ge: %s: NIC rebooted (0x%x),%s resetting\n",
3447 mgp->dev->name, reboot,
3448 myri10ge_reset_recover ? " " : " not");
3449 if (myri10ge_reset_recover == 0)
3450 return;
3451
3452 myri10ge_reset_recover--;
3453
Brice Goglin0da34b62006-05-23 06:10:15 -04003454 /*
3455 * A rebooted nic will come back with config space as
3456 * it was after power was applied to PCIe bus.
3457 * Attempt to restore config space which was saved
3458 * when the driver was loaded, or the last time the
3459 * nic was resumed from power saving mode.
3460 */
Brice Goglin83f6e152006-12-18 11:52:02 +01003461 pci_restore_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003462
3463 /* save state again for accounting reasons */
Brice Goglin83f6e152006-12-18 11:52:02 +01003464 pci_save_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003465
Brice Goglin0da34b62006-05-23 06:10:15 -04003466 } else {
3467 /* if we get back -1's from our slot, perhaps somebody
3468 * powered off our card. Don't try to reset it in
3469 * this case */
3470 if (cmd == 0xffff) {
3471 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3472 if (vendor == 0xffff) {
3473 printk(KERN_ERR
3474 "myri10ge: %s: device disappeared!\n",
3475 mgp->dev->name);
3476 return;
3477 }
3478 }
3479 /* Perhaps it is a software error. Try to reset */
3480
3481 printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
3482 mgp->dev->name);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003483 for (i = 0; i < mgp->num_slices; i++) {
3484 tx = &mgp->ss[i].tx;
3485 printk(KERN_INFO
Brice Goglin236bb5e62008-09-28 15:34:21 +00003486 "myri10ge: %s: (%d): %d %d %d %d %d %d\n",
3487 mgp->dev->name, i, tx->queue_active, tx->req,
3488 tx->done, tx->pkt_start, tx->pkt_done,
Brice Goglin0dcffac2008-05-09 02:21:49 +02003489 (int)ntohl(mgp->ss[i].fw_stats->
3490 send_done_count));
3491 msleep(2000);
3492 printk(KERN_INFO
Brice Goglin236bb5e62008-09-28 15:34:21 +00003493 "myri10ge: %s: (%d): %d %d %d %d %d %d\n",
3494 mgp->dev->name, i, tx->queue_active, tx->req,
3495 tx->done, tx->pkt_start, tx->pkt_done,
Brice Goglin0dcffac2008-05-09 02:21:49 +02003496 (int)ntohl(mgp->ss[i].fw_stats->
3497 send_done_count));
3498 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003499 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00003500
Brice Goglin0da34b62006-05-23 06:10:15 -04003501 rtnl_lock();
3502 myri10ge_close(mgp->dev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003503 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003504 if (status != 0)
3505 printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
3506 mgp->dev->name);
3507 else
3508 myri10ge_open(mgp->dev);
3509 rtnl_unlock();
3510}
3511
3512/*
3513 * We use our own timer routine rather than relying upon
3514 * netdev->tx_timeout because we have a very large hardware transmit
3515 * queue. Due to the large queue, the netdev->tx_timeout function
3516 * cannot detect a NIC with a parity error in a timely fashion if the
3517 * NIC is lightly loaded.
3518 */
3519static void myri10ge_watchdog_timer(unsigned long arg)
3520{
3521 struct myri10ge_priv *mgp;
Brice Goglinb53bef82008-05-09 02:20:03 +02003522 struct myri10ge_slice_state *ss;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003523 int i, reset_needed;
Brice Goglin626fda92007-08-09 09:02:14 +02003524 u32 rx_pause_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -04003525
3526 mgp = (struct myri10ge_priv *)arg;
Brice Goglinc7dab992006-12-11 11:25:42 +01003527
Brice Goglin0dcffac2008-05-09 02:21:49 +02003528 rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3529 for (i = 0, reset_needed = 0;
3530 i < mgp->num_slices && reset_needed == 0; ++i) {
Brice Goglinc7dab992006-12-11 11:25:42 +01003531
Brice Goglin0dcffac2008-05-09 02:21:49 +02003532 ss = &mgp->ss[i];
3533 if (ss->rx_small.watchdog_needed) {
3534 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
3535 mgp->small_bytes + MXGEFW_PAD,
3536 1);
3537 if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
3538 myri10ge_fill_thresh)
3539 ss->rx_small.watchdog_needed = 0;
Brice Goglin626fda92007-08-09 09:02:14 +02003540 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003541 if (ss->rx_big.watchdog_needed) {
3542 myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
3543 mgp->big_bytes, 1);
3544 if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
3545 myri10ge_fill_thresh)
3546 ss->rx_big.watchdog_needed = 0;
3547 }
3548
3549 if (ss->tx.req != ss->tx.done &&
3550 ss->tx.done == ss->watchdog_tx_done &&
3551 ss->watchdog_tx_req != ss->watchdog_tx_done) {
3552 /* nic seems like it might be stuck.. */
3553 if (rx_pause_cnt != mgp->watchdog_pause) {
3554 if (net_ratelimit())
Brice Goglin236bb5e62008-09-28 15:34:21 +00003555 printk(KERN_WARNING
3556 "myri10ge %s slice %d:"
Brice Goglin0dcffac2008-05-09 02:21:49 +02003557 "TX paused, check link partner\n",
Brice Goglin236bb5e62008-09-28 15:34:21 +00003558 mgp->dev->name, i);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003559 } else {
Brice Goglin236bb5e62008-09-28 15:34:21 +00003560 printk(KERN_WARNING
3561 "myri10ge %s slice %d stuck:",
3562 mgp->dev->name, i);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003563 reset_needed = 1;
3564 }
3565 }
3566 ss->watchdog_tx_done = ss->tx.done;
3567 ss->watchdog_tx_req = ss->tx.req;
Brice Goglin626fda92007-08-09 09:02:14 +02003568 }
Brice Goglin626fda92007-08-09 09:02:14 +02003569 mgp->watchdog_pause = rx_pause_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003570
3571 if (reset_needed) {
3572 schedule_work(&mgp->watchdog_work);
3573 } else {
3574 /* rearm timer */
3575 mod_timer(&mgp->watchdog_timer,
3576 jiffies + myri10ge_watchdog_timeout * HZ);
3577 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003578}
3579
Brice Goglin77929732008-05-09 02:21:10 +02003580static void myri10ge_free_slices(struct myri10ge_priv *mgp)
3581{
3582 struct myri10ge_slice_state *ss;
3583 struct pci_dev *pdev = mgp->pdev;
3584 size_t bytes;
3585 int i;
3586
3587 if (mgp->ss == NULL)
3588 return;
3589
3590 for (i = 0; i < mgp->num_slices; i++) {
3591 ss = &mgp->ss[i];
3592 if (ss->rx_done.entry != NULL) {
3593 bytes = mgp->max_intr_slots *
3594 sizeof(*ss->rx_done.entry);
3595 dma_free_coherent(&pdev->dev, bytes,
3596 ss->rx_done.entry, ss->rx_done.bus);
3597 ss->rx_done.entry = NULL;
3598 }
3599 if (ss->fw_stats != NULL) {
3600 bytes = sizeof(*ss->fw_stats);
3601 dma_free_coherent(&pdev->dev, bytes,
3602 ss->fw_stats, ss->fw_stats_bus);
3603 ss->fw_stats = NULL;
3604 }
3605 }
3606 kfree(mgp->ss);
3607 mgp->ss = NULL;
3608}
3609
3610static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
3611{
3612 struct myri10ge_slice_state *ss;
3613 struct pci_dev *pdev = mgp->pdev;
3614 size_t bytes;
3615 int i;
3616
3617 bytes = sizeof(*mgp->ss) * mgp->num_slices;
3618 mgp->ss = kzalloc(bytes, GFP_KERNEL);
3619 if (mgp->ss == NULL) {
3620 return -ENOMEM;
3621 }
3622
3623 for (i = 0; i < mgp->num_slices; i++) {
3624 ss = &mgp->ss[i];
3625 bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
3626 ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3627 &ss->rx_done.bus,
3628 GFP_KERNEL);
3629 if (ss->rx_done.entry == NULL)
3630 goto abort;
3631 memset(ss->rx_done.entry, 0, bytes);
3632 bytes = sizeof(*ss->fw_stats);
3633 ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
3634 &ss->fw_stats_bus,
3635 GFP_KERNEL);
3636 if (ss->fw_stats == NULL)
3637 goto abort;
3638 ss->mgp = mgp;
3639 ss->dev = mgp->dev;
3640 netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
3641 myri10ge_napi_weight);
3642 }
3643 return 0;
3644abort:
3645 myri10ge_free_slices(mgp);
3646 return -ENOMEM;
3647}
3648
3649/*
3650 * This function determines the number of slices supported.
3651 * The number slices is the minumum of the number of CPUS,
3652 * the number of MSI-X irqs supported, the number of slices
3653 * supported by the firmware
3654 */
3655static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
3656{
3657 struct myri10ge_cmd cmd;
3658 struct pci_dev *pdev = mgp->pdev;
3659 char *old_fw;
3660 int i, status, ncpus, msix_cap;
3661
3662 mgp->num_slices = 1;
3663 msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
3664 ncpus = num_online_cpus();
3665
3666 if (myri10ge_max_slices == 1 || msix_cap == 0 ||
3667 (myri10ge_max_slices == -1 && ncpus < 2))
3668 return;
3669
3670 /* try to load the slice aware rss firmware */
3671 old_fw = mgp->fw_name;
Brice Goglin13b27382008-08-13 21:05:52 +02003672 if (myri10ge_fw_name != NULL) {
3673 dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
3674 myri10ge_fw_name);
3675 mgp->fw_name = myri10ge_fw_name;
3676 } else if (old_fw == myri10ge_fw_aligned)
Brice Goglin77929732008-05-09 02:21:10 +02003677 mgp->fw_name = myri10ge_fw_rss_aligned;
3678 else
3679 mgp->fw_name = myri10ge_fw_rss_unaligned;
3680 status = myri10ge_load_firmware(mgp, 0);
3681 if (status != 0) {
3682 dev_info(&pdev->dev, "Rss firmware not found\n");
3683 return;
3684 }
3685
3686 /* hit the board with a reset to ensure it is alive */
3687 memset(&cmd, 0, sizeof(cmd));
3688 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
3689 if (status != 0) {
3690 dev_err(&mgp->pdev->dev, "failed reset\n");
3691 goto abort_with_fw;
3692 return;
3693 }
3694
3695 mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
3696
3697 /* tell it the size of the interrupt queues */
3698 cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
3699 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
3700 if (status != 0) {
3701 dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3702 goto abort_with_fw;
3703 }
3704
3705 /* ask the maximum number of slices it supports */
3706 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
3707 if (status != 0)
3708 goto abort_with_fw;
3709 else
3710 mgp->num_slices = cmd.data0;
3711
3712 /* Only allow multiple slices if MSI-X is usable */
3713 if (!myri10ge_msi) {
3714 goto abort_with_fw;
3715 }
3716
3717 /* if the admin did not specify a limit to how many
3718 * slices we should use, cap it automatically to the
3719 * number of CPUs currently online */
3720 if (myri10ge_max_slices == -1)
3721 myri10ge_max_slices = ncpus;
3722
3723 if (mgp->num_slices > myri10ge_max_slices)
3724 mgp->num_slices = myri10ge_max_slices;
3725
3726 /* Now try to allocate as many MSI-X vectors as we have
3727 * slices. We give up on MSI-X if we can only get a single
3728 * vector. */
3729
3730 mgp->msix_vectors = kzalloc(mgp->num_slices *
3731 sizeof(*mgp->msix_vectors), GFP_KERNEL);
3732 if (mgp->msix_vectors == NULL)
3733 goto disable_msix;
3734 for (i = 0; i < mgp->num_slices; i++) {
3735 mgp->msix_vectors[i].entry = i;
3736 }
3737
3738 while (mgp->num_slices > 1) {
3739 /* make sure it is a power of two */
3740 while (!is_power_of_2(mgp->num_slices))
3741 mgp->num_slices--;
3742 if (mgp->num_slices == 1)
3743 goto disable_msix;
3744 status = pci_enable_msix(pdev, mgp->msix_vectors,
3745 mgp->num_slices);
3746 if (status == 0) {
3747 pci_disable_msix(pdev);
3748 return;
3749 }
3750 if (status > 0)
3751 mgp->num_slices = status;
3752 else
3753 goto disable_msix;
3754 }
3755
3756disable_msix:
3757 if (mgp->msix_vectors != NULL) {
3758 kfree(mgp->msix_vectors);
3759 mgp->msix_vectors = NULL;
3760 }
3761
3762abort_with_fw:
3763 mgp->num_slices = 1;
3764 mgp->fw_name = old_fw;
3765 myri10ge_load_firmware(mgp, 0);
3766}
Brice Goglin77929732008-05-09 02:21:10 +02003767
Stephen Hemminger81260892008-11-21 17:30:35 -08003768static const struct net_device_ops myri10ge_netdev_ops = {
3769 .ndo_open = myri10ge_open,
3770 .ndo_stop = myri10ge_close,
3771 .ndo_start_xmit = myri10ge_xmit,
3772 .ndo_get_stats = myri10ge_get_stats,
3773 .ndo_validate_addr = eth_validate_addr,
3774 .ndo_change_mtu = myri10ge_change_mtu,
3775 .ndo_set_multicast_list = myri10ge_set_multicast_list,
3776 .ndo_set_mac_address = myri10ge_set_mac_address,
3777};
3778
Brice Goglin0da34b62006-05-23 06:10:15 -04003779static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3780{
3781 struct net_device *netdev;
3782 struct myri10ge_priv *mgp;
3783 struct device *dev = &pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04003784 int i;
3785 int status = -ENXIO;
Brice Goglin0da34b62006-05-23 06:10:15 -04003786 int dac_enabled;
Brice Goglin00b5e502008-11-20 01:50:28 -08003787 unsigned hdr_offset, ss_offset;
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003788 static int board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04003789
Brice Goglin236bb5e62008-09-28 15:34:21 +00003790 netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
Brice Goglin0da34b62006-05-23 06:10:15 -04003791 if (netdev == NULL) {
3792 dev_err(dev, "Could not allocate ethernet device\n");
3793 return -ENOMEM;
3794 }
3795
Maik Hampelb245fb62007-06-28 17:07:26 +02003796 SET_NETDEV_DEV(netdev, &pdev->dev);
3797
Brice Goglin0da34b62006-05-23 06:10:15 -04003798 mgp = netdev_priv(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003799 mgp->dev = netdev;
3800 mgp->pdev = pdev;
3801 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
3802 mgp->pause = myri10ge_flow_control;
3803 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04003804 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003805 mgp->board_number = board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04003806 init_waitqueue_head(&mgp->down_wq);
3807
3808 if (pci_enable_device(pdev)) {
3809 dev_err(&pdev->dev, "pci_enable_device call failed\n");
3810 status = -ENODEV;
3811 goto abort_with_netdev;
3812 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003813
3814 /* Find the vendor-specific cap so we can check
3815 * the reboot register later on */
3816 mgp->vendor_specific_offset
3817 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3818
3819 /* Set our max read request to 4KB */
Brice Goglin302d2422007-08-24 08:57:17 +02003820 status = pcie_set_readrq(pdev, 4096);
Brice Goglin0da34b62006-05-23 06:10:15 -04003821 if (status != 0) {
3822 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3823 status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003824 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003825 }
3826
3827 pci_set_master(pdev);
3828 dac_enabled = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003829 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglin0da34b62006-05-23 06:10:15 -04003830 if (status != 0) {
3831 dac_enabled = 0;
3832 dev_err(&pdev->dev,
Joe Perches898eb712007-10-18 03:06:30 -07003833 "64-bit pci address mask was refused, "
3834 "trying 32-bit\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07003835 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Brice Goglin0da34b62006-05-23 06:10:15 -04003836 }
3837 if (status != 0) {
3838 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003839 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003840 }
Yang Hongyang6a355282009-04-06 19:01:13 -07003841 (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglinb10c0662006-06-08 10:25:00 -04003842 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3843 &mgp->cmd_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003844 if (mgp->cmd == NULL)
Brice Gogline3fd5532009-01-17 08:27:19 +00003845 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003846
Brice Goglin0da34b62006-05-23 06:10:15 -04003847 mgp->board_span = pci_resource_len(pdev, 0);
3848 mgp->iomem_base = pci_resource_start(pdev, 0);
3849 mgp->mtrr = -1;
Brice Goglin276e26c2007-03-07 20:02:32 +01003850 mgp->wc_enabled = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003851#ifdef CONFIG_MTRR
3852 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3853 MTRR_TYPE_WRCOMB, 1);
Brice Goglin276e26c2007-03-07 20:02:32 +01003854 if (mgp->mtrr >= 0)
3855 mgp->wc_enabled = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003856#endif
Brice Goglinc7f80992008-07-21 10:26:25 +02003857 mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
Brice Goglin0da34b62006-05-23 06:10:15 -04003858 if (mgp->sram == NULL) {
3859 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3860 mgp->board_span, mgp->iomem_base);
3861 status = -ENXIO;
Brice Goglinc7f80992008-07-21 10:26:25 +02003862 goto abort_with_mtrr;
Brice Goglin0da34b62006-05-23 06:10:15 -04003863 }
Brice Goglin00b5e502008-11-20 01:50:28 -08003864 hdr_offset =
3865 ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3866 ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3867 mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
3868 if (mgp->sram_size > mgp->board_span ||
3869 mgp->sram_size <= MYRI10GE_FW_OFFSET) {
3870 dev_err(&pdev->dev,
3871 "invalid sram_size %dB or board span %ldB\n",
3872 mgp->sram_size, mgp->board_span);
3873 goto abort_with_ioremap;
3874 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003875 memcpy_fromio(mgp->eeprom_strings,
Brice Goglin00b5e502008-11-20 01:50:28 -08003876 mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
Brice Goglin0da34b62006-05-23 06:10:15 -04003877 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3878 status = myri10ge_read_mac_addr(mgp);
3879 if (status)
3880 goto abort_with_ioremap;
3881
3882 for (i = 0; i < ETH_ALEN; i++)
3883 netdev->dev_addr[i] = mgp->mac_addr[i];
3884
Brice Goglin5443e9e2007-05-07 23:52:22 +02003885 myri10ge_select_firmware(mgp);
3886
Brice Goglin0dcffac2008-05-09 02:21:49 +02003887 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003888 if (status != 0) {
3889 dev_err(&pdev->dev, "failed to load firmware\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003890 goto abort_with_ioremap;
3891 }
3892 myri10ge_probe_slices(mgp);
3893 status = myri10ge_alloc_slices(mgp);
3894 if (status != 0) {
3895 dev_err(&pdev->dev, "failed to alloc slice state\n");
3896 goto abort_with_firmware;
Brice Goglin0da34b62006-05-23 06:10:15 -04003897 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00003898 netdev->real_num_tx_queues = mgp->num_slices;
Brice Goglin0da34b62006-05-23 06:10:15 -04003899 status = myri10ge_reset(mgp);
3900 if (status != 0) {
3901 dev_err(&pdev->dev, "failed reset\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003902 goto abort_with_slices;
Brice Goglin0da34b62006-05-23 06:10:15 -04003903 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003904#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02003905 myri10ge_setup_dca(mgp);
3906#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04003907 pci_set_drvdata(pdev, mgp);
3908 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3909 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3910 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3911 myri10ge_initial_mtu = 68;
Stephen Hemminger81260892008-11-21 17:30:35 -08003912
3913 netdev->netdev_ops = &myri10ge_netdev_ops;
Brice Goglin0da34b62006-05-23 06:10:15 -04003914 netdev->mtu = myri10ge_initial_mtu;
Brice Goglin0da34b62006-05-23 06:10:15 -04003915 netdev->base_addr = mgp->iomem_base;
Brice Goglin4f93fde2007-10-13 12:34:01 +02003916 netdev->features = mgp->features;
Brice Goglin236bb5e62008-09-28 15:34:21 +00003917
Brice Goglin0da34b62006-05-23 06:10:15 -04003918 if (dac_enabled)
3919 netdev->features |= NETIF_F_HIGHDMA;
Brice Goglin3a0c7d22009-05-19 10:15:32 +00003920 if (myri10ge_lro)
3921 netdev->features |= NETIF_F_LRO;
Brice Goglin0da34b62006-05-23 06:10:15 -04003922
Brice Goglin21d05db2007-01-09 21:05:04 +01003923 /* make sure we can get an irq, and that MSI can be
3924 * setup (if available). Also ensure netdev->irq
3925 * is set to correct value if MSI is enabled */
3926 status = myri10ge_request_irq(mgp);
3927 if (status != 0)
3928 goto abort_with_firmware;
3929 netdev->irq = pdev->irq;
3930 myri10ge_free_irq(mgp);
3931
Brice Goglin0da34b62006-05-23 06:10:15 -04003932 /* Save configuration space to be restored if the
3933 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003934 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003935
3936 /* Setup the watchdog timer */
3937 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
3938 (unsigned long)mgp);
3939
Brice Goglin59081822009-04-16 02:23:56 +00003940 spin_lock_init(&mgp->stats_lock);
Brice Goglin0da34b62006-05-23 06:10:15 -04003941 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
David Howellsc4028952006-11-22 14:57:56 +00003942 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
Brice Goglin0da34b62006-05-23 06:10:15 -04003943 status = register_netdev(netdev);
3944 if (status != 0) {
3945 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
Brice Goglin7adda302006-12-18 11:50:00 +01003946 goto abort_with_state;
Brice Goglin0da34b62006-05-23 06:10:15 -04003947 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003948 if (mgp->msix_enabled)
3949 dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
3950 mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
3951 (mgp->wc_enabled ? "Enabled" : "Disabled"));
3952 else
3953 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3954 mgp->msi_enabled ? "MSI" : "xPIC",
3955 netdev->irq, mgp->tx_boundary, mgp->fw_name,
3956 (mgp->wc_enabled ? "Enabled" : "Disabled"));
Brice Goglin0da34b62006-05-23 06:10:15 -04003957
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003958 board_number++;
Brice Goglin0da34b62006-05-23 06:10:15 -04003959 return 0;
3960
Brice Goglin7adda302006-12-18 11:50:00 +01003961abort_with_state:
Brice Goglin83f6e152006-12-18 11:52:02 +01003962 pci_restore_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003963
Brice Goglin0dcffac2008-05-09 02:21:49 +02003964abort_with_slices:
3965 myri10ge_free_slices(mgp);
3966
Brice Goglin0da34b62006-05-23 06:10:15 -04003967abort_with_firmware:
3968 myri10ge_dummy_rdma(mgp, 0);
3969
Brice Goglin0da34b62006-05-23 06:10:15 -04003970abort_with_ioremap:
Brice Goglin0f840012009-01-05 18:16:14 -08003971 if (mgp->mac_addr_string != NULL)
3972 dev_err(&pdev->dev,
3973 "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
3974 mgp->mac_addr_string, mgp->serial_number);
Brice Goglin0da34b62006-05-23 06:10:15 -04003975 iounmap(mgp->sram);
3976
Brice Goglinc7f80992008-07-21 10:26:25 +02003977abort_with_mtrr:
Brice Goglin0da34b62006-05-23 06:10:15 -04003978#ifdef CONFIG_MTRR
3979 if (mgp->mtrr >= 0)
3980 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3981#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003982 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3983 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003984
Brice Gogline3fd5532009-01-17 08:27:19 +00003985abort_with_enabled:
3986 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003987
Brice Gogline3fd5532009-01-17 08:27:19 +00003988abort_with_netdev:
Brice Goglin0da34b62006-05-23 06:10:15 -04003989 free_netdev(netdev);
3990 return status;
3991}
3992
3993/*
3994 * myri10ge_remove
3995 *
3996 * Does what is necessary to shutdown one Myrinet device. Called
3997 * once for each Myrinet card by the kernel when a module is
3998 * unloaded.
3999 */
4000static void myri10ge_remove(struct pci_dev *pdev)
4001{
4002 struct myri10ge_priv *mgp;
4003 struct net_device *netdev;
Brice Goglin0da34b62006-05-23 06:10:15 -04004004
4005 mgp = pci_get_drvdata(pdev);
4006 if (mgp == NULL)
4007 return;
4008
4009 flush_scheduled_work();
4010 netdev = mgp->dev;
4011 unregister_netdev(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004012
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004013#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004014 myri10ge_teardown_dca(mgp);
4015#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004016 myri10ge_dummy_rdma(mgp, 0);
4017
Brice Goglin7adda302006-12-18 11:50:00 +01004018 /* avoid a memory leak */
Brice Goglin83f6e152006-12-18 11:52:02 +01004019 pci_restore_state(pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01004020
Brice Goglin0da34b62006-05-23 06:10:15 -04004021 iounmap(mgp->sram);
4022
4023#ifdef CONFIG_MTRR
4024 if (mgp->mtrr >= 0)
4025 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
4026#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +02004027 myri10ge_free_slices(mgp);
4028 if (mgp->msix_vectors != NULL)
4029 kfree(mgp->msix_vectors);
Brice Goglinb10c0662006-06-08 10:25:00 -04004030 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
4031 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04004032
4033 free_netdev(netdev);
Brice Gogline3fd5532009-01-17 08:27:19 +00004034 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004035 pci_set_drvdata(pdev, NULL);
4036}
4037
Brice Goglinb10c0662006-06-08 10:25:00 -04004038#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
Brice Goglina07bc1f2007-09-14 00:40:14 +02004039#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
Brice Goglin0da34b62006-05-23 06:10:15 -04004040
4041static struct pci_device_id myri10ge_pci_tbl[] = {
Brice Goglinb10c0662006-06-08 10:25:00 -04004042 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
Brice Goglina07bc1f2007-09-14 00:40:14 +02004043 {PCI_DEVICE
4044 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
Brice Goglin0da34b62006-05-23 06:10:15 -04004045 {0},
4046};
4047
Brice Goglin97131072009-04-16 02:29:22 +00004048MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
4049
Brice Goglin0da34b62006-05-23 06:10:15 -04004050static struct pci_driver myri10ge_driver = {
4051 .name = "myri10ge",
4052 .probe = myri10ge_probe,
4053 .remove = myri10ge_remove,
4054 .id_table = myri10ge_pci_tbl,
4055#ifdef CONFIG_PM
4056 .suspend = myri10ge_suspend,
4057 .resume = myri10ge_resume,
4058#endif
4059};
4060
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004061#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004062static int
4063myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
4064{
4065 int err = driver_for_each_device(&myri10ge_driver.driver,
4066 NULL, &event,
4067 myri10ge_notify_dca_device);
4068
4069 if (err)
4070 return NOTIFY_BAD;
4071 return NOTIFY_DONE;
4072}
4073
4074static struct notifier_block myri10ge_dca_notifier = {
4075 .notifier_call = myri10ge_notify_dca,
4076 .next = NULL,
4077 .priority = 0,
4078};
Brice Goglin4ee2ac52008-11-23 15:49:28 -08004079#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02004080
Brice Goglin0da34b62006-05-23 06:10:15 -04004081static __init int myri10ge_init_module(void)
4082{
4083 printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
4084 MYRI10GE_VERSION_STR);
Brice Goglin0dcffac2008-05-09 02:21:49 +02004085
Brice Goglin236bb5e62008-09-28 15:34:21 +00004086 if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02004087 printk(KERN_ERR
4088 "%s: Illegal rssh hash type %d, defaulting to source port\n",
4089 myri10ge_driver.name, myri10ge_rss_hash);
4090 myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
4091 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004092#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004093 dca_register_notify(&myri10ge_dca_notifier);
4094#endif
Brice Goglin236bb5e62008-09-28 15:34:21 +00004095 if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
4096 myri10ge_max_slices = MYRI10GE_MAX_SLICES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02004097
Brice Goglin0da34b62006-05-23 06:10:15 -04004098 return pci_register_driver(&myri10ge_driver);
4099}
4100
4101module_init(myri10ge_init_module);
4102
4103static __exit void myri10ge_cleanup_module(void)
4104{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004105#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004106 dca_unregister_notify(&myri10ge_dca_notifier);
4107#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004108 pci_unregister_driver(&myri10ge_driver);
4109}
4110
4111module_exit(myri10ge_cleanup_module);