Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012,2013 - ARM Ltd |
| 3 | * Author: Marc Zyngier <marc.zyngier@arm.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License, version 2, as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #include <linux/linkage.h> |
| 19 | |
| 20 | #include <asm/assembler.h> |
| 21 | #include <asm/kvm_arm.h> |
| 22 | #include <asm/kvm_mmu.h> |
Ard Biesheuvel | e4c5a68 | 2015-03-19 16:42:28 +0000 | [diff] [blame] | 23 | #include <asm/pgtable-hwdef.h> |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 24 | |
| 25 | .text |
| 26 | .pushsection .hyp.idmap.text, "ax" |
| 27 | |
| 28 | .align 11 |
| 29 | |
| 30 | ENTRY(__kvm_hyp_init) |
| 31 | ventry __invalid // Synchronous EL2t |
| 32 | ventry __invalid // IRQ EL2t |
| 33 | ventry __invalid // FIQ EL2t |
| 34 | ventry __invalid // Error EL2t |
| 35 | |
| 36 | ventry __invalid // Synchronous EL2h |
| 37 | ventry __invalid // IRQ EL2h |
| 38 | ventry __invalid // FIQ EL2h |
| 39 | ventry __invalid // Error EL2h |
| 40 | |
| 41 | ventry __do_hyp_init // Synchronous 64-bit EL1 |
| 42 | ventry __invalid // IRQ 64-bit EL1 |
| 43 | ventry __invalid // FIQ 64-bit EL1 |
| 44 | ventry __invalid // Error 64-bit EL1 |
| 45 | |
| 46 | ventry __invalid // Synchronous 32-bit EL1 |
| 47 | ventry __invalid // IRQ 32-bit EL1 |
| 48 | ventry __invalid // FIQ 32-bit EL1 |
| 49 | ventry __invalid // Error 32-bit EL1 |
| 50 | |
| 51 | __invalid: |
| 52 | b . |
| 53 | |
| 54 | /* |
| 55 | * x0: HYP boot pgd |
| 56 | * x1: HYP pgd |
| 57 | * x2: HYP stack |
| 58 | * x3: HYP vectors |
| 59 | */ |
| 60 | __do_hyp_init: |
| 61 | |
| 62 | msr ttbr0_el2, x0 |
| 63 | |
| 64 | mrs x4, tcr_el1 |
| 65 | ldr x5, =TCR_EL2_MASK |
| 66 | and x4, x4, x5 |
Tirumalesh Chalamarla | 3c5b1d9 | 2016-02-10 10:46:53 -0800 | [diff] [blame] | 67 | mov x5, #TCR_EL2_RES1 |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 68 | orr x4, x4, x5 |
Ard Biesheuvel | e4c5a68 | 2015-03-19 16:42:28 +0000 | [diff] [blame] | 69 | |
| 70 | #ifndef CONFIG_ARM64_VA_BITS_48 |
| 71 | /* |
| 72 | * If we are running with VA_BITS < 48, we may be running with an extra |
| 73 | * level of translation in the ID map. This is only the case if system |
| 74 | * RAM is out of range for the currently configured page size and number |
| 75 | * of translation levels, in which case we will also need the extra |
| 76 | * level for the HYP ID map, or we won't be able to enable the EL2 MMU. |
| 77 | * |
| 78 | * However, at EL2, there is only one TTBR register, and we can't switch |
| 79 | * between translation tables *and* update TCR_EL2.T0SZ at the same |
| 80 | * time. Bottom line: we need the extra level in *both* our translation |
| 81 | * tables. |
| 82 | * |
| 83 | * So use the same T0SZ value we use for the ID map. |
| 84 | */ |
| 85 | ldr_l x5, idmap_t0sz |
| 86 | bfi x4, x5, TCR_T0SZ_OFFSET, TCR_TxSZ_WIDTH |
| 87 | #endif |
Tirumalesh Chalamarla | 3c5b1d9 | 2016-02-10 10:46:53 -0800 | [diff] [blame] | 88 | /* |
| 89 | * Read the PARange bits from ID_AA64MMFR0_EL1 and set the PS bits in |
Marc Zyngier | 3a3604b | 2015-01-29 13:19:45 +0000 | [diff] [blame^] | 90 | * TCR_EL2. |
Tirumalesh Chalamarla | 3c5b1d9 | 2016-02-10 10:46:53 -0800 | [diff] [blame] | 91 | */ |
| 92 | mrs x5, ID_AA64MMFR0_EL1 |
| 93 | bfi x4, x5, #16, #3 |
| 94 | |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 95 | msr tcr_el2, x4 |
| 96 | |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 97 | mrs x4, mair_el1 |
| 98 | msr mair_el2, x4 |
| 99 | isb |
| 100 | |
Pranavkumar Sawargaonkar | f6edbbf | 2014-07-31 12:23:23 +0530 | [diff] [blame] | 101 | /* Invalidate the stale TLBs from Bootloader */ |
| 102 | tlbi alle2 |
| 103 | dsb sy |
| 104 | |
Marc Zyngier | 18ea3db | 2013-11-05 18:29:45 +0000 | [diff] [blame] | 105 | mrs x4, sctlr_el2 |
| 106 | and x4, x4, #SCTLR_EL2_EE // preserve endianness of EL2 |
| 107 | ldr x5, =SCTLR_EL2_FLAGS |
| 108 | orr x4, x4, x5 |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 109 | msr sctlr_el2, x4 |
| 110 | isb |
| 111 | |
Ard Biesheuvel | e4c5a68 | 2015-03-19 16:42:28 +0000 | [diff] [blame] | 112 | /* Skip the trampoline dance if we merged the boot and runtime PGDs */ |
| 113 | cmp x0, x1 |
| 114 | b.eq merged |
| 115 | |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 116 | /* MMU is now enabled. Get ready for the trampoline dance */ |
| 117 | ldr x4, =TRAMPOLINE_VA |
| 118 | adr x5, target |
| 119 | bfi x4, x5, #0, #PAGE_SHIFT |
| 120 | br x4 |
| 121 | |
| 122 | target: /* We're now in the trampoline code, switch page tables */ |
| 123 | msr ttbr0_el2, x1 |
| 124 | isb |
| 125 | |
| 126 | /* Invalidate the old TLBs */ |
| 127 | tlbi alle2 |
| 128 | dsb sy |
| 129 | |
Ard Biesheuvel | e4c5a68 | 2015-03-19 16:42:28 +0000 | [diff] [blame] | 130 | merged: |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 131 | /* Set the stack and new vectors */ |
| 132 | kern_hyp_va x2 |
| 133 | mov sp, x2 |
| 134 | kern_hyp_va x3 |
| 135 | msr vbar_el2, x3 |
| 136 | |
| 137 | /* Hello, World! */ |
| 138 | eret |
| 139 | ENDPROC(__kvm_hyp_init) |
| 140 | |
| 141 | .ltorg |
| 142 | |
| 143 | .popsection |