blob: a6c24aea28b6a08dab4ab32525e4fb8ac4b1823b [file] [log] [blame]
Paul Walmsley02bfc032009-09-03 20:14:05 +03001/*
Paul Walmsley73591542010-02-22 22:09:32 -07002 * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
Paul Walmsley02bfc032009-09-03 20:14:05 +03003 *
Paul Walmsley78183f32011-07-09 19:14:05 -06004 * Copyright (C) 2009-2011 Nokia Corporation
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005 * Copyright (C) 2012 Texas Instruments, Inc.
Paul Walmsley02bfc032009-09-03 20:14:05 +03006 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * XXX handle crossbar/shared link difference for L3?
Paul Walmsley73591542010-02-22 22:09:32 -070013 * XXX these should be marked initdata for multi-OMAP kernels
Paul Walmsley02bfc032009-09-03 20:14:05 +030014 */
Tony Lindgren3a8761c2012-10-08 09:11:22 -070015
16#include <linux/i2c-omap.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020017#include <linux/platform_data/asoc-ti-mcbsp.h>
18#include <linux/platform_data/spi-omap2-mcspi.h>
19
Tony Lindgrence491cf2009-10-20 09:40:47 -070020#include <plat/omap_hwmod.h>
Lokesh Vutla2b6c4e72012-10-15 14:04:53 -070021#include <plat-omap/dma-omap.h>
Thara Gopinathb6b58222011-02-23 00:14:05 -070022#include <plat/dmtimer.h>
Tony Lindgren68f39e72012-10-15 12:09:43 -070023#include "mmc.h"
Tony Lindgren1e0f51a2012-09-20 11:42:02 -070024#include "l3_2xxx.h"
Paul Walmsley02bfc032009-09-03 20:14:05 +030025
Tony Lindgrendbc04162012-08-31 10:59:07 -070026#include "soc.h"
Paul Walmsley43b40992010-02-22 22:09:34 -070027#include "omap_hwmod_common_data.h"
Paul Walmsley02bfc032009-09-03 20:14:05 +030028#include "prm-regbits-24xx.h"
Varadarajan, Charulatha165e2162010-09-23 20:02:40 +053029#include "cm-regbits-24xx.h"
Tony Lindgren3a8761c2012-10-08 09:11:22 -070030#include "i2c.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070031#include "wd_timer.h"
Paul Walmsley02bfc032009-09-03 20:14:05 +030032
Paul Walmsley73591542010-02-22 22:09:32 -070033/*
34 * OMAP2430 hardware module integration data
35 *
Paul Walmsley844a3b62012-04-19 04:04:33 -060036 * All of the data in this section should be autogeneratable from the
Paul Walmsley73591542010-02-22 22:09:32 -070037 * TI hardware database or other technical documentation. Data that
38 * is driver-specific or driver-kernel integration-specific belongs
39 * elsewhere.
40 */
41
Paul Walmsley844a3b62012-04-19 04:04:33 -060042/*
43 * IP blocks
44 */
Senthilvadivu Guruswamyde56dbb2011-02-22 09:51:15 +020045
Paul Walmsley844a3b62012-04-19 04:04:33 -060046/* IVA2 (IVA2) */
Paul Walmsley3af35fb2012-04-19 04:04:38 -060047static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
48 { .name = "logic", .rst_shift = 0 },
49 { .name = "mmu", .rst_shift = 1 },
50};
51
Paul Walmsley08072ac2010-07-26 16:34:33 -060052static struct omap_hwmod omap2430_iva_hwmod = {
53 .name = "iva",
54 .class = &iva_hwmod_class,
Paul Walmsley3af35fb2012-04-19 04:04:38 -060055 .clkdm_name = "dsp_clkdm",
56 .rst_lines = omap2430_iva_resets,
57 .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
58 .main_clk = "dsp_fck",
Paul Walmsley08072ac2010-07-26 16:34:33 -060059};
60
Paul Walmsley20042902010-09-30 02:40:12 +053061/* I2C common */
62static struct omap_hwmod_class_sysconfig i2c_sysc = {
63 .rev_offs = 0x00,
64 .sysc_offs = 0x20,
65 .syss_offs = 0x10,
Avinash.H.Md73d65f2011-03-03 14:22:46 -070066 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
67 SYSS_HAS_RESET_STATUS),
Paul Walmsley20042902010-09-30 02:40:12 +053068 .sysc_fields = &omap_hwmod_sysc_type1,
69};
70
71static struct omap_hwmod_class i2c_class = {
72 .name = "i2c",
73 .sysc = &i2c_sysc,
Andy Greendb791a72011-07-10 05:27:15 -060074 .rev = OMAP_I2C_IP_VERSION_1,
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060075 .reset = &omap_i2c_reset,
Paul Walmsley20042902010-09-30 02:40:12 +053076};
77
Benoit Cousson50ebb772010-12-21 21:08:34 -070078static struct omap_i2c_dev_attr i2c_dev_attr = {
Paul Walmsley20042902010-09-30 02:40:12 +053079 .fifo_depth = 8, /* bytes */
Andy Green4d4441a2011-07-10 05:27:16 -060080 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
81 OMAP_I2C_FLAG_BUS_SHIFT_2 |
82 OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
Paul Walmsley20042902010-09-30 02:40:12 +053083};
84
Benoit Cousson50ebb772010-12-21 21:08:34 -070085/* I2C1 */
Paul Walmsley20042902010-09-30 02:40:12 +053086static struct omap_hwmod omap2430_i2c1_hwmod = {
87 .name = "i2c1",
Andy Green3e600522011-07-10 05:27:14 -060088 .flags = HWMOD_16BIT_REG,
Paul Walmsley0d619a82011-07-09 19:14:07 -060089 .mpu_irqs = omap2_i2c1_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -060090 .sdma_reqs = omap2_i2c1_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +053091 .main_clk = "i2chs1_fck",
92 .prcm = {
93 .omap2 = {
94 /*
95 * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
96 * I2CHS IP's do not follow the usual pattern.
97 * prcm_reg_id alone cannot be used to program
98 * the iclk and fclk. Needs to be handled using
Lucas De Marchi25985ed2011-03-30 22:57:33 -030099 * additional flags when clk handling is moved
Paul Walmsley20042902010-09-30 02:40:12 +0530100 * to hwmod framework.
101 */
102 .module_offs = CORE_MOD,
103 .prcm_reg_id = 1,
104 .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
105 .idlest_reg_id = 1,
106 .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
107 },
108 },
Paul Walmsley20042902010-09-30 02:40:12 +0530109 .class = &i2c_class,
Benoit Cousson50ebb772010-12-21 21:08:34 -0700110 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530111};
112
113/* I2C2 */
Paul Walmsley20042902010-09-30 02:40:12 +0530114static struct omap_hwmod omap2430_i2c2_hwmod = {
115 .name = "i2c2",
Andy Green3e600522011-07-10 05:27:14 -0600116 .flags = HWMOD_16BIT_REG,
Paul Walmsley0d619a82011-07-09 19:14:07 -0600117 .mpu_irqs = omap2_i2c2_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600118 .sdma_reqs = omap2_i2c2_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530119 .main_clk = "i2chs2_fck",
120 .prcm = {
121 .omap2 = {
122 .module_offs = CORE_MOD,
123 .prcm_reg_id = 1,
124 .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
125 .idlest_reg_id = 1,
126 .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
127 },
128 },
Paul Walmsley20042902010-09-30 02:40:12 +0530129 .class = &i2c_class,
Benoit Cousson50ebb772010-12-21 21:08:34 -0700130 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530131};
132
Varadarajan, Charulathaaeac0e42010-12-07 16:26:56 -0800133/* gpio5 */
134static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700135 { .irq = 33 + OMAP_INTC_START, }, /* INT_24XX_GPIO_BANK5 */
136 { .irq = -1 },
Varadarajan, Charulathaaeac0e42010-12-07 16:26:56 -0800137};
138
Varadarajan, Charulathaaeac0e42010-12-07 16:26:56 -0800139static struct omap_hwmod omap2430_gpio5_hwmod = {
140 .name = "gpio5",
Avinash.H.Mf95440c2011-04-05 21:10:15 +0530141 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Varadarajan, Charulathaaeac0e42010-12-07 16:26:56 -0800142 .mpu_irqs = omap243x_gpio5_irqs,
Varadarajan, Charulathaaeac0e42010-12-07 16:26:56 -0800143 .main_clk = "gpio5_fck",
144 .prcm = {
145 .omap2 = {
146 .prcm_reg_id = 2,
147 .module_bit = OMAP2430_EN_GPIO5_SHIFT,
148 .module_offs = CORE_MOD,
149 .idlest_reg_id = 2,
150 .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
151 },
152 },
Paul Walmsley273b9462011-07-09 19:14:08 -0600153 .class = &omap2xxx_gpio_hwmod_class,
Paul Walmsleycb484272012-04-19 04:04:33 -0600154 .dev_attr = &omap2xxx_gpio_dev_attr,
Varadarajan, Charulathaaeac0e42010-12-07 16:26:56 -0800155};
156
G, Manjunath Kondaiah82cbd1a2010-12-20 18:27:18 -0800157/* dma attributes */
158static struct omap_dma_dev_attr dma_dev_attr = {
159 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
160 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
161 .lch_count = 32,
162};
163
G, Manjunath Kondaiah82cbd1a2010-12-20 18:27:18 -0800164static struct omap_hwmod omap2430_dma_system_hwmod = {
165 .name = "dma",
Paul Walmsley273b9462011-07-09 19:14:08 -0600166 .class = &omap2xxx_dma_hwmod_class,
Paul Walmsley0d619a82011-07-09 19:14:07 -0600167 .mpu_irqs = omap2_dma_system_irqs,
G, Manjunath Kondaiah82cbd1a2010-12-20 18:27:18 -0800168 .main_clk = "core_l3_ck",
G, Manjunath Kondaiah82cbd1a2010-12-20 18:27:18 -0800169 .dev_attr = &dma_dev_attr,
G, Manjunath Kondaiah82cbd1a2010-12-20 18:27:18 -0800170 .flags = HWMOD_NO_IDLEST,
171};
172
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800173/* mailbox */
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800174static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700175 { .irq = 26 + OMAP_INTC_START, },
176 { .irq = -1 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800177};
178
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800179static struct omap_hwmod omap2430_mailbox_hwmod = {
180 .name = "mailbox",
Paul Walmsley273b9462011-07-09 19:14:08 -0600181 .class = &omap2xxx_mailbox_hwmod_class,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800182 .mpu_irqs = omap2430_mailbox_irqs,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800183 .main_clk = "mailboxes_ick",
184 .prcm = {
185 .omap2 = {
186 .prcm_reg_id = 1,
187 .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
188 .module_offs = CORE_MOD,
189 .idlest_reg_id = 1,
190 .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
191 },
192 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800193};
194
Charulatha V7f904c72011-02-17 09:53:10 -0800195/* mcspi3 */
196static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700197 { .irq = 91 + OMAP_INTC_START, },
198 { .irq = -1 },
Charulatha V7f904c72011-02-17 09:53:10 -0800199};
200
201static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
202 { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
203 { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
204 { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
205 { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
Paul Walmsleybc614952011-07-09 19:14:07 -0600206 { .dma_req = -1 }
Charulatha V7f904c72011-02-17 09:53:10 -0800207};
208
Charulatha V7f904c72011-02-17 09:53:10 -0800209static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
210 .num_chipselect = 2,
211};
212
213static struct omap_hwmod omap2430_mcspi3_hwmod = {
Paul Walmsleybec93812012-04-19 04:03:50 -0600214 .name = "mcspi3",
Charulatha V7f904c72011-02-17 09:53:10 -0800215 .mpu_irqs = omap2430_mcspi3_mpu_irqs,
Charulatha V7f904c72011-02-17 09:53:10 -0800216 .sdma_reqs = omap2430_mcspi3_sdma_reqs,
Charulatha V7f904c72011-02-17 09:53:10 -0800217 .main_clk = "mcspi3_fck",
218 .prcm = {
219 .omap2 = {
220 .module_offs = CORE_MOD,
221 .prcm_reg_id = 2,
222 .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
223 .idlest_reg_id = 2,
224 .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
225 },
226 },
Paul Walmsley273b9462011-07-09 19:14:08 -0600227 .class = &omap2xxx_mcspi_class,
228 .dev_attr = &omap_mcspi3_dev_attr,
Charulatha V7f904c72011-02-17 09:53:10 -0800229};
230
Paul Walmsley844a3b62012-04-19 04:04:33 -0600231/* usbhsotg */
Hema HK44d02ac2011-02-17 12:07:17 +0530232static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
233 .rev_offs = 0x0400,
234 .sysc_offs = 0x0404,
235 .syss_offs = 0x0408,
236 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
237 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
238 SYSC_HAS_AUTOIDLE),
239 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
240 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
241 .sysc_fields = &omap_hwmod_sysc_type1,
242};
243
244static struct omap_hwmod_class usbotg_class = {
245 .name = "usbotg",
246 .sysc = &omap2430_usbhsotg_sysc,
247};
248
249/* usb_otg_hs */
250static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
251
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700252 { .name = "mc", .irq = 92 + OMAP_INTC_START, },
253 { .name = "dma", .irq = 93 + OMAP_INTC_START, },
254 { .irq = -1 },
Hema HK44d02ac2011-02-17 12:07:17 +0530255};
256
257static struct omap_hwmod omap2430_usbhsotg_hwmod = {
258 .name = "usb_otg_hs",
259 .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
Hema HK44d02ac2011-02-17 12:07:17 +0530260 .main_clk = "usbhs_ick",
261 .prcm = {
262 .omap2 = {
263 .prcm_reg_id = 1,
264 .module_bit = OMAP2430_EN_USBHS_MASK,
265 .module_offs = CORE_MOD,
266 .idlest_reg_id = 1,
267 .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
268 },
269 },
Hema HK44d02ac2011-02-17 12:07:17 +0530270 .class = &usbotg_class,
271 /*
272 * Erratum ID: i479 idle_req / idle_ack mechanism potentially
273 * broken when autoidle is enabled
274 * workaround is to disable the autoidle bit at module level.
275 */
276 .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
277 | HWMOD_SWSUP_MSTANDBY,
Hema HK44d02ac2011-02-17 12:07:17 +0530278};
279
Charulatha V37801b32011-02-24 12:51:46 -0800280/*
281 * 'mcbsp' class
282 * multi channel buffered serial port controller
283 */
Tony Lindgren04aa67d2011-02-22 10:54:12 -0800284
Charulatha V37801b32011-02-24 12:51:46 -0800285static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
286 .rev_offs = 0x007C,
287 .sysc_offs = 0x008C,
288 .sysc_flags = (SYSC_HAS_SOFTRESET),
289 .sysc_fields = &omap_hwmod_sysc_type1,
290};
291
292static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
293 .name = "mcbsp",
294 .sysc = &omap2430_mcbsp_sysc,
295 .rev = MCBSP_CONFIG_TYPE2,
296};
297
Peter Ujfalusidb382a82012-06-18 16:18:43 -0600298static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
299 { .role = "pad_fck", .clk = "mcbsp_clks" },
300 { .role = "prcm_fck", .clk = "func_96m_ck" },
301};
302
Charulatha V37801b32011-02-24 12:51:46 -0800303/* mcbsp1 */
304static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700305 { .name = "tx", .irq = 59 + OMAP_INTC_START, },
306 { .name = "rx", .irq = 60 + OMAP_INTC_START, },
307 { .name = "ovr", .irq = 61 + OMAP_INTC_START, },
308 { .name = "common", .irq = 64 + OMAP_INTC_START, },
309 { .irq = -1 },
Charulatha V37801b32011-02-24 12:51:46 -0800310};
311
Charulatha V37801b32011-02-24 12:51:46 -0800312static struct omap_hwmod omap2430_mcbsp1_hwmod = {
313 .name = "mcbsp1",
314 .class = &omap2430_mcbsp_hwmod_class,
315 .mpu_irqs = omap2430_mcbsp1_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600316 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
Charulatha V37801b32011-02-24 12:51:46 -0800317 .main_clk = "mcbsp1_fck",
318 .prcm = {
319 .omap2 = {
320 .prcm_reg_id = 1,
321 .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
322 .module_offs = CORE_MOD,
323 .idlest_reg_id = 1,
324 .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
325 },
326 },
Peter Ujfalusidb382a82012-06-18 16:18:43 -0600327 .opt_clks = mcbsp_opt_clks,
328 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V37801b32011-02-24 12:51:46 -0800329};
330
331/* mcbsp2 */
332static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700333 { .name = "tx", .irq = 62 + OMAP_INTC_START, },
334 { .name = "rx", .irq = 63 + OMAP_INTC_START, },
335 { .name = "common", .irq = 16 + OMAP_INTC_START, },
336 { .irq = -1 },
Charulatha V37801b32011-02-24 12:51:46 -0800337};
338
Charulatha V37801b32011-02-24 12:51:46 -0800339static struct omap_hwmod omap2430_mcbsp2_hwmod = {
340 .name = "mcbsp2",
341 .class = &omap2430_mcbsp_hwmod_class,
342 .mpu_irqs = omap2430_mcbsp2_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600343 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
Charulatha V37801b32011-02-24 12:51:46 -0800344 .main_clk = "mcbsp2_fck",
345 .prcm = {
346 .omap2 = {
347 .prcm_reg_id = 1,
348 .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
349 .module_offs = CORE_MOD,
350 .idlest_reg_id = 1,
351 .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
352 },
353 },
Peter Ujfalusidb382a82012-06-18 16:18:43 -0600354 .opt_clks = mcbsp_opt_clks,
355 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V37801b32011-02-24 12:51:46 -0800356};
357
358/* mcbsp3 */
359static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700360 { .name = "tx", .irq = 89 + OMAP_INTC_START, },
361 { .name = "rx", .irq = 90 + OMAP_INTC_START, },
362 { .name = "common", .irq = 17 + OMAP_INTC_START, },
363 { .irq = -1 },
Charulatha V37801b32011-02-24 12:51:46 -0800364};
365
Charulatha V37801b32011-02-24 12:51:46 -0800366static struct omap_hwmod omap2430_mcbsp3_hwmod = {
367 .name = "mcbsp3",
368 .class = &omap2430_mcbsp_hwmod_class,
369 .mpu_irqs = omap2430_mcbsp3_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600370 .sdma_reqs = omap2_mcbsp3_sdma_reqs,
Charulatha V37801b32011-02-24 12:51:46 -0800371 .main_clk = "mcbsp3_fck",
372 .prcm = {
373 .omap2 = {
374 .prcm_reg_id = 1,
375 .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
376 .module_offs = CORE_MOD,
377 .idlest_reg_id = 2,
378 .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
379 },
380 },
Peter Ujfalusidb382a82012-06-18 16:18:43 -0600381 .opt_clks = mcbsp_opt_clks,
382 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V37801b32011-02-24 12:51:46 -0800383};
384
385/* mcbsp4 */
386static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700387 { .name = "tx", .irq = 54 + OMAP_INTC_START, },
388 { .name = "rx", .irq = 55 + OMAP_INTC_START, },
389 { .name = "common", .irq = 18 + OMAP_INTC_START, },
390 { .irq = -1 },
Charulatha V37801b32011-02-24 12:51:46 -0800391};
392
393static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
394 { .name = "rx", .dma_req = 20 },
395 { .name = "tx", .dma_req = 19 },
Paul Walmsleybc614952011-07-09 19:14:07 -0600396 { .dma_req = -1 }
Charulatha V37801b32011-02-24 12:51:46 -0800397};
398
Charulatha V37801b32011-02-24 12:51:46 -0800399static struct omap_hwmod omap2430_mcbsp4_hwmod = {
400 .name = "mcbsp4",
401 .class = &omap2430_mcbsp_hwmod_class,
402 .mpu_irqs = omap2430_mcbsp4_irqs,
Charulatha V37801b32011-02-24 12:51:46 -0800403 .sdma_reqs = omap2430_mcbsp4_sdma_chs,
Charulatha V37801b32011-02-24 12:51:46 -0800404 .main_clk = "mcbsp4_fck",
405 .prcm = {
406 .omap2 = {
407 .prcm_reg_id = 1,
408 .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
409 .module_offs = CORE_MOD,
410 .idlest_reg_id = 2,
411 .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
412 },
413 },
Peter Ujfalusidb382a82012-06-18 16:18:43 -0600414 .opt_clks = mcbsp_opt_clks,
415 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V37801b32011-02-24 12:51:46 -0800416};
417
418/* mcbsp5 */
419static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700420 { .name = "tx", .irq = 81 + OMAP_INTC_START, },
421 { .name = "rx", .irq = 82 + OMAP_INTC_START, },
422 { .name = "common", .irq = 19 + OMAP_INTC_START, },
423 { .irq = -1 },
Charulatha V37801b32011-02-24 12:51:46 -0800424};
425
426static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
427 { .name = "rx", .dma_req = 22 },
428 { .name = "tx", .dma_req = 21 },
Paul Walmsleybc614952011-07-09 19:14:07 -0600429 { .dma_req = -1 }
Charulatha V37801b32011-02-24 12:51:46 -0800430};
431
Charulatha V37801b32011-02-24 12:51:46 -0800432static struct omap_hwmod omap2430_mcbsp5_hwmod = {
433 .name = "mcbsp5",
434 .class = &omap2430_mcbsp_hwmod_class,
435 .mpu_irqs = omap2430_mcbsp5_irqs,
Charulatha V37801b32011-02-24 12:51:46 -0800436 .sdma_reqs = omap2430_mcbsp5_sdma_chs,
Charulatha V37801b32011-02-24 12:51:46 -0800437 .main_clk = "mcbsp5_fck",
438 .prcm = {
439 .omap2 = {
440 .prcm_reg_id = 1,
441 .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
442 .module_offs = CORE_MOD,
443 .idlest_reg_id = 2,
444 .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
445 },
446 },
Peter Ujfalusidb382a82012-06-18 16:18:43 -0600447 .opt_clks = mcbsp_opt_clks,
448 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V37801b32011-02-24 12:51:46 -0800449};
Tony Lindgren04aa67d2011-02-22 10:54:12 -0800450
Paul Walmsleybce06f32011-03-01 13:12:55 -0800451/* MMC/SD/SDIO common */
Paul Walmsleybce06f32011-03-01 13:12:55 -0800452static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
453 .rev_offs = 0x1fc,
454 .sysc_offs = 0x10,
455 .syss_offs = 0x14,
456 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
457 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
458 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
459 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
460 .sysc_fields = &omap_hwmod_sysc_type1,
461};
462
463static struct omap_hwmod_class omap2430_mmc_class = {
464 .name = "mmc",
465 .sysc = &omap2430_mmc_sysc,
466};
467
468/* MMC/SD/SDIO1 */
Paul Walmsleybce06f32011-03-01 13:12:55 -0800469static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700470 { .irq = 83 + OMAP_INTC_START, },
471 { .irq = -1 },
Paul Walmsleybce06f32011-03-01 13:12:55 -0800472};
473
474static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
475 { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
476 { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
Paul Walmsleybc614952011-07-09 19:14:07 -0600477 { .dma_req = -1 }
Paul Walmsleybce06f32011-03-01 13:12:55 -0800478};
479
480static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
481 { .role = "dbck", .clk = "mmchsdb1_fck" },
482};
483
Kishore Kadiyala6ab89462011-03-01 13:12:56 -0800484static struct omap_mmc_dev_attr mmc1_dev_attr = {
485 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
486};
487
Paul Walmsleybce06f32011-03-01 13:12:55 -0800488static struct omap_hwmod omap2430_mmc1_hwmod = {
489 .name = "mmc1",
490 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
491 .mpu_irqs = omap2430_mmc1_mpu_irqs,
Paul Walmsleybce06f32011-03-01 13:12:55 -0800492 .sdma_reqs = omap2430_mmc1_sdma_reqs,
Paul Walmsleybce06f32011-03-01 13:12:55 -0800493 .opt_clks = omap2430_mmc1_opt_clks,
494 .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
495 .main_clk = "mmchs1_fck",
496 .prcm = {
497 .omap2 = {
498 .module_offs = CORE_MOD,
499 .prcm_reg_id = 2,
500 .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
501 .idlest_reg_id = 2,
502 .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
503 },
504 },
Kishore Kadiyala6ab89462011-03-01 13:12:56 -0800505 .dev_attr = &mmc1_dev_attr,
Paul Walmsleybce06f32011-03-01 13:12:55 -0800506 .class = &omap2430_mmc_class,
Paul Walmsleybce06f32011-03-01 13:12:55 -0800507};
508
509/* MMC/SD/SDIO2 */
Paul Walmsleybce06f32011-03-01 13:12:55 -0800510static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700511 { .irq = 86 + OMAP_INTC_START, },
512 { .irq = -1 },
Paul Walmsleybce06f32011-03-01 13:12:55 -0800513};
514
515static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
516 { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
517 { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
Paul Walmsleybc614952011-07-09 19:14:07 -0600518 { .dma_req = -1 }
Paul Walmsleybce06f32011-03-01 13:12:55 -0800519};
520
521static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
522 { .role = "dbck", .clk = "mmchsdb2_fck" },
523};
524
Paul Walmsleybce06f32011-03-01 13:12:55 -0800525static struct omap_hwmod omap2430_mmc2_hwmod = {
526 .name = "mmc2",
527 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
528 .mpu_irqs = omap2430_mmc2_mpu_irqs,
Paul Walmsleybce06f32011-03-01 13:12:55 -0800529 .sdma_reqs = omap2430_mmc2_sdma_reqs,
Paul Walmsleybce06f32011-03-01 13:12:55 -0800530 .opt_clks = omap2430_mmc2_opt_clks,
531 .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
532 .main_clk = "mmchs2_fck",
533 .prcm = {
534 .omap2 = {
535 .module_offs = CORE_MOD,
536 .prcm_reg_id = 2,
537 .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
538 .idlest_reg_id = 2,
539 .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
540 },
541 },
Paul Walmsleybce06f32011-03-01 13:12:55 -0800542 .class = &omap2430_mmc_class,
Paul Walmsleybce06f32011-03-01 13:12:55 -0800543};
Kevin Hilman046465b2010-09-27 20:19:30 +0530544
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600545/* HDQ1W/1-wire */
546static struct omap_hwmod omap2430_hdq1w_hwmod = {
547 .name = "hdq1w",
548 .mpu_irqs = omap2_hdq1w_mpu_irqs,
549 .main_clk = "hdq_fck",
550 .prcm = {
551 .omap2 = {
552 .module_offs = CORE_MOD,
553 .prcm_reg_id = 1,
554 .module_bit = OMAP24XX_EN_HDQ_SHIFT,
555 .idlest_reg_id = 1,
556 .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
557 },
558 },
559 .class = &omap2_hdq1w_class,
560};
561
Paul Walmsley844a3b62012-04-19 04:04:33 -0600562/*
563 * interfaces
564 */
565
566/* L3 -> L4_CORE interface */
Paul Walmsley844a3b62012-04-19 04:04:33 -0600567/* l3_core -> usbhsotg interface */
568static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
569 .master = &omap2430_usbhsotg_hwmod,
Paul Walmsleycb484272012-04-19 04:04:33 -0600570 .slave = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600571 .clk = "core_l3_ck",
572 .user = OCP_USER_MPU,
573};
574
575/* L4 CORE -> I2C1 interface */
576static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600577 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600578 .slave = &omap2430_i2c1_hwmod,
579 .clk = "i2c1_ick",
580 .addr = omap2_i2c1_addr_space,
581 .user = OCP_USER_MPU | OCP_USER_SDMA,
582};
583
584/* L4 CORE -> I2C2 interface */
585static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600586 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600587 .slave = &omap2430_i2c2_hwmod,
588 .clk = "i2c2_ick",
589 .addr = omap2_i2c2_addr_space,
590 .user = OCP_USER_MPU | OCP_USER_SDMA,
591};
592
Paul Walmsley844a3b62012-04-19 04:04:33 -0600593static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
594 {
595 .pa_start = OMAP243X_HS_BASE,
596 .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
597 .flags = ADDR_TYPE_RT
598 },
599 { }
600};
601
602/* l4_core ->usbhsotg interface */
603static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600604 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600605 .slave = &omap2430_usbhsotg_hwmod,
606 .clk = "usb_l4_ick",
607 .addr = omap2430_usbhsotg_addrs,
608 .user = OCP_USER_MPU,
609};
610
611/* L4 CORE -> MMC1 interface */
612static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600613 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600614 .slave = &omap2430_mmc1_hwmod,
615 .clk = "mmchs1_ick",
616 .addr = omap2430_mmc1_addr_space,
617 .user = OCP_USER_MPU | OCP_USER_SDMA,
618};
619
620/* L4 CORE -> MMC2 interface */
621static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600622 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600623 .slave = &omap2430_mmc2_hwmod,
624 .clk = "mmchs2_ick",
625 .addr = omap2430_mmc2_addr_space,
626 .user = OCP_USER_MPU | OCP_USER_SDMA,
627};
628
Paul Walmsley844a3b62012-04-19 04:04:33 -0600629/* l4 core -> mcspi3 interface */
630static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600631 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600632 .slave = &omap2430_mcspi3_hwmod,
633 .clk = "mcspi3_ick",
634 .addr = omap2430_mcspi3_addr_space,
635 .user = OCP_USER_MPU | OCP_USER_SDMA,
636};
637
638/* IVA2 <- L3 interface */
639static struct omap_hwmod_ocp_if omap2430_l3__iva = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600640 .master = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600641 .slave = &omap2430_iva_hwmod,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600642 .clk = "core_l3_ck",
Paul Walmsley844a3b62012-04-19 04:04:33 -0600643 .user = OCP_USER_MPU | OCP_USER_SDMA,
644};
645
646static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
647 {
648 .pa_start = 0x49018000,
649 .pa_end = 0x49018000 + SZ_1K - 1,
650 .flags = ADDR_TYPE_RT
651 },
652 { }
653};
654
655/* l4_wkup -> timer1 */
656static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600657 .master = &omap2xxx_l4_wkup_hwmod,
658 .slave = &omap2xxx_timer1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600659 .clk = "gpt1_ick",
660 .addr = omap2430_timer1_addrs,
661 .user = OCP_USER_MPU | OCP_USER_SDMA,
662};
663
Paul Walmsley844a3b62012-04-19 04:04:33 -0600664/* l4_wkup -> wd_timer2 */
665static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
666 {
667 .pa_start = 0x49016000,
668 .pa_end = 0x4901607f,
669 .flags = ADDR_TYPE_RT
670 },
671 { }
672};
673
674static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600675 .master = &omap2xxx_l4_wkup_hwmod,
676 .slave = &omap2xxx_wd_timer2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600677 .clk = "mpu_wdt_ick",
678 .addr = omap2430_wd_timer2_addrs,
679 .user = OCP_USER_MPU | OCP_USER_SDMA,
680};
681
Paul Walmsley844a3b62012-04-19 04:04:33 -0600682/* l4_wkup -> gpio1 */
683static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
684 {
685 .pa_start = 0x4900C000,
686 .pa_end = 0x4900C1ff,
687 .flags = ADDR_TYPE_RT
688 },
689 { }
690};
691
692static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600693 .master = &omap2xxx_l4_wkup_hwmod,
694 .slave = &omap2xxx_gpio1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600695 .clk = "gpios_ick",
696 .addr = omap2430_gpio1_addr_space,
697 .user = OCP_USER_MPU | OCP_USER_SDMA,
698};
699
700/* l4_wkup -> gpio2 */
701static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
702 {
703 .pa_start = 0x4900E000,
704 .pa_end = 0x4900E1ff,
705 .flags = ADDR_TYPE_RT
706 },
707 { }
708};
709
710static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600711 .master = &omap2xxx_l4_wkup_hwmod,
712 .slave = &omap2xxx_gpio2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600713 .clk = "gpios_ick",
714 .addr = omap2430_gpio2_addr_space,
715 .user = OCP_USER_MPU | OCP_USER_SDMA,
716};
717
718/* l4_wkup -> gpio3 */
719static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
720 {
721 .pa_start = 0x49010000,
722 .pa_end = 0x490101ff,
723 .flags = ADDR_TYPE_RT
724 },
725 { }
726};
727
728static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600729 .master = &omap2xxx_l4_wkup_hwmod,
730 .slave = &omap2xxx_gpio3_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600731 .clk = "gpios_ick",
732 .addr = omap2430_gpio3_addr_space,
733 .user = OCP_USER_MPU | OCP_USER_SDMA,
734};
735
736/* l4_wkup -> gpio4 */
737static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
738 {
739 .pa_start = 0x49012000,
740 .pa_end = 0x490121ff,
741 .flags = ADDR_TYPE_RT
742 },
743 { }
744};
745
746static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600747 .master = &omap2xxx_l4_wkup_hwmod,
748 .slave = &omap2xxx_gpio4_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600749 .clk = "gpios_ick",
750 .addr = omap2430_gpio4_addr_space,
751 .user = OCP_USER_MPU | OCP_USER_SDMA,
752};
753
754/* l4_core -> gpio5 */
755static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
756 {
757 .pa_start = 0x480B6000,
758 .pa_end = 0x480B61ff,
759 .flags = ADDR_TYPE_RT
760 },
761 { }
762};
763
764static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600765 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600766 .slave = &omap2430_gpio5_hwmod,
767 .clk = "gpio5_ick",
768 .addr = omap2430_gpio5_addr_space,
769 .user = OCP_USER_MPU | OCP_USER_SDMA,
770};
771
772/* dma_system -> L3 */
773static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
774 .master = &omap2430_dma_system_hwmod,
Paul Walmsleycb484272012-04-19 04:04:33 -0600775 .slave = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600776 .clk = "core_l3_ck",
777 .user = OCP_USER_MPU | OCP_USER_SDMA,
778};
779
780/* l4_core -> dma_system */
781static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600782 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600783 .slave = &omap2430_dma_system_hwmod,
784 .clk = "sdma_ick",
785 .addr = omap2_dma_system_addrs,
786 .user = OCP_USER_MPU | OCP_USER_SDMA,
787};
788
789/* l4_core -> mailbox */
790static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600791 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600792 .slave = &omap2430_mailbox_hwmod,
793 .addr = omap2_mailbox_addrs,
794 .user = OCP_USER_MPU | OCP_USER_SDMA,
795};
796
797/* l4_core -> mcbsp1 */
798static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600799 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600800 .slave = &omap2430_mcbsp1_hwmod,
801 .clk = "mcbsp1_ick",
802 .addr = omap2_mcbsp1_addrs,
803 .user = OCP_USER_MPU | OCP_USER_SDMA,
804};
805
806/* l4_core -> mcbsp2 */
807static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600808 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600809 .slave = &omap2430_mcbsp2_hwmod,
810 .clk = "mcbsp2_ick",
811 .addr = omap2xxx_mcbsp2_addrs,
812 .user = OCP_USER_MPU | OCP_USER_SDMA,
813};
814
815static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
816 {
817 .name = "mpu",
818 .pa_start = 0x4808C000,
819 .pa_end = 0x4808C0ff,
820 .flags = ADDR_TYPE_RT
821 },
822 { }
823};
824
825/* l4_core -> mcbsp3 */
826static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600827 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600828 .slave = &omap2430_mcbsp3_hwmod,
829 .clk = "mcbsp3_ick",
830 .addr = omap2430_mcbsp3_addrs,
831 .user = OCP_USER_MPU | OCP_USER_SDMA,
832};
833
834static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
835 {
836 .name = "mpu",
837 .pa_start = 0x4808E000,
838 .pa_end = 0x4808E0ff,
839 .flags = ADDR_TYPE_RT
840 },
841 { }
842};
843
844/* l4_core -> mcbsp4 */
845static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600846 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600847 .slave = &omap2430_mcbsp4_hwmod,
848 .clk = "mcbsp4_ick",
849 .addr = omap2430_mcbsp4_addrs,
850 .user = OCP_USER_MPU | OCP_USER_SDMA,
851};
852
853static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
854 {
855 .name = "mpu",
856 .pa_start = 0x48096000,
857 .pa_end = 0x480960ff,
858 .flags = ADDR_TYPE_RT
859 },
860 { }
861};
862
863/* l4_core -> mcbsp5 */
864static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600865 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600866 .slave = &omap2430_mcbsp5_hwmod,
867 .clk = "mcbsp5_ick",
868 .addr = omap2430_mcbsp5_addrs,
869 .user = OCP_USER_MPU | OCP_USER_SDMA,
870};
871
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600872/* l4_core -> hdq1w */
873static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
874 .master = &omap2xxx_l4_core_hwmod,
875 .slave = &omap2430_hdq1w_hwmod,
876 .clk = "hdq_ick",
877 .addr = omap2_hdq1w_addr_space,
878 .user = OCP_USER_MPU | OCP_USER_SDMA,
879 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
880};
881
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600882/* l4_wkup -> 32ksync_counter */
883static struct omap_hwmod_addr_space omap2430_counter_32k_addrs[] = {
884 {
885 .pa_start = 0x49020000,
886 .pa_end = 0x4902001f,
887 .flags = ADDR_TYPE_RT
888 },
889 { }
890};
891
Afzal Mohammed49484a62012-09-23 17:28:24 -0600892static struct omap_hwmod_addr_space omap2430_gpmc_addrs[] = {
893 {
894 .pa_start = 0x6e000000,
895 .pa_end = 0x6e000fff,
896 .flags = ADDR_TYPE_RT
897 },
898 { }
899};
900
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600901static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
902 .master = &omap2xxx_l4_wkup_hwmod,
903 .slave = &omap2xxx_counter_32k_hwmod,
904 .clk = "sync_32k_ick",
905 .addr = omap2430_counter_32k_addrs,
906 .user = OCP_USER_MPU | OCP_USER_SDMA,
907};
908
Afzal Mohammed49484a62012-09-23 17:28:24 -0600909static struct omap_hwmod_ocp_if omap2430_l3__gpmc = {
910 .master = &omap2xxx_l3_main_hwmod,
911 .slave = &omap2xxx_gpmc_hwmod,
912 .clk = "core_l3_ck",
913 .addr = omap2430_gpmc_addrs,
914 .user = OCP_USER_MPU | OCP_USER_SDMA,
915};
916
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600917static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
Paul Walmsley6a297552012-04-19 04:04:34 -0600918 &omap2xxx_l3_main__l4_core,
919 &omap2xxx_mpu__l3_main,
920 &omap2xxx_dss__l3,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600921 &omap2430_usbhsotg__l3,
922 &omap2430_l4_core__i2c1,
923 &omap2430_l4_core__i2c2,
Paul Walmsley6a297552012-04-19 04:04:34 -0600924 &omap2xxx_l4_core__l4_wkup,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600925 &omap2_l4_core__uart1,
926 &omap2_l4_core__uart2,
927 &omap2_l4_core__uart3,
928 &omap2430_l4_core__usbhsotg,
929 &omap2430_l4_core__mmc1,
930 &omap2430_l4_core__mmc2,
Paul Walmsley6a297552012-04-19 04:04:34 -0600931 &omap2xxx_l4_core__mcspi1,
932 &omap2xxx_l4_core__mcspi2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600933 &omap2430_l4_core__mcspi3,
934 &omap2430_l3__iva,
935 &omap2430_l4_wkup__timer1,
Paul Walmsley6a297552012-04-19 04:04:34 -0600936 &omap2xxx_l4_core__timer2,
937 &omap2xxx_l4_core__timer3,
938 &omap2xxx_l4_core__timer4,
939 &omap2xxx_l4_core__timer5,
940 &omap2xxx_l4_core__timer6,
941 &omap2xxx_l4_core__timer7,
942 &omap2xxx_l4_core__timer8,
943 &omap2xxx_l4_core__timer9,
944 &omap2xxx_l4_core__timer10,
945 &omap2xxx_l4_core__timer11,
946 &omap2xxx_l4_core__timer12,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600947 &omap2430_l4_wkup__wd_timer2,
Paul Walmsley6a297552012-04-19 04:04:34 -0600948 &omap2xxx_l4_core__dss,
949 &omap2xxx_l4_core__dss_dispc,
950 &omap2xxx_l4_core__dss_rfbi,
951 &omap2xxx_l4_core__dss_venc,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600952 &omap2430_l4_wkup__gpio1,
953 &omap2430_l4_wkup__gpio2,
954 &omap2430_l4_wkup__gpio3,
955 &omap2430_l4_wkup__gpio4,
956 &omap2430_l4_core__gpio5,
957 &omap2430_dma_system__l3,
958 &omap2430_l4_core__dma_system,
959 &omap2430_l4_core__mailbox,
960 &omap2430_l4_core__mcbsp1,
961 &omap2430_l4_core__mcbsp2,
962 &omap2430_l4_core__mcbsp3,
963 &omap2430_l4_core__mcbsp4,
964 &omap2430_l4_core__mcbsp5,
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600965 &omap2430_l4_core__hdq1w,
Paul Walmsleye9b0a2f2012-09-23 17:28:25 -0600966 &omap2xxx_l4_core__rng,
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600967 &omap2430_l4_wkup__counter_32k,
Afzal Mohammed49484a62012-09-23 17:28:24 -0600968 &omap2430_l3__gpmc,
Paul Walmsley02bfc032009-09-03 20:14:05 +0300969 NULL,
970};
971
Paul Walmsley73591542010-02-22 22:09:32 -0700972int __init omap2430_hwmod_init(void)
973{
Kevin Hilman9ebfd282012-06-18 12:12:23 -0600974 omap_hwmod_init();
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600975 return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
Paul Walmsley73591542010-02-22 22:09:32 -0700976}