blob: 1668cc21d5b5a12197da88d351b4d1b5fa03e14e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 2000, 2001, 2004 MIPS Technologies, Inc.
4 * Copyright (C) 2001 Ralf Baechle
5 *
6 * This program is free software; you can distribute it and/or modify it
7 * under the terms of the GNU General Public License (Version 2) as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
13 * for more details.
14 *
15 * You should have received a copy of the GNU General Public License along
16 * with this program; if not, write to the Free Software Foundation, Inc.,
17 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
18 *
19 * Routines for generic manipulation of the interrupts found on the MIPS
20 * Malta board.
21 * The interrupt controller is located in the South Bridge a PIIX4 device
22 * with two internal 82C95 interrupt controllers.
23 */
24#include <linux/init.h>
25#include <linux/irq.h>
26#include <linux/sched.h>
27#include <linux/slab.h>
28#include <linux/interrupt.h>
29#include <linux/kernel_stat.h>
Ahmed S. Darwish25b8ac32007-02-05 04:42:11 +020030#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/random.h>
32
33#include <asm/i8259.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000034#include <asm/irq_cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/io.h>
Ralf Baechleba38cdf2006-10-15 09:17:43 +010036#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/mips-boards/malta.h>
38#include <asm/mips-boards/maltaint.h>
39#include <asm/mips-boards/piix4.h>
40#include <asm/gt64120.h>
41#include <asm/mips-boards/generic.h>
42#include <asm/mips-boards/msc01_pci.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000043#include <asm/msc01_ic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Linus Torvalds1da177e2005-04-16 15:20:36 -070045static DEFINE_SPINLOCK(mips_irq_lock);
46
47static inline int mips_pcibios_iack(void)
48{
49 int irq;
50 u32 dummy;
51
52 /*
53 * Determine highest priority pending interrupt by performing
54 * a PCI Interrupt Acknowledge cycle.
55 */
Chris Dearmanb72c0522007-04-27 15:58:41 +010056 switch (mips_revision_sconid) {
57 case MIPS_REVISION_SCON_SOCIT:
58 case MIPS_REVISION_SCON_ROCIT:
59 case MIPS_REVISION_SCON_SOCITSC:
60 case MIPS_REVISION_SCON_SOCITSCP:
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 MSC_READ(MSC01_PCI_IACK, irq);
62 irq &= 0xff;
63 break;
Chris Dearmanb72c0522007-04-27 15:58:41 +010064 case MIPS_REVISION_SCON_GT64120:
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 irq = GT_READ(GT_PCI0_IACK_OFS);
66 irq &= 0xff;
67 break;
Chris Dearmanb72c0522007-04-27 15:58:41 +010068 case MIPS_REVISION_SCON_BONITO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 /* The following will generate a PCI IACK cycle on the
70 * Bonito controller. It's a little bit kludgy, but it
71 * was the easiest way to implement it in hardware at
72 * the given time.
73 */
74 BONITO_PCIMAP_CFG = 0x20000;
75
76 /* Flush Bonito register block */
77 dummy = BONITO_PCIMAP_CFG;
78 iob(); /* sync */
79
Ralf Baechlef1974652007-04-26 15:46:24 +010080 irq = readl((u32 *)_pcictrl_bonito_pcicfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 iob(); /* sync */
82 irq &= 0xff;
83 BONITO_PCIMAP_CFG = 0;
84 break;
85 default:
Chris Dearmanb72c0522007-04-27 15:58:41 +010086 printk("Unknown system controller.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 return -1;
88 }
89 return irq;
90}
91
Ralf Baechlee01402b2005-07-14 15:57:16 +000092static inline int get_int(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
94 unsigned long flags;
Ralf Baechlee01402b2005-07-14 15:57:16 +000095 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 spin_lock_irqsave(&mips_irq_lock, flags);
97
Ralf Baechlee01402b2005-07-14 15:57:16 +000098 irq = mips_pcibios_iack();
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100 /*
Ralf Baechle479a0e32005-08-16 15:44:06 +0000101 * The only way we can decide if an interrupt is spurious
102 * is by checking the 8259 registers. This needs a spinlock
103 * on an SMP system, so leave it up to the generic code...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106 spin_unlock_irqrestore(&mips_irq_lock, flags);
107
Ralf Baechlee01402b2005-07-14 15:57:16 +0000108 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109}
110
Ralf Baechle937a8012006-10-07 19:44:33 +0100111static void malta_hw0_irqdispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
113 int irq;
114
Ralf Baechlee01402b2005-07-14 15:57:16 +0000115 irq = get_int();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100116 if (irq < 0) {
Ralf Baechlee01402b2005-07-14 15:57:16 +0000117 return; /* interrupt has already been cleared */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100118 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
Ralf Baechle937a8012006-10-07 19:44:33 +0100120 do_IRQ(MALTA_INT_BASE + irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121}
122
Ralf Baechle937a8012006-10-07 19:44:33 +0100123static void corehi_irqdispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124{
Ralf Baechle937a8012006-10-07 19:44:33 +0100125 unsigned int intedge, intsteer, pcicmd, pcibadaddr;
126 unsigned int pcimstat, intisr, inten, intpol;
Ralf Baechlee01402b2005-07-14 15:57:16 +0000127 unsigned int intrcause,datalo,datahi;
Ralf Baechleba38cdf2006-10-15 09:17:43 +0100128 struct pt_regs *regs = get_irq_regs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
130 printk("CoreHI interrupt, shouldn't happen, so we die here!!!\n");
Ralf Baechle937a8012006-10-07 19:44:33 +0100131 printk("epc : %08lx\nStatus: %08lx\n"
132 "Cause : %08lx\nbadVaddr : %08lx\n",
133 regs->cp0_epc, regs->cp0_status,
134 regs->cp0_cause, regs->cp0_badvaddr);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000135
136 /* Read all the registers and then print them as there is a
137 problem with interspersed printk's upsetting the Bonito controller.
138 Do it for the others too.
139 */
140
Chris Dearmanb72c0522007-04-27 15:58:41 +0100141 switch (mips_revision_sconid) {
142 case MIPS_REVISION_SCON_SOCIT:
143 case MIPS_REVISION_SCON_ROCIT:
144 case MIPS_REVISION_SCON_SOCITSC:
145 case MIPS_REVISION_SCON_SOCITSCP:
Ralf Baechle937a8012006-10-07 19:44:33 +0100146 ll_msc_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 break;
Chris Dearmanb72c0522007-04-27 15:58:41 +0100148 case MIPS_REVISION_SCON_GT64120:
Ralf Baechlee01402b2005-07-14 15:57:16 +0000149 intrcause = GT_READ(GT_INTRCAUSE_OFS);
150 datalo = GT_READ(GT_CPUERR_ADDRLO_OFS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 datahi = GT_READ(GT_CPUERR_ADDRHI_OFS);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000152 printk("GT_INTRCAUSE = %08x\n", intrcause);
153 printk("GT_CPUERR_ADDR = %02x%08x\n", datahi, datalo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 break;
Chris Dearmanb72c0522007-04-27 15:58:41 +0100155 case MIPS_REVISION_SCON_BONITO:
Ralf Baechlee01402b2005-07-14 15:57:16 +0000156 pcibadaddr = BONITO_PCIBADADDR;
157 pcimstat = BONITO_PCIMSTAT;
158 intisr = BONITO_INTISR;
159 inten = BONITO_INTEN;
160 intpol = BONITO_INTPOL;
161 intedge = BONITO_INTEDGE;
162 intsteer = BONITO_INTSTEER;
163 pcicmd = BONITO_PCICMD;
164 printk("BONITO_INTISR = %08x\n", intisr);
165 printk("BONITO_INTEN = %08x\n", inten);
166 printk("BONITO_INTPOL = %08x\n", intpol);
167 printk("BONITO_INTEDGE = %08x\n", intedge);
168 printk("BONITO_INTSTEER = %08x\n", intsteer);
169 printk("BONITO_PCICMD = %08x\n", pcicmd);
170 printk("BONITO_PCIBADADDR = %08x\n", pcibadaddr);
171 printk("BONITO_PCIMSTAT = %08x\n", pcimstat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 break;
173 }
174
175 /* We die here*/
176 die("CoreHi interrupt", regs);
177}
178
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100179static inline int clz(unsigned long x)
180{
181 __asm__ (
182 " .set push \n"
183 " .set mips32 \n"
184 " clz %0, %1 \n"
185 " .set pop \n"
186 : "=r" (x)
187 : "r" (x));
188
189 return x;
190}
191
192/*
193 * Version of ffs that only looks at bits 12..15.
194 */
195static inline unsigned int irq_ffs(unsigned int pending)
196{
197#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
198 return -clz(pending) + 31 - CAUSEB_IP;
199#else
200 unsigned int a0 = 7;
201 unsigned int t0;
202
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100203 t0 = pending & 0xf000;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100204 t0 = t0 < 1;
205 t0 = t0 << 2;
206 a0 = a0 - t0;
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100207 pending = pending << t0;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100208
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100209 t0 = pending & 0xc000;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100210 t0 = t0 < 1;
211 t0 = t0 << 1;
212 a0 = a0 - t0;
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100213 pending = pending << t0;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100214
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100215 t0 = pending & 0x8000;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100216 t0 = t0 < 1;
217 //t0 = t0 << 2;
218 a0 = a0 - t0;
Ralf Baechle0118c3c2006-06-05 11:54:41 +0100219 //pending = pending << t0;
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100220
221 return a0;
222#endif
223}
224
225/*
226 * IRQs on the Malta board look basically (barring software IRQs which we
227 * don't use at all and all external interrupt sources are combined together
228 * on hardware interrupt 0 (MIPS IRQ 2)) like:
229 *
230 * MIPS IRQ Source
231 * -------- ------
232 * 0 Software (ignored)
233 * 1 Software (ignored)
234 * 2 Combined hardware interrupt (hw0)
235 * 3 Hardware (ignored)
236 * 4 Hardware (ignored)
237 * 5 Hardware (ignored)
238 * 6 Hardware (ignored)
239 * 7 R4k timer (what we use)
240 *
241 * We handle the IRQ according to _our_ priority which is:
242 *
243 * Highest ---- R4k Timer
244 * Lowest ---- Combined hardware interrupt
245 *
246 * then we just return, if multiple IRQs are pending then we will just take
247 * another exception, big deal.
248 */
249
Ralf Baechle937a8012006-10-07 19:44:33 +0100250asmlinkage void plat_irq_dispatch(void)
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100251{
252 unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
253 int irq;
254
255 irq = irq_ffs(pending);
256
257 if (irq == MIPSCPU_INT_I8259A)
Ralf Baechle937a8012006-10-07 19:44:33 +0100258 malta_hw0_irqdispatch();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100259 else if (irq > 0)
Ralf Baechle937a8012006-10-07 19:44:33 +0100260 do_IRQ(MIPSCPU_INT_BASE + irq);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100261 else
Ralf Baechle937a8012006-10-07 19:44:33 +0100262 spurious_interrupt();
Ralf Baechlee4ac58a2006-04-03 17:56:36 +0100263}
264
Ralf Baechlee01402b2005-07-14 15:57:16 +0000265static struct irqaction i8259irq = {
266 .handler = no_action,
267 .name = "XT-PIC cascade"
268};
269
270static struct irqaction corehi_irqaction = {
271 .handler = no_action,
272 .name = "CoreHi"
273};
274
275msc_irqmap_t __initdata msc_irqmap[] = {
276 {MSC01C_INT_TMR, MSC01_IRQ_EDGE, 0},
277 {MSC01C_INT_PCI, MSC01_IRQ_LEVEL, 0},
278};
Ahmed S. Darwish25b8ac32007-02-05 04:42:11 +0200279int __initdata msc_nr_irqs = ARRAY_SIZE(msc_irqmap);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000280
281msc_irqmap_t __initdata msc_eicirqmap[] = {
282 {MSC01E_INT_SW0, MSC01_IRQ_LEVEL, 0},
283 {MSC01E_INT_SW1, MSC01_IRQ_LEVEL, 0},
284 {MSC01E_INT_I8259A, MSC01_IRQ_LEVEL, 0},
285 {MSC01E_INT_SMI, MSC01_IRQ_LEVEL, 0},
286 {MSC01E_INT_COREHI, MSC01_IRQ_LEVEL, 0},
287 {MSC01E_INT_CORELO, MSC01_IRQ_LEVEL, 0},
288 {MSC01E_INT_TMR, MSC01_IRQ_EDGE, 0},
289 {MSC01E_INT_PCI, MSC01_IRQ_LEVEL, 0},
290 {MSC01E_INT_PERFCTR, MSC01_IRQ_LEVEL, 0},
291 {MSC01E_INT_CPUCTR, MSC01_IRQ_LEVEL, 0}
292};
Ahmed S. Darwish25b8ac32007-02-05 04:42:11 +0200293int __initdata msc_nr_eicirqs = ARRAY_SIZE(msc_eicirqmap);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295void __init arch_init_irq(void)
296{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 init_i8259_irqs();
Ralf Baechlee01402b2005-07-14 15:57:16 +0000298
299 if (!cpu_has_veic)
Atsushi Nemoto97dcb822007-01-08 02:14:29 +0900300 mips_cpu_irq_init();
Ralf Baechlee01402b2005-07-14 15:57:16 +0000301
Chris Dearmand725cf32007-05-08 14:05:39 +0100302 switch(mips_revision_sconid) {
303 case MIPS_REVISION_SCON_SOCIT:
304 case MIPS_REVISION_SCON_ROCIT:
Ralf Baechlee01402b2005-07-14 15:57:16 +0000305 if (cpu_has_veic)
Chris Dearmand725cf32007-05-08 14:05:39 +0100306 init_msc_irqs (MIPS_MSC01_IC_REG_BASE, MSC01E_INT_BASE, msc_eicirqmap, msc_nr_eicirqs);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000307 else
Chris Dearmand725cf32007-05-08 14:05:39 +0100308 init_msc_irqs (MIPS_MSC01_IC_REG_BASE, MSC01C_INT_BASE, msc_irqmap, msc_nr_irqs);
309 break;
310
311 case MIPS_REVISION_SCON_SOCITSC:
312 case MIPS_REVISION_SCON_SOCITSCP:
313 if (cpu_has_veic)
314 init_msc_irqs (MIPS_SOCITSC_IC_REG_BASE, MSC01E_INT_BASE, msc_eicirqmap, msc_nr_eicirqs);
315 else
316 init_msc_irqs (MIPS_SOCITSC_IC_REG_BASE, MSC01C_INT_BASE, msc_irqmap, msc_nr_irqs);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000317 }
318
319 if (cpu_has_veic) {
320 set_vi_handler (MSC01E_INT_I8259A, malta_hw0_irqdispatch);
321 set_vi_handler (MSC01E_INT_COREHI, corehi_irqdispatch);
322 setup_irq (MSC01E_INT_BASE+MSC01E_INT_I8259A, &i8259irq);
323 setup_irq (MSC01E_INT_BASE+MSC01E_INT_COREHI, &corehi_irqaction);
324 }
325 else if (cpu_has_vint) {
326 set_vi_handler (MIPSCPU_INT_I8259A, malta_hw0_irqdispatch);
327 set_vi_handler (MIPSCPU_INT_COREHI, corehi_irqdispatch);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100328#ifdef CONFIG_MIPS_MT_SMTC
329 setup_irq_smtc (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq,
330 (0x100 << MIPSCPU_INT_I8259A));
331 setup_irq_smtc (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI,
332 &corehi_irqaction, (0x100 << MIPSCPU_INT_COREHI));
333#else /* Not SMTC */
Ralf Baechlee01402b2005-07-14 15:57:16 +0000334 setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq);
335 setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100336#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechlee01402b2005-07-14 15:57:16 +0000337 }
338 else {
Ralf Baechlee01402b2005-07-14 15:57:16 +0000339 setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq);
340 setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction);
341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342}