blob: bb585d9409014e8bead8879acf5f7145e9e5790c [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/ioport.h>
21#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020025#include <linux/platform_device.h>
26#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020027#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020029#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053030#include <linux/types.h>
Jean-Christophe PLAGNIOL-VILLARDbcd23602012-10-30 05:12:23 +080031#include <linux/platform_data/atmel.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020032
33#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010034#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080035
36#include <mach/atmel-mci.h>
Nicolas Ferrec42aa772008-11-20 15:59:12 +010037#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000038#include <linux/atmel_pdc.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020039
Arnd Bergmannbf614c72014-06-05 23:14:38 +020040#include <asm/cacheflush.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020041#include <asm/io.h>
42#include <asm/unaligned.h>
43
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020044#include "atmel-mci-regs.h"
45
Ludovic Desroches2c96a292011-08-11 15:25:41 +000046#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020047#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020048
49enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +020050 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020051 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020052 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020053 EVENT_DATA_ERROR,
54};
55
56enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020057 STATE_IDLE = 0,
58 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020059 STATE_DATA_XFER,
60 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020061 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020062 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020063};
64
Ludovic Desroches796211b2011-08-11 15:25:44 +000065enum atmci_xfer_dir {
66 XFER_RECEIVE = 0,
67 XFER_TRANSMIT,
68};
69
70enum atmci_pdc_buf {
71 PDC_FIRST_BUF = 0,
72 PDC_SECOND_BUF,
73};
74
75struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +000076 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +000077 bool has_pdc;
78 bool has_cfg_reg;
79 bool has_cstor_reg;
80 bool has_highspeed;
81 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +010082 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +020083 bool has_bad_data_ordering;
84 bool need_reset_after_xfer;
85 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +020086 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +000087};
88
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020089struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020090 struct dma_chan *chan;
91 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020092};
93
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020094/**
95 * struct atmel_mci - MMC controller state shared between all slots
96 * @lock: Spinlock protecting the queue and associated data.
97 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +000098 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020099 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200100 * @buffer: Buffer used if we don't have the r/w proof capability. We
101 * don't have the time to switch pdc buffers so we have to use only
102 * one buffer for the full transaction.
103 * @buf_size: size of the buffer.
104 * @phys_buf_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200105 * @cur_slot: The slot which is currently using the controller.
106 * @mrq: The request currently being processed on @cur_slot,
107 * or NULL if the controller is idle.
108 * @cmd: The command currently being sent to the card, or NULL.
109 * @data: The data currently being transferred, or NULL if no data
110 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000111 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200112 * @dma: DMA client state.
113 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200114 * @cmd_status: Snapshot of SR taken upon completion of the current
115 * command. Only valid when EVENT_CMD_COMPLETE is pending.
116 * @data_status: Snapshot of SR taken upon completion of the current
117 * data transfer. Only valid when EVENT_DATA_COMPLETE or
118 * EVENT_DATA_ERROR is pending.
119 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
120 * to be sent.
121 * @tasklet: Tasklet running the request state machine.
122 * @pending_events: Bitmask of events flagged by the interrupt handler
123 * to be processed by the tasklet.
124 * @completed_events: Bitmask of events which the state machine has
125 * processed.
126 * @state: Tasklet state.
127 * @queue: List of slots waiting for access to the controller.
128 * @need_clock_update: Update the clock rate before the next request.
129 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200130 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200131 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800132 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200133 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
134 * rate and timeout calculations.
135 * @mapbase: Physical address of the MMIO registers.
136 * @mck: The peripheral bus clock hooked up to the MMC controller.
137 * @pdev: Platform device associated with the MMC controller.
138 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000139 * @caps: MCI capabilities depending on MCI version.
140 * @prepare_data: function to setup MCI before data transfer which
141 * depends on MCI capabilities.
142 * @submit_data: function to start data transfer which depends on MCI
143 * capabilities.
144 * @stop_transfer: function to stop data transfer which depends on MCI
145 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200146 *
147 * Locking
148 * =======
149 *
150 * @lock is a softirq-safe spinlock protecting @queue as well as
151 * @cur_slot, @mrq and @state. These must always be updated
152 * at the same time while holding @lock.
153 *
154 * @lock also protects mode_reg and need_clock_update since these are
155 * used to synchronize mode register updates with the queue
156 * processing.
157 *
158 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
159 * and must always be written at the same time as the slot is added to
160 * @queue.
161 *
162 * @pending_events and @completed_events are accessed using atomic bit
163 * operations, so they don't need any locking.
164 *
165 * None of the fields touched by the interrupt handler need any
166 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
167 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
168 * interrupts must be disabled and @data_status updated with a
169 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300170 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200171 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
172 * bytes_xfered field of @data must be written. This is ensured by
173 * using barriers.
174 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200175struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200176 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200177 void __iomem *regs;
178
179 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400180 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200181 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200182 unsigned int *buffer;
183 unsigned int buf_size;
184 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200185
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200186 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200187 struct mmc_request *mrq;
188 struct mmc_command *cmd;
189 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000190 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200191
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200192 struct atmel_mci_dma dma;
193 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530194 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200195
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200196 u32 cmd_status;
197 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200198 u32 stop_cmdr;
199
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200200 struct tasklet_struct tasklet;
201 unsigned long pending_events;
202 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200203 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200204 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200205
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200206 bool need_clock_update;
207 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200208 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200209 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800210 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200211 unsigned long bus_hz;
212 unsigned long mapbase;
213 struct clk *mck;
214 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200215
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000216 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000217
218 struct atmel_mci_caps caps;
219
220 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
221 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
222 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200223};
224
225/**
226 * struct atmel_mci_slot - MMC slot state
227 * @mmc: The mmc_host representing this slot.
228 * @host: The MMC controller this slot is using.
229 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700230 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200231 * @mrq: mmc_request currently being processed or waiting to be
232 * processed, or NULL when the slot is idle.
233 * @queue_node: List node for placing this node in the @queue list of
234 * &struct atmel_mci.
235 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
236 * @flags: Random state bits associated with the slot.
237 * @detect_pin: GPIO pin used for card detection, or negative if not
238 * available.
239 * @wp_pin: GPIO pin used for card write protect sending, or negative
240 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200241 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200242 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
243 */
244struct atmel_mci_slot {
245 struct mmc_host *mmc;
246 struct atmel_mci *host;
247
248 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700249 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200250
251 struct mmc_request *mrq;
252 struct list_head queue_node;
253
254 unsigned int clock;
255 unsigned long flags;
256#define ATMCI_CARD_PRESENT 0
257#define ATMCI_CARD_NEED_INIT 1
258#define ATMCI_SHUTDOWN 2
259
260 int detect_pin;
261 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200262 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200263
264 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200265};
266
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200267#define atmci_test_and_clear_pending(host, event) \
268 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200269#define atmci_set_completed(host, event) \
270 set_bit(event, &host->completed_events)
271#define atmci_set_pending(host, event) \
272 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200273
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200274/*
275 * The debugfs stuff below is mostly optimized away when
276 * CONFIG_DEBUG_FS is not set.
277 */
278static int atmci_req_show(struct seq_file *s, void *v)
279{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200280 struct atmel_mci_slot *slot = s->private;
281 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200282 struct mmc_command *cmd;
283 struct mmc_command *stop;
284 struct mmc_data *data;
285
286 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200287 spin_lock_bh(&slot->host->lock);
288 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200289
290 if (mrq) {
291 cmd = mrq->cmd;
292 data = mrq->data;
293 stop = mrq->stop;
294
295 if (cmd)
296 seq_printf(s,
297 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
298 cmd->opcode, cmd->arg, cmd->flags,
299 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700300 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200301 if (data)
302 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
303 data->bytes_xfered, data->blocks,
304 data->blksz, data->flags, data->error);
305 if (stop)
306 seq_printf(s,
307 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
308 stop->opcode, stop->arg, stop->flags,
309 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700310 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200311 }
312
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200313 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200314
315 return 0;
316}
317
318static int atmci_req_open(struct inode *inode, struct file *file)
319{
320 return single_open(file, atmci_req_show, inode->i_private);
321}
322
323static const struct file_operations atmci_req_fops = {
324 .owner = THIS_MODULE,
325 .open = atmci_req_open,
326 .read = seq_read,
327 .llseek = seq_lseek,
328 .release = single_release,
329};
330
331static void atmci_show_status_reg(struct seq_file *s,
332 const char *regname, u32 value)
333{
334 static const char *sr_bit[] = {
335 [0] = "CMDRDY",
336 [1] = "RXRDY",
337 [2] = "TXRDY",
338 [3] = "BLKE",
339 [4] = "DTIP",
340 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700341 [6] = "ENDRX",
342 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200343 [8] = "SDIOIRQA",
344 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700345 [12] = "SDIOWAIT",
346 [14] = "RXBUFF",
347 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200348 [16] = "RINDE",
349 [17] = "RDIRE",
350 [18] = "RCRCE",
351 [19] = "RENDE",
352 [20] = "RTOE",
353 [21] = "DCRCE",
354 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700355 [23] = "CSTOE",
356 [24] = "BLKOVRE",
357 [25] = "DMADONE",
358 [26] = "FIFOEMPTY",
359 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200360 [30] = "OVRE",
361 [31] = "UNRE",
362 };
363 unsigned int i;
364
365 seq_printf(s, "%s:\t0x%08x", regname, value);
366 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
367 if (value & (1 << i)) {
368 if (sr_bit[i])
369 seq_printf(s, " %s", sr_bit[i]);
370 else
371 seq_puts(s, " UNKNOWN");
372 }
373 }
374 seq_putc(s, '\n');
375}
376
377static int atmci_regs_show(struct seq_file *s, void *v)
378{
379 struct atmel_mci *host = s->private;
380 u32 *buf;
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200381 int ret = 0;
382
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200383
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000384 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200385 if (!buf)
386 return -ENOMEM;
387
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200388 /*
389 * Grab a more or less consistent snapshot. Note that we're
390 * not disabling interrupts, so IMR and SR may not be
391 * consistent.
392 */
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200393 ret = clk_prepare_enable(host->mck);
394 if (ret)
395 goto out;
396
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200397 spin_lock_bh(&host->lock);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000398 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200399 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200400
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200401 clk_disable_unprepare(host->mck);
402
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200403 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000404 buf[ATMCI_MR / 4],
405 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200406 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
407 if (host->caps.has_odd_clk_div)
408 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
409 ((buf[ATMCI_MR / 4] & 0xff) << 1)
410 | ((buf[ATMCI_MR / 4] >> 16) & 1));
411 else
412 seq_printf(s, "CLKDIV=%u\n",
413 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000414 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
415 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
416 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200417 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000418 buf[ATMCI_BLKR / 4],
419 buf[ATMCI_BLKR / 4] & 0xffff,
420 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000421 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000422 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200423
424 /* Don't read RSPR and RDR; it will consume the data there */
425
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000426 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
427 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200428
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000429 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800430 u32 val;
431
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000432 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800433 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
434 val, val & 3,
435 ((val >> 4) & 3) ?
436 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000437 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000438 }
439 if (host->caps.has_cfg_reg) {
440 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800441
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000442 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800443 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
444 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000445 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
446 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
447 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
448 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800449 }
450
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200451out:
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200452 kfree(buf);
453
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200454 return ret;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200455}
456
457static int atmci_regs_open(struct inode *inode, struct file *file)
458{
459 return single_open(file, atmci_regs_show, inode->i_private);
460}
461
462static const struct file_operations atmci_regs_fops = {
463 .owner = THIS_MODULE,
464 .open = atmci_regs_open,
465 .read = seq_read,
466 .llseek = seq_lseek,
467 .release = single_release,
468};
469
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200470static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200471{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200472 struct mmc_host *mmc = slot->mmc;
473 struct atmel_mci *host = slot->host;
474 struct dentry *root;
475 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200476
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200477 root = mmc->debugfs_root;
478 if (!root)
479 return;
480
481 node = debugfs_create_file("regs", S_IRUSR, root, host,
482 &atmci_regs_fops);
483 if (IS_ERR(node))
484 return;
485 if (!node)
486 goto err;
487
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200488 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200489 if (!node)
490 goto err;
491
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200492 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
493 if (!node)
494 goto err;
495
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200496 node = debugfs_create_x32("pending_events", S_IRUSR, root,
497 (u32 *)&host->pending_events);
498 if (!node)
499 goto err;
500
501 node = debugfs_create_x32("completed_events", S_IRUSR, root,
502 (u32 *)&host->completed_events);
503 if (!node)
504 goto err;
505
506 return;
507
508err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200509 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200510}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200511
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200512#if defined(CONFIG_OF)
513static const struct of_device_id atmci_dt_ids[] = {
514 { .compatible = "atmel,hsmci" },
515 { /* sentinel */ }
516};
517
518MODULE_DEVICE_TABLE(of, atmci_dt_ids);
519
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500520static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200521atmci_of_init(struct platform_device *pdev)
522{
523 struct device_node *np = pdev->dev.of_node;
524 struct device_node *cnp;
525 struct mci_platform_data *pdata;
526 u32 slot_id;
527
528 if (!np) {
529 dev_err(&pdev->dev, "device node not found\n");
530 return ERR_PTR(-EINVAL);
531 }
532
533 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
534 if (!pdata) {
535 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
536 return ERR_PTR(-ENOMEM);
537 }
538
539 for_each_child_of_node(np, cnp) {
540 if (of_property_read_u32(cnp, "reg", &slot_id)) {
541 dev_warn(&pdev->dev, "reg property is missing for %s\n",
542 cnp->full_name);
543 continue;
544 }
545
546 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
547 dev_warn(&pdev->dev, "can't have more than %d slots\n",
548 ATMCI_MAX_NR_SLOTS);
549 break;
550 }
551
552 if (of_property_read_u32(cnp, "bus-width",
553 &pdata->slot[slot_id].bus_width))
554 pdata->slot[slot_id].bus_width = 1;
555
556 pdata->slot[slot_id].detect_pin =
557 of_get_named_gpio(cnp, "cd-gpios", 0);
558
559 pdata->slot[slot_id].detect_is_active_high =
560 of_property_read_bool(cnp, "cd-inverted");
561
562 pdata->slot[slot_id].wp_pin =
563 of_get_named_gpio(cnp, "wp-gpios", 0);
564 }
565
566 return pdata;
567}
568#else /* CONFIG_OF */
569static inline struct mci_platform_data*
570atmci_of_init(struct platform_device *dev)
571{
572 return ERR_PTR(-EINVAL);
573}
574#endif
575
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200576static inline unsigned int atmci_get_version(struct atmel_mci *host)
577{
578 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
579}
580
Ludovic Desroches24011f32012-05-16 15:26:00 +0200581static void atmci_timeout_timer(unsigned long data)
582{
583 struct atmel_mci *host;
584
585 host = (struct atmel_mci *)data;
586
587 dev_dbg(&host->pdev->dev, "software timeout\n");
588
589 if (host->mrq->cmd->data) {
590 host->mrq->cmd->data->error = -ETIMEDOUT;
591 host->data = NULL;
Ludovic Desrochesc1fa3422013-09-09 17:29:56 +0200592 /*
593 * With some SDIO modules, sometimes DMA transfer hangs. If
594 * stop_transfer() is not called then the DMA request is not
595 * removed, following ones are queued and never computed.
596 */
597 if (host->state == STATE_DATA_XFER)
598 host->stop_transfer(host);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200599 } else {
600 host->mrq->cmd->error = -ETIMEDOUT;
601 host->cmd = NULL;
602 }
603 host->need_reset = 1;
604 host->state = STATE_END_REQUEST;
605 smp_wmb();
606 tasklet_schedule(&host->tasklet);
607}
608
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000609static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200610 unsigned int ns)
611{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200612 /*
613 * It is easier here to use us instead of ns for the timeout,
614 * it prevents from overflows during calculation.
615 */
616 unsigned int us = DIV_ROUND_UP(ns, 1000);
617
618 /* Maximum clock frequency is host->bus_hz/2 */
619 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200620}
621
622static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200623 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200624{
625 static unsigned dtomul_to_shift[] = {
626 0, 4, 7, 8, 10, 12, 16, 20
627 };
628 unsigned timeout;
629 unsigned dtocyc;
630 unsigned dtomul;
631
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000632 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
633 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200634
635 for (dtomul = 0; dtomul < 8; dtomul++) {
636 unsigned shift = dtomul_to_shift[dtomul];
637 dtocyc = (timeout + (1 << shift) - 1) >> shift;
638 if (dtocyc < 15)
639 break;
640 }
641
642 if (dtomul >= 8) {
643 dtomul = 7;
644 dtocyc = 15;
645 }
646
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200647 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200648 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000649 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200650}
651
652/*
653 * Return mask with command flags to be enabled for this command.
654 */
655static u32 atmci_prepare_command(struct mmc_host *mmc,
656 struct mmc_command *cmd)
657{
658 struct mmc_data *data;
659 u32 cmdr;
660
661 cmd->error = -EINPROGRESS;
662
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000663 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200664
665 if (cmd->flags & MMC_RSP_PRESENT) {
666 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000667 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200668 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000669 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200670 }
671
672 /*
673 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
674 * it's too difficult to determine whether this is an ACMD or
675 * not. Better make it 64.
676 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000677 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200678
679 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000680 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200681
682 data = cmd->data;
683 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000684 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100685
686 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000687 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100688 } else {
689 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000690 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100691 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000692 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100693 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000694 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100695 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200696
697 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000698 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200699 }
700
701 return cmdr;
702}
703
Ludovic Desroches11d14882011-08-11 15:25:45 +0000704static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200705 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200706{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200707 WARN_ON(host->cmd);
708 host->cmd = cmd;
709
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200710 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200711 "start command: ARGR=0x%08x CMDR=0x%08x\n",
712 cmd->arg, cmd_flags);
713
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000714 atmci_writel(host, ATMCI_ARGR, cmd->arg);
715 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200716}
717
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000718static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200719{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200720 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000721 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000722 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200723}
724
Ludovic Desroches796211b2011-08-11 15:25:44 +0000725/*
726 * Configure given PDC buffer taking care of alignement issues.
727 * Update host->data_size and host->sg.
728 */
729static void atmci_pdc_set_single_buf(struct atmel_mci *host,
730 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200731{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000732 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200733 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200734
Ludovic Desroches796211b2011-08-11 15:25:44 +0000735 if (dir == XFER_RECEIVE) {
736 pointer_reg = ATMEL_PDC_RPR;
737 counter_reg = ATMEL_PDC_RCR;
738 } else {
739 pointer_reg = ATMEL_PDC_TPR;
740 counter_reg = ATMEL_PDC_TCR;
741 }
742
743 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000744 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
745 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000746 }
747
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200748 if (!host->caps.has_rwproof) {
749 buf_size = host->buf_size;
750 atmci_writel(host, pointer_reg, host->buf_phys_addr);
751 } else {
752 buf_size = sg_dma_len(host->sg);
753 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
754 }
755
756 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000757 if (host->data_size & 0x3) {
758 /* If size is different from modulo 4, transfer bytes */
759 atmci_writel(host, counter_reg, host->data_size);
760 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
761 } else {
762 /* Else transfer 32-bits words */
763 atmci_writel(host, counter_reg, host->data_size / 4);
764 }
765 host->data_size = 0;
766 } else {
767 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000768 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
769 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000770 if (host->data_size)
771 host->sg = sg_next(host->sg);
772 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200773}
774
Ludovic Desroches796211b2011-08-11 15:25:44 +0000775/*
776 * Configure PDC buffer according to the data size ie configuring one or two
777 * buffers. Don't use this function if you want to configure only the second
778 * buffer. In this case, use atmci_pdc_set_single_buf.
779 */
780static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200781{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000782 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
783 if (host->data_size)
784 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
785}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200786
Ludovic Desroches796211b2011-08-11 15:25:44 +0000787/*
788 * Unmap sg lists, called when transfer is finished.
789 */
790static void atmci_pdc_cleanup(struct atmel_mci *host)
791{
792 struct mmc_data *data = host->data;
793
794 if (data)
795 dma_unmap_sg(&host->pdev->dev,
796 data->sg, data->sg_len,
797 ((data->flags & MMC_DATA_WRITE)
798 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
799}
800
801/*
802 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
803 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
804 * interrupt needed for both transfer directions.
805 */
806static void atmci_pdc_complete(struct atmel_mci *host)
807{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200808 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200809 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200810
Ludovic Desroches796211b2011-08-11 15:25:44 +0000811 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200812
813 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200814 && (host->data->flags & MMC_DATA_READ)) {
815 if (host->caps.has_bad_data_ordering)
816 for (i = 0; i < transfer_size; i++)
817 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200818 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
819 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200820 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200821
Ludovic Desroches796211b2011-08-11 15:25:44 +0000822 atmci_pdc_cleanup(host);
823
Alexandre Belloni6e9e4062014-05-06 17:43:26 +0200824 dev_dbg(&host->pdev->dev, "(%s) set pending xfer complete\n", __func__);
825 atmci_set_pending(host, EVENT_XFER_COMPLETE);
826 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200827}
828
Ludovic Desroches796211b2011-08-11 15:25:44 +0000829static void atmci_dma_cleanup(struct atmel_mci *host)
830{
831 struct mmc_data *data = host->data;
832
833 if (data)
834 dma_unmap_sg(host->dma.chan->device->dev,
835 data->sg, data->sg_len,
836 ((data->flags & MMC_DATA_WRITE)
837 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
838}
839
840/*
841 * This function is called by the DMA driver from tasklet context.
842 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200843static void atmci_dma_complete(void *arg)
844{
845 struct atmel_mci *host = arg;
846 struct mmc_data *data = host->data;
847
848 dev_vdbg(&host->pdev->dev, "DMA complete\n");
849
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000850 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800851 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000852 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800853
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200854 atmci_dma_cleanup(host);
855
856 /*
857 * If the card was removed, data will be NULL. No point trying
858 * to send the stop command or waiting for NBUSY in this case.
859 */
860 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200861 dev_dbg(&host->pdev->dev,
862 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200863 atmci_set_pending(host, EVENT_XFER_COMPLETE);
864 tasklet_schedule(&host->tasklet);
865
866 /*
867 * Regardless of what the documentation says, we have
868 * to wait for NOTBUSY even after block read
869 * operations.
870 *
871 * When the DMA transfer is complete, the controller
872 * may still be reading the CRC from the card, i.e.
873 * the data transfer is still in progress and we
874 * haven't seen all the potential error bits yet.
875 *
876 * The interrupt handler will schedule a different
877 * tasklet to finish things up when the data transfer
878 * is completely done.
879 *
880 * We may not complete the mmc request here anyway
881 * because the mmc layer may call back and cause us to
882 * violate the "don't submit new operations from the
883 * completion callback" rule of the dma engine
884 * framework.
885 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000886 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200887 }
888}
889
Ludovic Desroches796211b2011-08-11 15:25:44 +0000890/*
891 * Returns a mask of interrupt flags to be enabled after the whole
892 * request has been prepared.
893 */
894static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
895{
896 u32 iflags;
897
898 data->error = -EINPROGRESS;
899
900 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400901 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000902 host->data = data;
903 host->data_chan = NULL;
904
905 iflags = ATMCI_DATA_ERROR_FLAGS;
906
907 /*
908 * Errata: MMC data write operation with less than 12
909 * bytes is impossible.
910 *
911 * Errata: MCI Transmit Data Register (TDR) FIFO
912 * corruption when length is not multiple of 4.
913 */
914 if (data->blocks * data->blksz < 12
915 || (data->blocks * data->blksz) & 3)
916 host->need_reset = true;
917
918 host->pio_offset = 0;
919 if (data->flags & MMC_DATA_READ)
920 iflags |= ATMCI_RXRDY;
921 else
922 iflags |= ATMCI_TXRDY;
923
924 return iflags;
925}
926
927/*
928 * Set interrupt flags and set block length into the MCI mode register even
929 * if this value is also accessible in the MCI block register. It seems to be
930 * necessary before the High Speed MCI version. It also map sg and configure
931 * PDC registers.
932 */
933static u32
934atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
935{
936 u32 iflags, tmp;
937 unsigned int sg_len;
938 enum dma_data_direction dir;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200939 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000940
941 data->error = -EINPROGRESS;
942
943 host->data = data;
944 host->sg = data->sg;
945 iflags = ATMCI_DATA_ERROR_FLAGS;
946
947 /* Enable pdc mode */
948 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
949
950 if (data->flags & MMC_DATA_READ) {
951 dir = DMA_FROM_DEVICE;
952 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
953 } else {
954 dir = DMA_TO_DEVICE;
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200955 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000956 }
957
958 /* Set BLKLEN */
959 tmp = atmci_readl(host, ATMCI_MR);
960 tmp &= 0x0000ffff;
961 tmp |= ATMCI_BLKLEN(data->blksz);
962 atmci_writel(host, ATMCI_MR, tmp);
963
964 /* Configure PDC */
965 host->data_size = data->blocks * data->blksz;
966 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200967
968 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200969 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200970 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
971 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200972 if (host->caps.has_bad_data_ordering)
973 for (i = 0; i < host->data_size; i++)
974 host->buffer[i] = swab32(host->buffer[i]);
975 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200976
Ludovic Desroches796211b2011-08-11 15:25:44 +0000977 if (host->data_size)
978 atmci_pdc_set_both_buf(host,
979 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
980
981 return iflags;
982}
983
984static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800985atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200986{
987 struct dma_chan *chan;
988 struct dma_async_tx_descriptor *desc;
989 struct scatterlist *sg;
990 unsigned int i;
991 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530992 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700993 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +0200994 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000995 u32 iflags;
996
997 data->error = -EINPROGRESS;
998
999 WARN_ON(host->data);
1000 host->sg = NULL;
1001 host->data = data;
1002
1003 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001004
1005 /*
1006 * We don't do DMA on "complex" transfers, i.e. with
1007 * non-word-aligned buffers or lengths. Also, we don't bother
1008 * with all the DMA setup overhead for short transfers.
1009 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001010 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1011 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001012 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001013 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001014
1015 for_each_sg(data->sg, sg, data->sg_len, i) {
1016 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001017 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001018 }
1019
1020 /* If we don't have a channel, we can't do DMA */
1021 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001022 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001023 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001024
1025 if (!chan)
1026 return -ENODEV;
1027
Vinod Koule0d23ef2011-11-17 14:54:38 +05301028 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001029 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301030 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001031 maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301032 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001033 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301034 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001035 maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301036 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001037
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001038 if (host->caps.has_dma_conf_reg)
1039 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1040 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001041
Linus Walleij266ac3f2011-02-10 16:08:06 +01001042 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +00001043 data->sg_len, direction);
Linus Walleij88ce4db32011-02-10 16:08:16 +01001044
Viresh Kumare2b35f32012-02-01 16:12:27 +05301045 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001046 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301047 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001048 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1049 if (!desc)
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001050 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001051
1052 host->dma.data_desc = desc;
1053 desc->callback = atmci_dma_complete;
1054 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001055
Ludovic Desroches796211b2011-08-11 15:25:44 +00001056 return iflags;
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001057unmap_exit:
Linus Walleij88ce4db32011-02-10 16:08:16 +01001058 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001059 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001060}
1061
Ludovic Desroches796211b2011-08-11 15:25:44 +00001062static void
1063atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1064{
1065 return;
1066}
1067
1068/*
1069 * Start PDC according to transfer direction.
1070 */
1071static void
1072atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1073{
1074 if (data->flags & MMC_DATA_READ)
1075 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1076 else
1077 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1078}
1079
1080static void
1081atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001082{
1083 struct dma_chan *chan = host->data_chan;
1084 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1085
1086 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001087 dmaengine_submit(desc);
1088 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001089 }
1090}
1091
Ludovic Desroches796211b2011-08-11 15:25:44 +00001092static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001093{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001094 dev_dbg(&host->pdev->dev,
1095 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001096 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001097 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001098}
1099
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001100/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001101 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001102 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001103static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001104{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001105 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001106}
1107
Ludovic Desroches796211b2011-08-11 15:25:44 +00001108static void atmci_stop_transfer_dma(struct atmel_mci *host)
1109{
1110 struct dma_chan *chan = host->data_chan;
1111
1112 if (chan) {
1113 dmaengine_terminate_all(chan);
1114 atmci_dma_cleanup(host);
1115 } else {
1116 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001117 dev_dbg(&host->pdev->dev,
1118 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001119 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1120 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1121 }
1122}
1123
1124/*
1125 * Start a request: prepare data if needed, prepare the command and activate
1126 * interrupts.
1127 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001128static void atmci_start_request(struct atmel_mci *host,
1129 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001130{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001131 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001132 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001133 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001134 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001135 u32 cmdflags;
1136
1137 mrq = slot->mrq;
1138 host->cur_slot = slot;
1139 host->mrq = mrq;
1140
1141 host->pending_events = 0;
1142 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001143 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001144 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001145
Ludovic Desroches6801c412012-05-16 15:26:01 +02001146 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1147
Ludovic Desroches24011f32012-05-16 15:26:00 +02001148 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001149 iflags = atmci_readl(host, ATMCI_IMR);
1150 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001151 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1152 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1153 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001154 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001155 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001156 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001157 host->need_reset = false;
1158 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001159 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001160
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001161 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001162 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001163 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001164 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001165
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001166 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1167 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001168 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1169 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001170 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001171 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001172 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001173 data = mrq->data;
1174 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001175 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001176
1177 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001178 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001179 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001180 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001181 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001182
Ludovic Desroches796211b2011-08-11 15:25:44 +00001183 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001184 }
1185
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001186 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001187 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001188 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001189
1190 /*
1191 * DMA transfer should be started before sending the command to avoid
1192 * unexpected errors especially for read operations in SDIO mode.
1193 * Unfortunately, in PDC mode, command has to be sent before starting
1194 * the transfer.
1195 */
1196 if (host->submit_data != &atmci_submit_data_dma)
1197 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001198
1199 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001200 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001201
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001202 if (host->submit_data == &atmci_submit_data_dma)
1203 atmci_send_command(host, cmd, cmdflags);
1204
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001205 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001206 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001207 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001208 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001209 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001210 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001211 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001212 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001213 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001214 }
1215
1216 /*
1217 * We could have enabled interrupts earlier, but I suspect
1218 * that would open up a nice can of interesting race
1219 * conditions (e.g. command and data complete, but stop not
1220 * prepared yet.)
1221 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001222 atmci_writel(host, ATMCI_IER, iflags);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001223
1224 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001225}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001226
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001227static void atmci_queue_request(struct atmel_mci *host,
1228 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1229{
1230 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1231 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001232
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001233 spin_lock_bh(&host->lock);
1234 slot->mrq = mrq;
1235 if (host->state == STATE_IDLE) {
1236 host->state = STATE_SENDING_CMD;
1237 atmci_start_request(host, slot);
1238 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001239 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001240 list_add_tail(&slot->queue_node, &host->queue);
1241 }
1242 spin_unlock_bh(&host->lock);
1243}
1244
1245static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1246{
1247 struct atmel_mci_slot *slot = mmc_priv(mmc);
1248 struct atmel_mci *host = slot->host;
1249 struct mmc_data *data;
1250
1251 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001252 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001253
1254 /*
1255 * We may "know" the card is gone even though there's still an
1256 * electrical connection. If so, we really need to communicate
1257 * this to the MMC core since there won't be any more
1258 * interrupts as the card is completely removed. Otherwise,
1259 * the MMC core might believe the card is still there even
1260 * though the card was just removed very slowly.
1261 */
1262 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1263 mrq->cmd->error = -ENOMEDIUM;
1264 mmc_request_done(mmc, mrq);
1265 return;
1266 }
1267
1268 /* We don't support multiple blocks of weird lengths. */
1269 data = mrq->data;
1270 if (data && data->blocks > 1 && data->blksz & 3) {
1271 mrq->cmd->error = -EINVAL;
1272 mmc_request_done(mmc, mrq);
1273 }
1274
1275 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001276}
1277
1278static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1279{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001280 struct atmel_mci_slot *slot = mmc_priv(mmc);
1281 struct atmel_mci *host = slot->host;
1282 unsigned int i;
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001283 bool unprepare_clk;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001284
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001285 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001286 switch (ios->bus_width) {
1287 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001288 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001289 break;
1290 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001291 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001292 break;
1293 }
1294
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001295 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001296 unsigned int clock_min = ~0U;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001297 u32 clkdiv;
1298
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001299 clk_prepare(host->mck);
1300 unprepare_clk = true;
1301
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001302 spin_lock_bh(&host->lock);
1303 if (!host->mode_reg) {
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001304 clk_enable(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001305 unprepare_clk = false;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001306 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1307 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001308 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001309 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001310 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001311
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001312 /*
1313 * Use mirror of ios->clock to prevent race with mmc
1314 * core ios update when finding the minimum.
1315 */
1316 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001317 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001318 if (host->slot[i] && host->slot[i]->clock
1319 && host->slot[i]->clock < clock_min)
1320 clock_min = host->slot[i]->clock;
1321 }
1322
1323 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001324 if (host->caps.has_odd_clk_div) {
1325 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
1326 if (clkdiv > 511) {
1327 dev_warn(&mmc->class_dev,
1328 "clock %u too slow; using %lu\n",
1329 clock_min, host->bus_hz / (511 + 2));
1330 clkdiv = 511;
1331 }
1332 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1333 | ATMCI_MR_CLKODD(clkdiv & 1);
1334 } else {
1335 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1336 if (clkdiv > 255) {
1337 dev_warn(&mmc->class_dev,
1338 "clock %u too slow; using %lu\n",
1339 clock_min, host->bus_hz / (2 * 256));
1340 clkdiv = 255;
1341 }
1342 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001343 }
1344
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001345 /*
1346 * WRPROOF and RDPROOF prevent overruns/underruns by
1347 * stopping the clock when the FIFO is full/empty.
1348 * This state is not expected to last for long.
1349 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001350 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001351 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001352
Ludovic Desroches796211b2011-08-11 15:25:44 +00001353 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001354 /* setup High Speed mode in relation with card capacity */
1355 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001356 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001357 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001358 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001359 }
1360
1361 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001362 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001363 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001364 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001365 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001366 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001367 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001368
1369 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001370 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001371 bool any_slot_active = false;
1372
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001373 unprepare_clk = false;
1374
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001375 spin_lock_bh(&host->lock);
1376 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001377 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001378 if (host->slot[i] && host->slot[i]->clock) {
1379 any_slot_active = true;
1380 break;
1381 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001382 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001383 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001384 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001385 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001386 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001387 clk_disable(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001388 unprepare_clk = true;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001389 }
1390 host->mode_reg = 0;
1391 }
1392 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001393 }
1394
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001395 if (unprepare_clk)
1396 clk_unprepare(host->mck);
1397
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001398 switch (ios->power_mode) {
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001399 case MMC_POWER_OFF:
1400 if (!IS_ERR(mmc->supply.vmmc))
1401 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1402 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001403 case MMC_POWER_UP:
1404 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001405 if (!IS_ERR(mmc->supply.vmmc))
1406 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001407 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001408 default:
1409 /*
1410 * TODO: None of the currently available AVR32-based
1411 * boards allow MMC power to be turned off. Implement
1412 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001413 *
1414 * We also need to hook this into the clock management
1415 * somehow so that newly inserted cards aren't
1416 * subjected to a fast clock before we have a chance
1417 * to figure out what the maximum rate is. Currently,
1418 * there's no way to avoid this, and there never will
1419 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001420 */
1421 break;
1422 }
1423}
1424
1425static int atmci_get_ro(struct mmc_host *mmc)
1426{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001427 int read_only = -ENOSYS;
1428 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001429
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001430 if (gpio_is_valid(slot->wp_pin)) {
1431 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001432 dev_dbg(&mmc->class_dev, "card is %s\n",
1433 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001434 }
1435
1436 return read_only;
1437}
1438
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001439static int atmci_get_cd(struct mmc_host *mmc)
1440{
1441 int present = -ENOSYS;
1442 struct atmel_mci_slot *slot = mmc_priv(mmc);
1443
1444 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001445 present = !(gpio_get_value(slot->detect_pin) ^
1446 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001447 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1448 present ? "" : "not ");
1449 }
1450
1451 return present;
1452}
1453
Anders Grahn88ff82e2010-05-26 14:42:01 -07001454static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1455{
1456 struct atmel_mci_slot *slot = mmc_priv(mmc);
1457 struct atmel_mci *host = slot->host;
1458
1459 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001460 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001461 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001462 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001463}
1464
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001465static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001466 .request = atmci_request,
1467 .set_ios = atmci_set_ios,
1468 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001469 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001470 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001471};
1472
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001473/* Called with host->lock held */
1474static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1475 __releases(&host->lock)
1476 __acquires(&host->lock)
1477{
1478 struct atmel_mci_slot *slot = NULL;
1479 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1480
1481 WARN_ON(host->cmd || host->data);
1482
1483 /*
1484 * Update the MMC clock rate if necessary. This may be
1485 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001486 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001487 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001488 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001489 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001490 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001491 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001492 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001493
1494 host->cur_slot->mrq = NULL;
1495 host->mrq = NULL;
1496 if (!list_empty(&host->queue)) {
1497 slot = list_entry(host->queue.next,
1498 struct atmel_mci_slot, queue_node);
1499 list_del(&slot->queue_node);
1500 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1501 mmc_hostname(slot->mmc));
1502 host->state = STATE_SENDING_CMD;
1503 atmci_start_request(host, slot);
1504 } else {
1505 dev_vdbg(&host->pdev->dev, "list empty\n");
1506 host->state = STATE_IDLE;
1507 }
1508
Ludovic Desroches24011f32012-05-16 15:26:00 +02001509 del_timer(&host->timer);
1510
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001511 spin_unlock(&host->lock);
1512 mmc_request_done(prev_mmc, mrq);
1513 spin_lock(&host->lock);
1514}
1515
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001516static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001517 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001518{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001519 u32 status = host->cmd_status;
1520
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001521 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001522 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1523 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1524 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1525 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001526
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001527 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001528 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001529 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001530 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001531 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001532 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001533 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1534 if (host->caps.need_blksz_mul_4) {
1535 cmd->error = -EINVAL;
1536 host->need_reset = 1;
1537 }
1538 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001539 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001540}
1541
1542static void atmci_detect_change(unsigned long data)
1543{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001544 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1545 bool present;
1546 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001547
1548 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001549 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1550 * freeing the interrupt. We must not re-enable the interrupt
1551 * if it has been freed, and if we're shutting down, it
1552 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001553 */
1554 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001555 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001556 return;
1557
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001558 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001559 present = !(gpio_get_value(slot->detect_pin) ^
1560 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001561 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001562
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001563 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1564 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001565
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001566 if (present != present_old) {
1567 struct atmel_mci *host = slot->host;
1568 struct mmc_request *mrq;
1569
1570 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001571 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001572
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001573 spin_lock(&host->lock);
1574
1575 if (!present)
1576 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1577 else
1578 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001579
1580 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001581 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001582 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001583 if (mrq == host->mrq) {
1584 /*
1585 * Reset controller to terminate any ongoing
1586 * commands or data transfers.
1587 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001588 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1589 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1590 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001591 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001592 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001593
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001594 host->data = NULL;
1595 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001596
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001597 switch (host->state) {
1598 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001599 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001600 case STATE_SENDING_CMD:
1601 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001602 if (mrq->data)
1603 host->stop_transfer(host);
1604 break;
1605 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001606 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001607 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001608 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001609 case STATE_WAITING_NOTBUSY:
1610 mrq->data->error = -ENOMEDIUM;
1611 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001612 case STATE_SENDING_STOP:
1613 mrq->stop->error = -ENOMEDIUM;
1614 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001615 case STATE_END_REQUEST:
1616 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001617 }
1618
1619 atmci_request_end(host, mrq);
1620 } else {
1621 list_del(&slot->queue_node);
1622 mrq->cmd->error = -ENOMEDIUM;
1623 if (mrq->data)
1624 mrq->data->error = -ENOMEDIUM;
1625 if (mrq->stop)
1626 mrq->stop->error = -ENOMEDIUM;
1627
1628 spin_unlock(&host->lock);
1629 mmc_request_done(slot->mmc, mrq);
1630 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001631 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001632 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001633 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001634
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001635 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001636 }
1637}
1638
1639static void atmci_tasklet_func(unsigned long priv)
1640{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001641 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001642 struct mmc_request *mrq = host->mrq;
1643 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001644 enum atmel_mci_state state = host->state;
1645 enum atmel_mci_state prev_state;
1646 u32 status;
1647
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001648 spin_lock(&host->lock);
1649
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001650 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001651
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001652 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001653 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1654 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001655 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001656
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001657 do {
1658 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001659 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001660
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001661 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001662 case STATE_IDLE:
1663 break;
1664
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001665 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001666 /*
1667 * Command has been sent, we are waiting for command
1668 * ready. Then we have three next states possible:
1669 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1670 * command needing it or DATA_XFER if there is data.
1671 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001672 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001673 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001674 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001675 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001676
Ludovic Desroches6801c412012-05-16 15:26:01 +02001677 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001678 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001679 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001680 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001681 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001682 dev_dbg(&host->pdev->dev,
1683 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001684 /*
1685 * If there is a command error don't start
1686 * data transfer.
1687 */
1688 if (mrq->cmd->error) {
1689 host->stop_transfer(host);
1690 host->data = NULL;
1691 atmci_writel(host, ATMCI_IDR,
1692 ATMCI_TXRDY | ATMCI_RXRDY
1693 | ATMCI_DATA_ERROR_FLAGS);
1694 state = STATE_END_REQUEST;
1695 } else
1696 state = STATE_DATA_XFER;
1697 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001698 dev_dbg(&host->pdev->dev,
1699 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001700 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1701 state = STATE_WAITING_NOTBUSY;
1702 } else
1703 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001704
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001705 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001706
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001707 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001708 if (atmci_test_and_clear_pending(host,
1709 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001710 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001711 atmci_set_completed(host, EVENT_DATA_ERROR);
1712 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001713 break;
1714 }
1715
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001716 /*
1717 * A data transfer is in progress. The event expected
1718 * to move to the next state depends of data transfer
1719 * type (PDC or DMA). Once transfer done we can move
1720 * to the next step which is WAITING_NOTBUSY in write
1721 * case and directly SENDING_STOP in read case.
1722 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001723 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001724 if (!atmci_test_and_clear_pending(host,
1725 EVENT_XFER_COMPLETE))
1726 break;
1727
Ludovic Desroches6801c412012-05-16 15:26:01 +02001728 dev_dbg(&host->pdev->dev,
1729 "(%s) set completed xfer complete\n",
1730 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001731 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001732
Ludovic Desroches077d4072012-07-24 11:42:04 +02001733 if (host->caps.need_notbusy_for_read_ops ||
1734 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001735 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1736 state = STATE_WAITING_NOTBUSY;
1737 } else if (host->mrq->stop) {
1738 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1739 atmci_send_stop_cmd(host, data);
1740 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001741 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001742 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001743 data->bytes_xfered = data->blocks * data->blksz;
1744 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001745 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001746 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001747 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001748
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001749 case STATE_WAITING_NOTBUSY:
1750 /*
1751 * We can be in the state for two reasons: a command
1752 * requiring waiting not busy signal (stop command
1753 * included) or a write operation. In the latest case,
1754 * we need to send a stop command.
1755 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001756 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001757 if (!atmci_test_and_clear_pending(host,
1758 EVENT_NOTBUSY))
1759 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001760
Ludovic Desroches6801c412012-05-16 15:26:01 +02001761 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001762 atmci_set_completed(host, EVENT_NOTBUSY);
1763
1764 if (host->data) {
1765 /*
1766 * For some commands such as CMD53, even if
1767 * there is data transfer, there is no stop
1768 * command to send.
1769 */
1770 if (host->mrq->stop) {
1771 atmci_writel(host, ATMCI_IER,
1772 ATMCI_CMDRDY);
1773 atmci_send_stop_cmd(host, data);
1774 state = STATE_SENDING_STOP;
1775 } else {
1776 host->data = NULL;
1777 data->bytes_xfered = data->blocks
1778 * data->blksz;
1779 data->error = 0;
1780 state = STATE_END_REQUEST;
1781 }
1782 } else
1783 state = STATE_END_REQUEST;
1784 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001785
1786 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001787 /*
1788 * In this state, it is important to set host->data to
1789 * NULL (which is tested in the waiting notbusy state)
1790 * in order to go to the end request state instead of
1791 * sending stop again.
1792 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001793 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001794 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001795 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001796 break;
1797
Ludovic Desroches6801c412012-05-16 15:26:01 +02001798 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001799 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001800 data->bytes_xfered = data->blocks * data->blksz;
1801 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001802 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001803 if (mrq->stop->error) {
1804 host->stop_transfer(host);
1805 atmci_writel(host, ATMCI_IDR,
1806 ATMCI_TXRDY | ATMCI_RXRDY
1807 | ATMCI_DATA_ERROR_FLAGS);
1808 state = STATE_END_REQUEST;
1809 } else {
1810 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1811 state = STATE_WAITING_NOTBUSY;
1812 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001813 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001814 break;
1815
1816 case STATE_END_REQUEST:
1817 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1818 | ATMCI_DATA_ERROR_FLAGS);
1819 status = host->data_status;
1820 if (unlikely(status)) {
1821 host->stop_transfer(host);
1822 host->data = NULL;
Rodolfo Giomettifbd986c2013-09-09 17:31:59 +02001823 if (data) {
1824 if (status & ATMCI_DTOE) {
1825 data->error = -ETIMEDOUT;
1826 } else if (status & ATMCI_DCRCE) {
1827 data->error = -EILSEQ;
1828 } else {
1829 data->error = -EIO;
1830 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001831 }
1832 }
1833
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001834 atmci_request_end(host, host->mrq);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001835 state = STATE_IDLE;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001836 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001837 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001838 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001839
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001840 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001841
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001842 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001843}
1844
1845static void atmci_read_data_pio(struct atmel_mci *host)
1846{
1847 struct scatterlist *sg = host->sg;
1848 void *buf = sg_virt(sg);
1849 unsigned int offset = host->pio_offset;
1850 struct mmc_data *data = host->data;
1851 u32 value;
1852 u32 status;
1853 unsigned int nbytes = 0;
1854
1855 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001856 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001857 if (likely(offset + 4 <= sg->length)) {
1858 put_unaligned(value, (u32 *)(buf + offset));
1859
1860 offset += 4;
1861 nbytes += 4;
1862
1863 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001864 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001865 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001866 host->sg_len--;
1867 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001868 goto done;
1869
1870 offset = 0;
1871 buf = sg_virt(sg);
1872 }
1873 } else {
1874 unsigned int remaining = sg->length - offset;
1875 memcpy(buf + offset, &value, remaining);
1876 nbytes += remaining;
1877
1878 flush_dcache_page(sg_page(sg));
1879 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001880 host->sg_len--;
1881 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001882 goto done;
1883
1884 offset = 4 - remaining;
1885 buf = sg_virt(sg);
1886 memcpy(buf, (u8 *)&value + remaining, offset);
1887 nbytes += offset;
1888 }
1889
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001890 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001891 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001892 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001893 | ATMCI_DATA_ERROR_FLAGS));
1894 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001895 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001896 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001897 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001898 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001899
1900 host->pio_offset = offset;
1901 data->bytes_xfered += nbytes;
1902
1903 return;
1904
1905done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001906 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1907 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001908 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001909 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001910 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001911}
1912
1913static void atmci_write_data_pio(struct atmel_mci *host)
1914{
1915 struct scatterlist *sg = host->sg;
1916 void *buf = sg_virt(sg);
1917 unsigned int offset = host->pio_offset;
1918 struct mmc_data *data = host->data;
1919 u32 value;
1920 u32 status;
1921 unsigned int nbytes = 0;
1922
1923 do {
1924 if (likely(offset + 4 <= sg->length)) {
1925 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001926 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001927
1928 offset += 4;
1929 nbytes += 4;
1930 if (offset == sg->length) {
1931 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001932 host->sg_len--;
1933 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001934 goto done;
1935
1936 offset = 0;
1937 buf = sg_virt(sg);
1938 }
1939 } else {
1940 unsigned int remaining = sg->length - offset;
1941
1942 value = 0;
1943 memcpy(&value, buf + offset, remaining);
1944 nbytes += remaining;
1945
1946 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001947 host->sg_len--;
1948 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001949 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001950 goto done;
1951 }
1952
1953 offset = 4 - remaining;
1954 buf = sg_virt(sg);
1955 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001956 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001957 nbytes += offset;
1958 }
1959
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001960 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001961 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001962 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001963 | ATMCI_DATA_ERROR_FLAGS));
1964 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001965 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001966 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001967 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001968 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001969
1970 host->pio_offset = offset;
1971 data->bytes_xfered += nbytes;
1972
1973 return;
1974
1975done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001976 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1977 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001978 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001979 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001980 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001981}
1982
Anders Grahn88ff82e2010-05-26 14:42:01 -07001983static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1984{
1985 int i;
1986
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001987 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001988 struct atmel_mci_slot *slot = host->slot[i];
1989 if (slot && (status & slot->sdio_irq)) {
1990 mmc_signal_sdio_irq(slot->mmc);
1991 }
1992 }
1993}
1994
1995
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001996static irqreturn_t atmci_interrupt(int irq, void *dev_id)
1997{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001998 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001999 u32 status, mask, pending;
2000 unsigned int pass_count = 0;
2001
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002002 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002003 status = atmci_readl(host, ATMCI_SR);
2004 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002005 pending = status & mask;
2006 if (!pending)
2007 break;
2008
2009 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002010 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002011 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002012 | ATMCI_RXRDY | ATMCI_TXRDY
2013 | ATMCI_ENDRX | ATMCI_ENDTX
2014 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002015
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002016 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02002017 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002018 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002019 atmci_set_pending(host, EVENT_DATA_ERROR);
2020 tasklet_schedule(&host->tasklet);
2021 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002022
Ludovic Desroches796211b2011-08-11 15:25:44 +00002023 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002024 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002025 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002026 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002027 /*
2028 * We can receive this interruption before having configured
2029 * the second pdc buffer, so we need to reconfigure first and
2030 * second buffers again
2031 */
2032 if (host->data_size) {
2033 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002034 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002035 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2036 } else {
2037 atmci_pdc_complete(host);
2038 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002039 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002040 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002041 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2042
2043 if (host->data_size) {
2044 atmci_pdc_set_single_buf(host,
2045 XFER_TRANSMIT, PDC_SECOND_BUF);
2046 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2047 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002048 }
2049
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002050 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002051 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002052 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2053 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2054 /*
2055 * We can receive this interruption before having configured
2056 * the second pdc buffer, so we need to reconfigure first and
2057 * second buffers again
2058 */
2059 if (host->data_size) {
2060 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2061 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2062 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2063 } else {
2064 atmci_pdc_complete(host);
2065 }
2066 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002067 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002068 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2069
2070 if (host->data_size) {
2071 atmci_pdc_set_single_buf(host,
2072 XFER_RECEIVE, PDC_SECOND_BUF);
2073 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2074 }
2075 }
2076
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002077 /*
2078 * First mci IPs, so mainly the ones having pdc, have some
2079 * issues with the notbusy signal. You can't get it after
2080 * data transmission if you have not sent a stop command.
2081 * The appropriate workaround is to use the BLKE signal.
2082 */
2083 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002084 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002085 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002086 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002087 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002088 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002089 tasklet_schedule(&host->tasklet);
2090 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002091
2092 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002093 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002094 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2095 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002096 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002097 atmci_set_pending(host, EVENT_NOTBUSY);
2098 tasklet_schedule(&host->tasklet);
2099 }
2100
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002101 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002102 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002103 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002104 atmci_write_data_pio(host);
2105
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002106 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002107 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002108 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2109 host->cmd_status = status;
2110 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002111 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002112 atmci_set_pending(host, EVENT_CMD_RDY);
2113 tasklet_schedule(&host->tasklet);
2114 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002115
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002116 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002117 atmci_sdio_interrupt(host, status);
2118
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002119 } while (pass_count++ < 5);
2120
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002121 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2122}
2123
2124static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2125{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002126 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002127
2128 /*
2129 * Disable interrupts until the pin has stabilized and check
2130 * the state then. Use mod_timer() since we may be in the
2131 * middle of the timer routine when this interrupt triggers.
2132 */
2133 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002134 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002135
2136 return IRQ_HANDLED;
2137}
2138
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002139static int __init atmci_init_slot(struct atmel_mci *host,
2140 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002141 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002142{
2143 struct mmc_host *mmc;
2144 struct atmel_mci_slot *slot;
2145
2146 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2147 if (!mmc)
2148 return -ENOMEM;
2149
2150 slot = mmc_priv(mmc);
2151 slot->mmc = mmc;
2152 slot->host = host;
2153 slot->detect_pin = slot_data->detect_pin;
2154 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002155 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002156 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002157 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002158
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002159 dev_dbg(&mmc->class_dev,
2160 "slot[%u]: bus_width=%u, detect_pin=%d, "
2161 "detect_is_active_high=%s, wp_pin=%d\n",
2162 id, slot_data->bus_width, slot_data->detect_pin,
2163 slot_data->detect_is_active_high ? "true" : "false",
2164 slot_data->wp_pin);
2165
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002166 mmc->ops = &atmci_ops;
2167 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2168 mmc->f_max = host->bus_hz / 2;
2169 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002170 if (sdio_irq)
2171 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002172 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002173 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002174 /*
2175 * Without the read/write proof capability, it is strongly suggested to
2176 * use only one bit for data to prevent fifo underruns and overruns
2177 * which will corrupt data.
2178 */
2179 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002180 mmc->caps |= MMC_CAP_4_BIT_DATA;
2181
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002182 if (atmci_get_version(host) < 0x200) {
2183 mmc->max_segs = 256;
2184 mmc->max_blk_size = 4095;
2185 mmc->max_blk_count = 256;
2186 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2187 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2188 } else {
2189 mmc->max_segs = 64;
2190 mmc->max_req_size = 32768 * 512;
2191 mmc->max_blk_size = 32768;
2192 mmc->max_blk_count = 512;
2193 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002194
2195 /* Assume card is present initially */
2196 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2197 if (gpio_is_valid(slot->detect_pin)) {
2198 if (gpio_request(slot->detect_pin, "mmc_detect")) {
2199 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2200 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002201 } else if (gpio_get_value(slot->detect_pin) ^
2202 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002203 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2204 }
2205 }
2206
2207 if (!gpio_is_valid(slot->detect_pin))
2208 mmc->caps |= MMC_CAP_NEEDS_POLL;
2209
2210 if (gpio_is_valid(slot->wp_pin)) {
2211 if (gpio_request(slot->wp_pin, "mmc_wp")) {
2212 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2213 slot->wp_pin = -EBUSY;
2214 }
2215 }
2216
2217 host->slot[id] = slot;
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02002218 mmc_regulator_get_supply(mmc);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002219 mmc_add_host(mmc);
2220
2221 if (gpio_is_valid(slot->detect_pin)) {
2222 int ret;
2223
2224 setup_timer(&slot->detect_timer, atmci_detect_change,
2225 (unsigned long)slot);
2226
2227 ret = request_irq(gpio_to_irq(slot->detect_pin),
2228 atmci_detect_interrupt,
2229 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2230 "mmc-detect", slot);
2231 if (ret) {
2232 dev_dbg(&mmc->class_dev,
2233 "could not request IRQ %d for detect pin\n",
2234 gpio_to_irq(slot->detect_pin));
2235 gpio_free(slot->detect_pin);
2236 slot->detect_pin = -EBUSY;
2237 }
2238 }
2239
2240 atmci_init_debugfs(slot);
2241
2242 return 0;
2243}
2244
2245static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
2246 unsigned int id)
2247{
2248 /* Debugfs stuff is cleaned up by mmc core */
2249
2250 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2251 smp_wmb();
2252
2253 mmc_remove_host(slot->mmc);
2254
2255 if (gpio_is_valid(slot->detect_pin)) {
2256 int pin = slot->detect_pin;
2257
2258 free_irq(gpio_to_irq(pin), slot);
2259 del_timer_sync(&slot->detect_timer);
2260 gpio_free(pin);
2261 }
2262 if (gpio_is_valid(slot->wp_pin))
2263 gpio_free(slot->wp_pin);
2264
2265 slot->host->slot[id] = NULL;
2266 mmc_free_host(slot->mmc);
2267}
2268
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002269static bool atmci_filter(struct dma_chan *chan, void *pdata)
Dan Williams74465b42009-01-06 11:38:16 -07002270{
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002271 struct mci_platform_data *sl_pdata = pdata;
2272 struct mci_dma_data *sl;
Dan Williams74465b42009-01-06 11:38:16 -07002273
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002274 if (!sl_pdata)
2275 return false;
2276
2277 sl = sl_pdata->dma_slave;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002278 if (sl && find_slave_dev(sl) == chan->device->dev) {
2279 chan->private = slave_data_ptr(sl);
Dan Williams7dd60252009-01-06 11:38:19 -07002280 return true;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002281 } else {
Dan Williams7dd60252009-01-06 11:38:19 -07002282 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002283 }
Dan Williams74465b42009-01-06 11:38:16 -07002284}
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002285
Ludovic Desrochesef878192012-02-09 16:33:53 +01002286static bool atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002287{
2288 struct mci_platform_data *pdata;
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002289 dma_cap_mask_t mask;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002290
2291 if (host == NULL)
Ludovic Desrochesef878192012-02-09 16:33:53 +01002292 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002293
2294 pdata = host->pdev->dev.platform_data;
2295
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002296 dma_cap_zero(mask);
2297 dma_cap_set(DMA_SLAVE, mask);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002298
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002299 host->dma.chan = dma_request_slave_channel_compat(mask, atmci_filter, pdata,
2300 &host->pdev->dev, "rxtx");
Ludovic Desrochesef878192012-02-09 16:33:53 +01002301 if (!host->dma.chan) {
2302 dev_warn(&host->pdev->dev, "no DMA channel available\n");
2303 return false;
2304 } else {
Nicolas Ferre74791a22009-12-14 18:01:31 -08002305 dev_info(&host->pdev->dev,
Ludovic Desrochesb81cfc42012-02-09 16:33:54 +01002306 "using %s for DMA transfers\n",
Nicolas Ferre74791a22009-12-14 18:01:31 -08002307 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302308
2309 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2310 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2311 host->dma_conf.src_maxburst = 1;
2312 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2313 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2314 host->dma_conf.dst_maxburst = 1;
2315 host->dma_conf.device_fc = false;
Ludovic Desrochesef878192012-02-09 16:33:53 +01002316 return true;
2317 }
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002318}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002319
Ludovic Desroches796211b2011-08-11 15:25:44 +00002320/*
2321 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2322 * HSMCI provides DMA support and a new config register but no more supports
2323 * PDC.
2324 */
2325static void __init atmci_get_cap(struct atmel_mci *host)
2326{
2327 unsigned int version;
2328
2329 version = atmci_get_version(host);
2330 dev_info(&host->pdev->dev,
2331 "version: 0x%x\n", version);
2332
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002333 host->caps.has_dma_conf_reg = 0;
Hein_Tibosch6bf2af82012-08-30 16:34:27 +00002334 host->caps.has_pdc = ATMCI_PDC_CONNECTED;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002335 host->caps.has_cfg_reg = 0;
2336 host->caps.has_cstor_reg = 0;
2337 host->caps.has_highspeed = 0;
2338 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002339 host->caps.has_odd_clk_div = 0;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002340 host->caps.has_bad_data_ordering = 1;
2341 host->caps.need_reset_after_xfer = 1;
2342 host->caps.need_blksz_mul_4 = 1;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002343 host->caps.need_notbusy_for_read_ops = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002344
2345 /* keep only major version number */
2346 switch (version & 0xf00) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002347 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002348 host->caps.has_odd_clk_div = 1;
2349 case 0x400:
2350 case 0x300:
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002351 host->caps.has_dma_conf_reg = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002352 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002353 host->caps.has_cfg_reg = 1;
2354 host->caps.has_cstor_reg = 1;
2355 host->caps.has_highspeed = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002356 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002357 host->caps.has_rwproof = 1;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002358 host->caps.need_blksz_mul_4 = 0;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002359 host->caps.need_notbusy_for_read_ops = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002360 case 0x100:
Ludovic Desroches24011f32012-05-16 15:26:00 +02002361 host->caps.has_bad_data_ordering = 0;
2362 host->caps.need_reset_after_xfer = 0;
2363 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002364 break;
2365 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002366 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002367 dev_warn(&host->pdev->dev,
2368 "Unmanaged mci version, set minimum capabilities\n");
2369 break;
2370 }
2371}
Dan Williams74465b42009-01-06 11:38:16 -07002372
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002373static int __init atmci_probe(struct platform_device *pdev)
2374{
2375 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002376 struct atmel_mci *host;
2377 struct resource *regs;
2378 unsigned int nr_slots;
2379 int irq;
2380 int ret;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002381
2382 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2383 if (!regs)
2384 return -ENXIO;
2385 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002386 if (!pdata) {
2387 pdata = atmci_of_init(pdev);
2388 if (IS_ERR(pdata)) {
2389 dev_err(&pdev->dev, "platform data not available\n");
2390 return PTR_ERR(pdata);
2391 }
2392 }
2393
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002394 irq = platform_get_irq(pdev, 0);
2395 if (irq < 0)
2396 return irq;
2397
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002398 host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
2399 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002400 return -ENOMEM;
2401
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002402 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002403 spin_lock_init(&host->lock);
2404 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002405
2406 host->mck = clk_get(&pdev->dev, "mci_clk");
2407 if (IS_ERR(host->mck)) {
2408 ret = PTR_ERR(host->mck);
2409 goto err_clk_get;
2410 }
2411
2412 ret = -ENOMEM;
H Hartley Sweetene8e3f6c2009-12-14 14:11:56 -05002413 host->regs = ioremap(regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002414 if (!host->regs)
2415 goto err_ioremap;
2416
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002417 ret = clk_prepare_enable(host->mck);
2418 if (ret)
2419 goto err_request_irq;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002420 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002421 host->bus_hz = clk_get_rate(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002422 clk_disable_unprepare(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002423
2424 host->mapbase = regs->start;
2425
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002426 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002427
Kay Sievers89c8aa22009-02-02 21:08:30 +01002428 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002429 if (ret)
2430 goto err_request_irq;
2431
Ludovic Desroches796211b2011-08-11 15:25:44 +00002432 /* Get MCI capabilities and set operations according to it */
2433 atmci_get_cap(host);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002434 if (atmci_configure_dma(host)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002435 host->prepare_data = &atmci_prepare_data_dma;
2436 host->submit_data = &atmci_submit_data_dma;
2437 host->stop_transfer = &atmci_stop_transfer_dma;
2438 } else if (host->caps.has_pdc) {
2439 dev_info(&pdev->dev, "using PDC\n");
2440 host->prepare_data = &atmci_prepare_data_pdc;
2441 host->submit_data = &atmci_submit_data_pdc;
2442 host->stop_transfer = &atmci_stop_transfer_pdc;
2443 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002444 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002445 host->prepare_data = &atmci_prepare_data;
2446 host->submit_data = &atmci_submit_data;
2447 host->stop_transfer = &atmci_stop_transfer;
2448 }
2449
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002450 platform_set_drvdata(pdev, host);
2451
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002452 setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);
2453
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002454 /* We need at least one slot to succeed */
2455 nr_slots = 0;
2456 ret = -ENODEV;
2457 if (pdata->slot[0].bus_width) {
2458 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002459 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002460 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002461 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002462 host->buf_size = host->slot[0]->mmc->max_req_size;
2463 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002464 }
2465 if (pdata->slot[1].bus_width) {
2466 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002467 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002468 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002469 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002470 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2471 host->buf_size =
2472 host->slot[1]->mmc->max_req_size;
2473 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002474 }
2475
Rob Emanuele04d699c2009-09-22 16:45:19 -07002476 if (!nr_slots) {
2477 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002478 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002479 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002480
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002481 if (!host->caps.has_rwproof) {
2482 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2483 &host->buf_phys_addr,
2484 GFP_KERNEL);
2485 if (!host->buffer) {
2486 ret = -ENOMEM;
2487 dev_err(&pdev->dev, "buffer allocation failed\n");
2488 goto err_init_slot;
2489 }
2490 }
2491
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002492 dev_info(&pdev->dev,
2493 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2494 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002495
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002496 return 0;
2497
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002498err_init_slot:
Dan Williams74465b42009-01-06 11:38:16 -07002499 if (host->dma.chan)
2500 dma_release_channel(host->dma.chan);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002501 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002502err_request_irq:
2503 iounmap(host->regs);
2504err_ioremap:
2505 clk_put(host->mck);
2506err_clk_get:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002507 kfree(host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002508 return ret;
2509}
2510
2511static int __exit atmci_remove(struct platform_device *pdev)
2512{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002513 struct atmel_mci *host = platform_get_drvdata(pdev);
2514 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002515
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002516 if (host->buffer)
2517 dma_free_coherent(&pdev->dev, host->buf_size,
2518 host->buffer, host->buf_phys_addr);
2519
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002520 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002521 if (host->slot[i])
2522 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002523 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002524
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002525 clk_prepare_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002526 atmci_writel(host, ATMCI_IDR, ~0UL);
2527 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2528 atmci_readl(host, ATMCI_SR);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002529 clk_disable_unprepare(host->mck);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002530
Dan Williams74465b42009-01-06 11:38:16 -07002531 if (host->dma.chan)
2532 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002533
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002534 free_irq(platform_get_irq(pdev, 0), host);
2535 iounmap(host->regs);
2536
2537 clk_put(host->mck);
2538 kfree(host);
2539
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002540 return 0;
2541}
2542
2543static struct platform_driver atmci_driver = {
2544 .remove = __exit_p(atmci_remove),
2545 .driver = {
2546 .name = "atmel_mci",
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002547 .of_match_table = of_match_ptr(atmci_dt_ids),
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002548 },
2549};
2550
2551static int __init atmci_init(void)
2552{
2553 return platform_driver_probe(&atmci_driver, atmci_probe);
2554}
2555
2556static void __exit atmci_exit(void)
2557{
2558 platform_driver_unregister(&atmci_driver);
2559}
2560
Dan Williams74465b42009-01-06 11:38:16 -07002561late_initcall(atmci_init); /* try to load after dma driver when built-in */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002562module_exit(atmci_exit);
2563
2564MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002565MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002566MODULE_LICENSE("GPL v2");