blob: 4b69d061d90f7983fb0ee4929b7f6074922d3690 [file] [log] [blame]
Jan Ceuleers0977f812012-06-05 03:42:12 +00001/* drivers/net/ethernet/freescale/gianfar.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Gianfar Ethernet Driver
Andy Fleming7f7f5312005-11-11 12:38:59 -06004 * This driver is designed for the non-CPM ethernet controllers
5 * on the 85xx and 83xx family of integrated processors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
Kumar Gala4c8d3d92005-11-13 16:06:30 -08009 * Maintainer: Kumar Gala
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000010 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Claudiu Manoil20862782014-02-17 12:53:14 +020012 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000013 * Copyright 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
Kumar Gala0bbaf062005-06-20 10:54:21 -050027 *
Andy Flemingb31a1d82008-12-16 15:29:15 -080028 * The driver is initialized through of_device. Configuration information
29 * is therefore conveyed through an OF-style device tree.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 * The Gianfar Ethernet Controller uses a ring of buffer
32 * descriptors. The beginning is indicated by a register
Kumar Gala0bbaf062005-06-20 10:54:21 -050033 * pointing to the physical address of the start of the ring.
34 * The end is determined by a "wrap" bit being set in the
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * last descriptor of the ring.
36 *
37 * When a packet is received, the RXF bit in the
Kumar Gala0bbaf062005-06-20 10:54:21 -050038 * IEVENT register is set, triggering an interrupt when the
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * corresponding bit in the IMASK register is also set (if
40 * interrupt coalescing is active, then the interrupt may not
41 * happen immediately, but will wait until either a set number
Andy Flemingbb40dcb2005-09-23 22:54:21 -040042 * of frames or amount of time have passed). In NAPI, the
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * interrupt handler will signal there is work to be done, and
Francois Romieu0aa15382008-07-11 00:33:52 +020044 * exit. This method will start at the last known empty
Kumar Gala0bbaf062005-06-20 10:54:21 -050045 * descriptor, and process every subsequent descriptor until there
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * are none left with data (NAPI will stop after a set number of
47 * packets to give time to other tasks, but will eventually
48 * process all the packets). The data arrives inside a
49 * pre-allocated skb, and so after the skb is passed up to the
50 * stack, a new skb must be allocated, and the address field in
51 * the buffer descriptor must be updated to indicate this new
52 * skb.
53 *
54 * When the kernel requests that a packet be transmitted, the
55 * driver starts where it left off last time, and points the
56 * descriptor at the buffer which was passed in. The driver
57 * then informs the DMA engine that there are packets ready to
58 * be transmitted. Once the controller is finished transmitting
59 * the packet, an interrupt may be triggered (under the same
60 * conditions as for reception, but depending on the TXF bit).
61 * The driver then cleans up the buffer.
62 */
63
Joe Perches59deab22011-06-14 08:57:47 +000064#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65#define DEBUG
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/string.h>
69#include <linux/errno.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040070#include <linux/unistd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/slab.h>
72#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/delay.h>
74#include <linux/netdevice.h>
75#include <linux/etherdevice.h>
76#include <linux/skbuff.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050077#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#include <linux/spinlock.h>
79#include <linux/mm.h>
Rob Herring5af50732013-09-17 14:28:33 -050080#include <linux/of_address.h>
81#include <linux/of_irq.h>
Grant Likelyfe192a42009-04-25 12:53:12 +000082#include <linux/of_mdio.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -080083#include <linux/of_platform.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050084#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
Kumar Gala9c07b8842006-01-11 11:26:25 -080087#include <linux/in.h>
Manfred Rudigiercc772ab2010-04-08 23:10:03 +000088#include <linux/net_tstamp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#include <asm/io.h>
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +030091#ifdef CONFIG_PPC
Anton Vorontsov7d350972010-06-30 06:39:12 +000092#include <asm/reg.h>
Claudiu Manoil2969b1f2013-10-09 20:20:41 +030093#include <asm/mpc85xx.h>
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +030094#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <asm/irq.h>
96#include <asm/uaccess.h>
97#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/dma-mapping.h>
99#include <linux/crc32.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400100#include <linux/mii.h>
101#include <linux/phy.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -0800102#include <linux/phy_fixed.h>
103#include <linux/of.h>
David Daney4b6ba8a2010-10-26 15:07:13 -0700104#include <linux/of_net.h>
Claudiu Manoilfd31a952014-10-07 10:44:31 +0300105#include <linux/of_address.h>
106#include <linux/of_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#include "gianfar.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110#define TX_TIMEOUT (1*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Claudiu Manoil75354142015-07-13 16:22:06 +0300112const char gfar_driver_version[] = "2.0";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static int gfar_enet_open(struct net_device *dev);
115static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
Sebastian Siewiorab939902008-08-19 21:12:45 +0200116static void gfar_reset_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117static void gfar_timeout(struct net_device *dev);
118static int gfar_close(struct net_device *dev);
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300119static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
120 int alloc_cnt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121static int gfar_set_mac_address(struct net_device *dev);
122static int gfar_change_mtu(struct net_device *dev, int new_mtu);
David Howells7d12e782006-10-05 14:55:46 +0100123static irqreturn_t gfar_error(int irq, void *dev_id);
124static irqreturn_t gfar_transmit(int irq, void *dev_id);
125static irqreturn_t gfar_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126static void adjust_link(struct net_device *dev);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +0300127static noinline void gfar_update_link_state(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128static int init_phy(struct net_device *dev);
Grant Likely74888762011-02-22 21:05:51 -0700129static int gfar_probe(struct platform_device *ofdev);
Grant Likely2dc11582010-08-06 09:25:50 -0600130static int gfar_remove(struct platform_device *ofdev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400131static void free_skb_resources(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132static void gfar_set_multi(struct net_device *dev);
133static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
Kapil Junejad3c12872007-05-11 18:25:11 -0500134static void gfar_configure_serdes(struct net_device *dev);
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200135static int gfar_poll_rx(struct napi_struct *napi, int budget);
136static int gfar_poll_tx(struct napi_struct *napi, int budget);
137static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
138static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
Vitaly Woolf2d71c22006-11-07 13:27:02 +0300139#ifdef CONFIG_NET_POLL_CONTROLLER
140static void gfar_netpoll(struct net_device *dev);
141#endif
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000142int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
Claudiu Manoilc233cf402013-03-19 07:40:02 +0000143static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
Claudiu Manoilf23223f2015-07-13 16:22:05 +0300144static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb);
Claudiu Manoilc10650b2014-02-17 12:53:18 +0200145static void gfar_halt_nodisable(struct gfar_private *priv);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600146static void gfar_clear_exact_match(struct net_device *dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -0800147static void gfar_set_mac_for_addr(struct net_device *dev, int num,
148 const u8 *addr);
Andy Fleming26ccfc32009-03-10 12:58:28 +0000149static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151MODULE_AUTHOR("Freescale Semiconductor, Inc");
152MODULE_DESCRIPTION("Gianfar Ethernet Driver");
153MODULE_LICENSE("GPL");
154
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000155static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000156 dma_addr_t buf)
157{
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000158 u32 lstatus;
159
Claudiu Manoila7312d52015-03-13 10:36:28 +0200160 bdp->bufPtr = cpu_to_be32(buf);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000161
162 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000163 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000164 lstatus |= BD_LFLAG(RXBD_WRAP);
165
Claudiu Manoild55398b2014-10-07 10:44:35 +0300166 gfar_wmb();
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000167
Claudiu Manoila7312d52015-03-13 10:36:28 +0200168 bdp->lstatus = cpu_to_be32(lstatus);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000169}
170
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300171static void gfar_init_bds(struct net_device *ndev)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000172{
Anton Vorontsov87283272009-10-12 06:00:39 +0000173 struct gfar_private *priv = netdev_priv(ndev);
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200174 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000175 struct gfar_priv_tx_q *tx_queue = NULL;
176 struct gfar_priv_rx_q *rx_queue = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000177 struct txbd8 *txbdp;
Kevin Hao03366a32014-12-24 14:05:45 +0800178 u32 __iomem *rfbptr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000179 int i, j;
Anton Vorontsov87283272009-10-12 06:00:39 +0000180
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000181 for (i = 0; i < priv->num_tx_queues; i++) {
182 tx_queue = priv->tx_queue[i];
183 /* Initialize some variables in our dev structure */
184 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
185 tx_queue->dirty_tx = tx_queue->tx_bd_base;
186 tx_queue->cur_tx = tx_queue->tx_bd_base;
187 tx_queue->skb_curtx = 0;
188 tx_queue->skb_dirtytx = 0;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000189
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000190 /* Initialize Transmit Descriptor Ring */
191 txbdp = tx_queue->tx_bd_base;
192 for (j = 0; j < tx_queue->tx_ring_size; j++) {
193 txbdp->lstatus = 0;
194 txbdp->bufPtr = 0;
195 txbdp++;
Anton Vorontsov87283272009-10-12 06:00:39 +0000196 }
197
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000198 /* Set the last descriptor in the ring to indicate wrap */
199 txbdp--;
Claudiu Manoila7312d52015-03-13 10:36:28 +0200200 txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
201 TXBD_WRAP);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000202 }
203
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200204 rfbptr = &regs->rfbptr0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000205 for (i = 0; i < priv->num_rx_queues; i++) {
206 rx_queue = priv->rx_queue[i];
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000207
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300208 rx_queue->next_to_clean = 0;
209 rx_queue->next_to_use = 0;
Claudiu Manoil75354142015-07-13 16:22:06 +0300210 rx_queue->next_to_alloc = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000211
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300212 /* make sure next_to_clean != next_to_use after this
213 * by leaving at least 1 unused descriptor
214 */
215 gfar_alloc_rx_buffs(rx_queue, gfar_rxbd_unused(rx_queue));
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000216
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200217 rx_queue->rfbptr = rfbptr;
218 rfbptr += 2;
Anton Vorontsov87283272009-10-12 06:00:39 +0000219 }
Anton Vorontsov87283272009-10-12 06:00:39 +0000220}
221
222static int gfar_alloc_skb_resources(struct net_device *ndev)
223{
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000224 void *vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000225 dma_addr_t addr;
Claudiu Manoil75354142015-07-13 16:22:06 +0300226 int i, j;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000227 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil369ec162013-02-14 05:00:02 +0000228 struct device *dev = priv->dev;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000229 struct gfar_priv_tx_q *tx_queue = NULL;
230 struct gfar_priv_rx_q *rx_queue = NULL;
231
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000232 priv->total_tx_ring_size = 0;
233 for (i = 0; i < priv->num_tx_queues; i++)
234 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
235
236 priv->total_rx_ring_size = 0;
237 for (i = 0; i < priv->num_rx_queues; i++)
238 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000239
240 /* Allocate memory for the buffer descriptors */
Anton Vorontsov87283272009-10-12 06:00:39 +0000241 vaddr = dma_alloc_coherent(dev,
Joe Perchesd0320f72013-03-14 13:07:21 +0000242 (priv->total_tx_ring_size *
243 sizeof(struct txbd8)) +
244 (priv->total_rx_ring_size *
245 sizeof(struct rxbd8)),
246 &addr, GFP_KERNEL);
247 if (!vaddr)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000248 return -ENOMEM;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000249
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000250 for (i = 0; i < priv->num_tx_queues; i++) {
251 tx_queue = priv->tx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000252 tx_queue->tx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000253 tx_queue->tx_bd_dma_base = addr;
254 tx_queue->dev = ndev;
255 /* enet DMA only understands physical addresses */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000256 addr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
257 vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000258 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000259
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000260 /* Start the rx descriptor ring where the tx ring leaves off */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000261 for (i = 0; i < priv->num_rx_queues; i++) {
262 rx_queue = priv->rx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000263 rx_queue->rx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000264 rx_queue->rx_bd_dma_base = addr;
Claudiu Manoilf23223f2015-07-13 16:22:05 +0300265 rx_queue->ndev = ndev;
Claudiu Manoil75354142015-07-13 16:22:06 +0300266 rx_queue->dev = dev;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000267 addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
268 vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000269 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000270
271 /* Setup the skbuff rings */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000272 for (i = 0; i < priv->num_tx_queues; i++) {
273 tx_queue = priv->tx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000274 tx_queue->tx_skbuff =
275 kmalloc_array(tx_queue->tx_ring_size,
276 sizeof(*tx_queue->tx_skbuff),
277 GFP_KERNEL);
278 if (!tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000279 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000280
Claudiu Manoil75354142015-07-13 16:22:06 +0300281 for (j = 0; j < tx_queue->tx_ring_size; j++)
282 tx_queue->tx_skbuff[j] = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000283 }
284
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000285 for (i = 0; i < priv->num_rx_queues; i++) {
286 rx_queue = priv->rx_queue[i];
Claudiu Manoil75354142015-07-13 16:22:06 +0300287 rx_queue->rx_buff = kcalloc(rx_queue->rx_ring_size,
288 sizeof(*rx_queue->rx_buff),
289 GFP_KERNEL);
290 if (!rx_queue->rx_buff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000291 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000292 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000293
Claudiu Manoil76f31e82015-07-13 16:22:03 +0300294 gfar_init_bds(ndev);
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000295
296 return 0;
297
298cleanup:
299 free_skb_resources(priv);
300 return -ENOMEM;
301}
302
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000303static void gfar_init_tx_rx_base(struct gfar_private *priv)
304{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000305 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000306 u32 __iomem *baddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000307 int i;
308
309 baddr = &regs->tbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000310 for (i = 0; i < priv->num_tx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000311 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000312 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000313 }
314
315 baddr = &regs->rbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000316 for (i = 0; i < priv->num_rx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000317 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000318 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000319 }
320}
321
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200322static void gfar_init_rqprm(struct gfar_private *priv)
323{
324 struct gfar __iomem *regs = priv->gfargrp[0].regs;
325 u32 __iomem *baddr;
326 int i;
327
328 baddr = &regs->rqprm0;
329 for (i = 0; i < priv->num_rx_queues; i++) {
330 gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
331 (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
332 baddr++;
333 }
334}
335
Claudiu Manoil75354142015-07-13 16:22:06 +0300336static void gfar_rx_offload_en(struct gfar_private *priv)
Claudiu Manoil88302642014-02-24 12:13:43 +0200337{
Claudiu Manoil88302642014-02-24 12:13:43 +0200338 /* set this when rx hw offload (TOE) functions are being used */
339 priv->uses_rxfcb = 0;
340
341 if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
342 priv->uses_rxfcb = 1;
343
344 if (priv->hwts_rx_en)
345 priv->uses_rxfcb = 1;
Claudiu Manoil88302642014-02-24 12:13:43 +0200346}
347
Claudiu Manoila328ac92014-02-24 12:13:42 +0200348static void gfar_mac_rx_config(struct gfar_private *priv)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000349{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000350 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000351 u32 rctrl = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000352
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000353 if (priv->rx_filer_enable) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000354 rctrl |= RCTRL_FILREN;
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000355 /* Program the RIR0 reg with the required distribution */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200356 if (priv->poll_mode == GFAR_SQ_POLLING)
357 gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
358 else /* GFAR_MQ_POLLING */
359 gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000360 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000361
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000362 /* Restore PROMISC mode */
Claudiu Manoila328ac92014-02-24 12:13:42 +0200363 if (priv->ndev->flags & IFF_PROMISC)
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000364 rctrl |= RCTRL_PROM;
365
Claudiu Manoil88302642014-02-24 12:13:43 +0200366 if (priv->ndev->features & NETIF_F_RXCSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000367 rctrl |= RCTRL_CHECKSUMMING;
368
Claudiu Manoil88302642014-02-24 12:13:43 +0200369 if (priv->extended_hash)
370 rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000371
372 if (priv->padding) {
373 rctrl &= ~RCTRL_PAL_MASK;
374 rctrl |= RCTRL_PADDING(priv->padding);
375 }
376
Manfred Rudigier97553f72010-06-11 01:49:05 +0000377 /* Enable HW time stamping if requested from user space */
Claudiu Manoil88302642014-02-24 12:13:43 +0200378 if (priv->hwts_rx_en)
Manfred Rudigier97553f72010-06-11 01:49:05 +0000379 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
380
Claudiu Manoil88302642014-02-24 12:13:43 +0200381 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
Sebastian Pöhnb852b722011-07-26 00:03:13 +0000382 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000383
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200384 /* Clear the LFC bit */
385 gfar_write(&regs->rctrl, rctrl);
386 /* Init flow control threshold values */
387 gfar_init_rqprm(priv);
388 gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
389 rctrl |= RCTRL_LFC;
390
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000391 /* Init rctrl based on our settings */
392 gfar_write(&regs->rctrl, rctrl);
Claudiu Manoila328ac92014-02-24 12:13:42 +0200393}
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000394
Claudiu Manoila328ac92014-02-24 12:13:42 +0200395static void gfar_mac_tx_config(struct gfar_private *priv)
396{
397 struct gfar __iomem *regs = priv->gfargrp[0].regs;
398 u32 tctrl = 0;
399
400 if (priv->ndev->features & NETIF_F_IP_CSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000401 tctrl |= TCTRL_INIT_CSUM;
402
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +0000403 if (priv->prio_sched_en)
404 tctrl |= TCTRL_TXSCHED_PRIO;
405 else {
406 tctrl |= TCTRL_TXSCHED_WRRS;
407 gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
408 gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
409 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000410
Claudiu Manoil88302642014-02-24 12:13:43 +0200411 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
412 tctrl |= TCTRL_VLINS;
413
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000414 gfar_write(&regs->tctrl, tctrl);
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000415}
416
Claudiu Manoilf19015b2014-02-24 12:13:46 +0200417static void gfar_configure_coalescing(struct gfar_private *priv,
418 unsigned long tx_mask, unsigned long rx_mask)
419{
420 struct gfar __iomem *regs = priv->gfargrp[0].regs;
421 u32 __iomem *baddr;
422
423 if (priv->mode == MQ_MG_MODE) {
424 int i = 0;
425
426 baddr = &regs->txic0;
427 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
428 gfar_write(baddr + i, 0);
429 if (likely(priv->tx_queue[i]->txcoalescing))
430 gfar_write(baddr + i, priv->tx_queue[i]->txic);
431 }
432
433 baddr = &regs->rxic0;
434 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
435 gfar_write(baddr + i, 0);
436 if (likely(priv->rx_queue[i]->rxcoalescing))
437 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
438 }
439 } else {
440 /* Backward compatible case -- even if we enable
441 * multiple queues, there's only single reg to program
442 */
443 gfar_write(&regs->txic, 0);
444 if (likely(priv->tx_queue[0]->txcoalescing))
445 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
446
447 gfar_write(&regs->rxic, 0);
448 if (unlikely(priv->rx_queue[0]->rxcoalescing))
449 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
450 }
451}
452
453void gfar_configure_coalescing_all(struct gfar_private *priv)
454{
455 gfar_configure_coalescing(priv, 0xFF, 0xFF);
456}
457
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000458static struct net_device_stats *gfar_get_stats(struct net_device *dev)
459{
460 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000461 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
462 unsigned long tx_packets = 0, tx_bytes = 0;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000463 int i;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000464
465 for (i = 0; i < priv->num_rx_queues; i++) {
466 rx_packets += priv->rx_queue[i]->stats.rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000467 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000468 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
469 }
470
471 dev->stats.rx_packets = rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000472 dev->stats.rx_bytes = rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000473 dev->stats.rx_dropped = rx_dropped;
474
475 for (i = 0; i < priv->num_tx_queues; i++) {
Eric Dumazet1ac9ad12011-01-12 12:13:14 +0000476 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
477 tx_packets += priv->tx_queue[i]->stats.tx_packets;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000478 }
479
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000480 dev->stats.tx_bytes = tx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000481 dev->stats.tx_packets = tx_packets;
482
483 return &dev->stats;
484}
485
Claudiu Manoil3d23a052015-05-06 18:07:30 +0300486static int gfar_set_mac_addr(struct net_device *dev, void *p)
487{
488 eth_mac_addr(dev, p);
489
490 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
491
492 return 0;
493}
494
Andy Fleming26ccfc32009-03-10 12:58:28 +0000495static const struct net_device_ops gfar_netdev_ops = {
496 .ndo_open = gfar_enet_open,
497 .ndo_start_xmit = gfar_start_xmit,
498 .ndo_stop = gfar_close,
499 .ndo_change_mtu = gfar_change_mtu,
Michał Mirosław8b3afe92011-04-15 04:50:50 +0000500 .ndo_set_features = gfar_set_features,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000501 .ndo_set_rx_mode = gfar_set_multi,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000502 .ndo_tx_timeout = gfar_timeout,
503 .ndo_do_ioctl = gfar_ioctl,
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000504 .ndo_get_stats = gfar_get_stats,
Claudiu Manoil3d23a052015-05-06 18:07:30 +0300505 .ndo_set_mac_address = gfar_set_mac_addr,
Ben Hutchings240c1022009-07-09 17:54:35 +0000506 .ndo_validate_addr = eth_validate_addr,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000507#ifdef CONFIG_NET_POLL_CONTROLLER
508 .ndo_poll_controller = gfar_netpoll,
509#endif
510};
511
Claudiu Manoilefeddce2014-02-17 12:53:17 +0200512static void gfar_ints_disable(struct gfar_private *priv)
513{
514 int i;
515 for (i = 0; i < priv->num_grps; i++) {
516 struct gfar __iomem *regs = priv->gfargrp[i].regs;
517 /* Clear IEVENT */
518 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
519
520 /* Initialize IMASK */
521 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
522 }
523}
524
525static void gfar_ints_enable(struct gfar_private *priv)
526{
527 int i;
528 for (i = 0; i < priv->num_grps; i++) {
529 struct gfar __iomem *regs = priv->gfargrp[i].regs;
530 /* Unmask the interrupts we look for */
531 gfar_write(&regs->imask, IMASK_DEFAULT);
532 }
533}
534
Claudiu Manoil20862782014-02-17 12:53:14 +0200535static int gfar_alloc_tx_queues(struct gfar_private *priv)
536{
537 int i;
538
539 for (i = 0; i < priv->num_tx_queues; i++) {
540 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
541 GFP_KERNEL);
542 if (!priv->tx_queue[i])
543 return -ENOMEM;
544
545 priv->tx_queue[i]->tx_skbuff = NULL;
546 priv->tx_queue[i]->qindex = i;
547 priv->tx_queue[i]->dev = priv->ndev;
548 spin_lock_init(&(priv->tx_queue[i]->txlock));
549 }
550 return 0;
551}
552
553static int gfar_alloc_rx_queues(struct gfar_private *priv)
554{
555 int i;
556
557 for (i = 0; i < priv->num_rx_queues; i++) {
558 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
559 GFP_KERNEL);
560 if (!priv->rx_queue[i])
561 return -ENOMEM;
562
Claudiu Manoil20862782014-02-17 12:53:14 +0200563 priv->rx_queue[i]->qindex = i;
Claudiu Manoilf23223f2015-07-13 16:22:05 +0300564 priv->rx_queue[i]->ndev = priv->ndev;
Claudiu Manoil20862782014-02-17 12:53:14 +0200565 }
566 return 0;
567}
568
569static void gfar_free_tx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000570{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000571 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000572
573 for (i = 0; i < priv->num_tx_queues; i++)
574 kfree(priv->tx_queue[i]);
575}
576
Claudiu Manoil20862782014-02-17 12:53:14 +0200577static void gfar_free_rx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000578{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000579 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000580
581 for (i = 0; i < priv->num_rx_queues; i++)
582 kfree(priv->rx_queue[i]);
583}
584
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000585static void unmap_group_regs(struct gfar_private *priv)
586{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000587 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000588
589 for (i = 0; i < MAXGROUPS; i++)
590 if (priv->gfargrp[i].regs)
591 iounmap(priv->gfargrp[i].regs);
592}
593
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000594static void free_gfar_dev(struct gfar_private *priv)
595{
596 int i, j;
597
598 for (i = 0; i < priv->num_grps; i++)
599 for (j = 0; j < GFAR_NUM_IRQS; j++) {
600 kfree(priv->gfargrp[i].irqinfo[j]);
601 priv->gfargrp[i].irqinfo[j] = NULL;
602 }
603
604 free_netdev(priv->ndev);
605}
606
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000607static void disable_napi(struct gfar_private *priv)
608{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000609 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000610
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200611 for (i = 0; i < priv->num_grps; i++) {
612 napi_disable(&priv->gfargrp[i].napi_rx);
613 napi_disable(&priv->gfargrp[i].napi_tx);
614 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000615}
616
617static void enable_napi(struct gfar_private *priv)
618{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000619 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000620
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200621 for (i = 0; i < priv->num_grps; i++) {
622 napi_enable(&priv->gfargrp[i].napi_rx);
623 napi_enable(&priv->gfargrp[i].napi_tx);
624 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000625}
626
627static int gfar_parse_group(struct device_node *np,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000628 struct gfar_private *priv, const char *model)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000629{
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000630 struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000631 int i;
632
Paul Gortmaker7c1e7e92013-02-04 09:49:42 +0000633 for (i = 0; i < GFAR_NUM_IRQS; i++) {
634 grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
635 GFP_KERNEL);
636 if (!grp->irqinfo[i])
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000637 return -ENOMEM;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000638 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000639
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000640 grp->regs = of_iomap(np, 0);
641 if (!grp->regs)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000642 return -ENOMEM;
643
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000644 gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000645
646 /* If we aren't the FEC we have multiple interrupts */
647 if (model && strcasecmp(model, "FEC")) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000648 gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
649 gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
650 if (gfar_irq(grp, TX)->irq == NO_IRQ ||
651 gfar_irq(grp, RX)->irq == NO_IRQ ||
652 gfar_irq(grp, ER)->irq == NO_IRQ)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000653 return -EINVAL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000654 }
655
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000656 grp->priv = priv;
657 spin_lock_init(&grp->grplock);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000658 if (priv->mode == MQ_MG_MODE) {
Jingchang Lu55917642015-03-13 10:52:32 +0200659 u32 rxq_mask, txq_mask;
660 int ret;
661
662 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
663 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
664
665 ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
666 if (!ret) {
667 grp->rx_bit_map = rxq_mask ?
668 rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
669 }
670
671 ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
672 if (!ret) {
673 grp->tx_bit_map = txq_mask ?
674 txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
675 }
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200676
677 if (priv->poll_mode == GFAR_SQ_POLLING) {
678 /* One Q per interrupt group: Q0 to G0, Q1 to G1 */
679 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
680 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200681 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000682 } else {
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000683 grp->rx_bit_map = 0xFF;
684 grp->tx_bit_map = 0xFF;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000685 }
Claudiu Manoil20862782014-02-17 12:53:14 +0200686
687 /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
688 * right to left, so we need to revert the 8 bits to get the q index
689 */
690 grp->rx_bit_map = bitrev8(grp->rx_bit_map);
691 grp->tx_bit_map = bitrev8(grp->tx_bit_map);
692
693 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
694 * also assign queues to groups
695 */
696 for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200697 if (!grp->rx_queue)
698 grp->rx_queue = priv->rx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200699 grp->num_rx_queues++;
700 grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
701 priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
702 priv->rx_queue[i]->grp = grp;
703 }
704
705 for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200706 if (!grp->tx_queue)
707 grp->tx_queue = priv->tx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200708 grp->num_tx_queues++;
709 grp->tstat |= (TSTAT_CLEAR_THALT >> i);
710 priv->tqueue |= (TQUEUE_EN0 >> i);
711 priv->tx_queue[i]->grp = grp;
712 }
713
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000714 priv->num_grps++;
715
716 return 0;
717}
718
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100719static int gfar_of_group_count(struct device_node *np)
720{
721 struct device_node *child;
722 int num = 0;
723
724 for_each_available_child_of_node(np, child)
725 if (!of_node_cmp(child->name, "queue-group"))
726 num++;
727
728 return num;
729}
730
Grant Likely2dc11582010-08-06 09:25:50 -0600731static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800732{
Andy Flemingb31a1d82008-12-16 15:29:15 -0800733 const char *model;
734 const char *ctype;
735 const void *mac_addr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000736 int err = 0, i;
737 struct net_device *dev = NULL;
738 struct gfar_private *priv = NULL;
Grant Likely61c7a082010-04-13 16:12:29 -0700739 struct device_node *np = ofdev->dev.of_node;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000740 struct device_node *child = NULL;
Jingchang Lu55917642015-03-13 10:52:32 +0200741 struct property *stash;
742 u32 stash_len = 0;
743 u32 stash_idx = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000744 unsigned int num_tx_qs, num_rx_qs;
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200745 unsigned short mode, poll_mode;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800746
Kevin Hao4b222ca2015-01-28 20:06:48 +0800747 if (!np)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800748 return -ENODEV;
749
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200750 if (of_device_is_compatible(np, "fsl,etsec2")) {
751 mode = MQ_MG_MODE;
752 poll_mode = GFAR_SQ_POLLING;
753 } else {
754 mode = SQ_SG_MODE;
755 poll_mode = GFAR_SQ_POLLING;
756 }
757
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200758 if (mode == SQ_SG_MODE) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200759 num_tx_qs = 1;
760 num_rx_qs = 1;
761 } else { /* MQ_MG_MODE */
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200762 /* get the actual number of supported groups */
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100763 unsigned int num_grps = gfar_of_group_count(np);
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200764
765 if (num_grps == 0 || num_grps > MAXGROUPS) {
766 dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
767 num_grps);
768 pr_err("Cannot do alloc_etherdev, aborting\n");
769 return -EINVAL;
770 }
771
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200772 if (poll_mode == GFAR_SQ_POLLING) {
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200773 num_tx_qs = num_grps; /* one txq per int group */
774 num_rx_qs = num_grps; /* one rxq per int group */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200775 } else { /* GFAR_MQ_POLLING */
Jingchang Lu55917642015-03-13 10:52:32 +0200776 u32 tx_queues, rx_queues;
777 int ret;
778
779 /* parse the num of HW tx and rx queues */
780 ret = of_property_read_u32(np, "fsl,num_tx_queues",
781 &tx_queues);
782 num_tx_qs = ret ? 1 : tx_queues;
783
784 ret = of_property_read_u32(np, "fsl,num_rx_queues",
785 &rx_queues);
786 num_rx_qs = ret ? 1 : rx_queues;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200787 }
788 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000789
790 if (num_tx_qs > MAX_TX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000791 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
792 num_tx_qs, MAX_TX_QS);
793 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000794 return -EINVAL;
795 }
796
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000797 if (num_rx_qs > MAX_RX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000798 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
799 num_rx_qs, MAX_RX_QS);
800 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000801 return -EINVAL;
802 }
803
804 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
805 dev = *pdev;
806 if (NULL == dev)
807 return -ENOMEM;
808
809 priv = netdev_priv(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000810 priv->ndev = dev;
811
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200812 priv->mode = mode;
813 priv->poll_mode = poll_mode;
814
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000815 priv->num_tx_queues = num_tx_qs;
Ben Hutchingsfe069122010-09-27 08:27:37 +0000816 netif_set_real_num_rx_queues(dev, num_rx_qs);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000817 priv->num_rx_queues = num_rx_qs;
Claudiu Manoil20862782014-02-17 12:53:14 +0200818
819 err = gfar_alloc_tx_queues(priv);
820 if (err)
821 goto tx_alloc_failed;
822
823 err = gfar_alloc_rx_queues(priv);
824 if (err)
825 goto rx_alloc_failed;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800826
Jingchang Lu55917642015-03-13 10:52:32 +0200827 err = of_property_read_string(np, "model", &model);
828 if (err) {
829 pr_err("Device model property missing, aborting\n");
830 goto rx_alloc_failed;
831 }
832
Jan Ceuleers0977f812012-06-05 03:42:12 +0000833 /* Init Rx queue filer rule set linked list */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -0700834 INIT_LIST_HEAD(&priv->rx_list.list);
835 priv->rx_list.count = 0;
836 mutex_init(&priv->rx_queue_access);
837
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000838 for (i = 0; i < MAXGROUPS; i++)
839 priv->gfargrp[i].regs = NULL;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800840
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000841 /* Parse and initialize group specific information */
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200842 if (priv->mode == MQ_MG_MODE) {
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100843 for_each_available_child_of_node(np, child) {
844 if (of_node_cmp(child->name, "queue-group"))
845 continue;
846
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000847 err = gfar_parse_group(child, priv, model);
848 if (err)
849 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800850 }
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200851 } else { /* SQ_SG_MODE */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000852 err = gfar_parse_group(np, priv, model);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000853 if (err)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000854 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800855 }
856
Jingchang Lu55917642015-03-13 10:52:32 +0200857 stash = of_find_property(np, "bd-stash", NULL);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800858
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000859 if (stash) {
Andy Fleming4d7902f2009-02-04 16:43:44 -0800860 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
861 priv->bd_stash_en = 1;
862 }
863
Jingchang Lu55917642015-03-13 10:52:32 +0200864 err = of_property_read_u32(np, "rx-stash-len", &stash_len);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800865
Jingchang Lu55917642015-03-13 10:52:32 +0200866 if (err == 0)
867 priv->rx_stash_size = stash_len;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800868
Jingchang Lu55917642015-03-13 10:52:32 +0200869 err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800870
Jingchang Lu55917642015-03-13 10:52:32 +0200871 if (err == 0)
872 priv->rx_stash_index = stash_idx;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800873
874 if (stash_len || stash_idx)
875 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
876
Andy Flemingb31a1d82008-12-16 15:29:15 -0800877 mac_addr = of_get_mac_address(np);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000878
Andy Flemingb31a1d82008-12-16 15:29:15 -0800879 if (mac_addr)
Joe Perches6a3c9102011-11-16 09:38:02 +0000880 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800881
882 if (model && !strcasecmp(model, "TSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200883 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000884 FSL_GIANFAR_DEV_HAS_COALESCE |
885 FSL_GIANFAR_DEV_HAS_RMON |
886 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
887
Andy Flemingb31a1d82008-12-16 15:29:15 -0800888 if (model && !strcasecmp(model, "eTSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200889 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000890 FSL_GIANFAR_DEV_HAS_COALESCE |
891 FSL_GIANFAR_DEV_HAS_RMON |
892 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000893 FSL_GIANFAR_DEV_HAS_CSUM |
894 FSL_GIANFAR_DEV_HAS_VLAN |
895 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
896 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
897 FSL_GIANFAR_DEV_HAS_TIMER;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800898
Jingchang Lu55917642015-03-13 10:52:32 +0200899 err = of_property_read_string(np, "phy-connection-type", &ctype);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800900
901 /* We only care about rgmii-id. The rest are autodetected */
Jingchang Lu55917642015-03-13 10:52:32 +0200902 if (err == 0 && !strcmp(ctype, "rgmii-id"))
Andy Flemingb31a1d82008-12-16 15:29:15 -0800903 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
904 else
905 priv->interface = PHY_INTERFACE_MODE_MII;
906
Jingchang Lu55917642015-03-13 10:52:32 +0200907 if (of_find_property(np, "fsl,magic-packet", NULL))
Andy Flemingb31a1d82008-12-16 15:29:15 -0800908 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
909
Grant Likelyfe192a42009-04-25 12:53:12 +0000910 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800911
Florian Fainellibe403642014-05-22 09:47:48 -0700912 /* In the case of a fixed PHY, the DT node associated
913 * to the PHY is the Ethernet MAC DT node.
914 */
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200915 if (!priv->phy_node && of_phy_is_fixed_link(np)) {
Florian Fainellibe403642014-05-22 09:47:48 -0700916 err = of_phy_register_fixed_link(np);
917 if (err)
918 goto err_grp_init;
919
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200920 priv->phy_node = of_node_get(np);
Florian Fainellibe403642014-05-22 09:47:48 -0700921 }
922
Andy Flemingb31a1d82008-12-16 15:29:15 -0800923 /* Find the TBI PHY. If it's not there, we don't support SGMII */
Grant Likelyfe192a42009-04-25 12:53:12 +0000924 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800925
926 return 0;
927
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000928err_grp_init:
929 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +0200930rx_alloc_failed:
931 gfar_free_rx_queues(priv);
932tx_alloc_failed:
933 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000934 free_gfar_dev(priv);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800935 return err;
936}
937
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000938static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000939{
940 struct hwtstamp_config config;
941 struct gfar_private *priv = netdev_priv(netdev);
942
943 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
944 return -EFAULT;
945
946 /* reserved for future extensions */
947 if (config.flags)
948 return -EINVAL;
949
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000950 switch (config.tx_type) {
951 case HWTSTAMP_TX_OFF:
952 priv->hwts_tx_en = 0;
953 break;
954 case HWTSTAMP_TX_ON:
955 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
956 return -ERANGE;
957 priv->hwts_tx_en = 1;
958 break;
959 default:
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000960 return -ERANGE;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000961 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000962
963 switch (config.rx_filter) {
964 case HWTSTAMP_FILTER_NONE:
Manfred Rudigier97553f72010-06-11 01:49:05 +0000965 if (priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000966 priv->hwts_rx_en = 0;
Claudiu Manoil08511332014-02-24 12:13:45 +0200967 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +0000968 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000969 break;
970 default:
971 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
972 return -ERANGE;
Manfred Rudigier97553f72010-06-11 01:49:05 +0000973 if (!priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000974 priv->hwts_rx_en = 1;
Claudiu Manoil08511332014-02-24 12:13:45 +0200975 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +0000976 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000977 config.rx_filter = HWTSTAMP_FILTER_ALL;
978 break;
979 }
980
981 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
982 -EFAULT : 0;
983}
984
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000985static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
986{
987 struct hwtstamp_config config;
988 struct gfar_private *priv = netdev_priv(netdev);
989
990 config.flags = 0;
991 config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
992 config.rx_filter = (priv->hwts_rx_en ?
993 HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
994
995 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
996 -EFAULT : 0;
997}
998
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000999static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1000{
1001 struct gfar_private *priv = netdev_priv(dev);
1002
1003 if (!netif_running(dev))
1004 return -EINVAL;
1005
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001006 if (cmd == SIOCSHWTSTAMP)
Ben Hutchingsca0c88c2013-11-18 23:05:27 +00001007 return gfar_hwtstamp_set(dev, rq);
1008 if (cmd == SIOCGHWTSTAMP)
1009 return gfar_hwtstamp_get(dev, rq);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001010
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001011 if (!priv->phydev)
1012 return -ENODEV;
1013
Richard Cochran28b04112010-07-17 08:48:55 +00001014 return phy_mii_ioctl(priv->phydev, rq, cmd);
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001015}
1016
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001017static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1018 u32 class)
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001019{
1020 u32 rqfpr = FPR_FILER_MASK;
1021 u32 rqfcr = 0x0;
1022
1023 rqfar--;
1024 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001025 priv->ftp_rqfpr[rqfar] = rqfpr;
1026 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001027 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1028
1029 rqfar--;
1030 rqfcr = RQFCR_CMP_NOMATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001031 priv->ftp_rqfpr[rqfar] = rqfpr;
1032 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001033 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1034
1035 rqfar--;
1036 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1037 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001038 priv->ftp_rqfcr[rqfar] = rqfcr;
1039 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001040 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1041
1042 rqfar--;
1043 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1044 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001045 priv->ftp_rqfcr[rqfar] = rqfcr;
1046 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001047 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1048
1049 return rqfar;
1050}
1051
1052static void gfar_init_filer_table(struct gfar_private *priv)
1053{
1054 int i = 0x0;
1055 u32 rqfar = MAX_FILER_IDX;
1056 u32 rqfcr = 0x0;
1057 u32 rqfpr = FPR_FILER_MASK;
1058
1059 /* Default rule */
1060 rqfcr = RQFCR_CMP_MATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001061 priv->ftp_rqfcr[rqfar] = rqfcr;
1062 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001063 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1064
1065 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1066 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1067 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1068 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1069 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1070 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1071
Uwe Kleine-König85dd08e2010-06-11 12:16:55 +02001072 /* cur_filer_idx indicated the first non-masked rule */
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001073 priv->cur_filer_idx = rqfar;
1074
1075 /* Rest are masked rules */
1076 rqfcr = RQFCR_CMP_NOMATCH;
1077 for (i = 0; i < rqfar; i++) {
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001078 priv->ftp_rqfcr[i] = rqfcr;
1079 priv->ftp_rqfpr[i] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001080 gfar_write_filer(priv, i, rqfcr, rqfpr);
1081 }
1082}
1083
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001084#ifdef CONFIG_PPC
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001085static void __gfar_detect_errata_83xx(struct gfar_private *priv)
Anton Vorontsov7d350972010-06-30 06:39:12 +00001086{
Anton Vorontsov7d350972010-06-30 06:39:12 +00001087 unsigned int pvr = mfspr(SPRN_PVR);
1088 unsigned int svr = mfspr(SPRN_SVR);
1089 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1090 unsigned int rev = svr & 0xffff;
1091
1092 /* MPC8313 Rev 2.0 and higher; All MPC837x */
1093 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001094 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001095 priv->errata |= GFAR_ERRATA_74;
1096
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001097 /* MPC8313 and MPC837x all rev */
1098 if ((pvr == 0x80850010 && mod == 0x80b0) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001099 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001100 priv->errata |= GFAR_ERRATA_76;
1101
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001102 /* MPC8313 Rev < 2.0 */
1103 if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
Alex Dubov4363c2f2011-03-16 17:57:13 +00001104 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001105}
1106
1107static void __gfar_detect_errata_85xx(struct gfar_private *priv)
1108{
1109 unsigned int svr = mfspr(SPRN_SVR);
1110
1111 if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1112 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil53fad772013-10-09 20:20:42 +03001113 if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
1114 ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
1115 priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001116}
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001117#endif
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001118
1119static void gfar_detect_errata(struct gfar_private *priv)
1120{
1121 struct device *dev = &priv->ofdev->dev;
1122
1123 /* no plans to fix */
1124 priv->errata |= GFAR_ERRATA_A002;
1125
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001126#ifdef CONFIG_PPC
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001127 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
1128 __gfar_detect_errata_85xx(priv);
1129 else /* non-mpc85xx parts, i.e. e300 core based */
1130 __gfar_detect_errata_83xx(priv);
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001131#endif
Alex Dubov4363c2f2011-03-16 17:57:13 +00001132
Anton Vorontsov7d350972010-06-30 06:39:12 +00001133 if (priv->errata)
1134 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1135 priv->errata);
1136}
1137
Claudiu Manoil08511332014-02-24 12:13:45 +02001138void gfar_mac_reset(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139{
Claudiu Manoil20862782014-02-17 12:53:14 +02001140 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Claudiu Manoila328ac92014-02-24 12:13:42 +02001141 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
1143 /* Reset MAC layer */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001144 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Andy Flemingb98ac702009-02-04 16:38:05 -08001146 /* We need to delay at least 3 TX clocks */
Claudiu Manoila328ac92014-02-24 12:13:42 +02001147 udelay(3);
Andy Flemingb98ac702009-02-04 16:38:05 -08001148
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001149 /* the soft reset bit is not self-resetting, so we need to
1150 * clear it before resuming normal operation
1151 */
Claudiu Manoil20862782014-02-17 12:53:14 +02001152 gfar_write(&regs->maccfg1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Claudiu Manoila328ac92014-02-24 12:13:42 +02001154 udelay(3);
1155
Claudiu Manoil75354142015-07-13 16:22:06 +03001156 gfar_rx_offload_en(priv);
Claudiu Manoil88302642014-02-24 12:13:43 +02001157
1158 /* Initialize the max receive frame/buffer lengths */
Claudiu Manoil75354142015-07-13 16:22:06 +03001159 gfar_write(&regs->maxfrm, GFAR_JUMBO_FRAME_SIZE);
1160 gfar_write(&regs->mrblr, GFAR_RXB_SIZE);
Claudiu Manoila328ac92014-02-24 12:13:42 +02001161
1162 /* Initialize the Minimum Frame Length Register */
1163 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1164
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 /* Initialize MACCFG2. */
Anton Vorontsov7d350972010-06-30 06:39:12 +00001166 tempval = MACCFG2_INIT_SETTINGS;
Claudiu Manoil88302642014-02-24 12:13:43 +02001167
Claudiu Manoil75354142015-07-13 16:22:06 +03001168 /* eTSEC74 erratum: Rx frames of length MAXFRM or MAXFRM-1
1169 * are marked as truncated. Avoid this by MACCFG2[Huge Frame]=1,
1170 * and by checking RxBD[LG] and discarding larger than MAXFRM.
Claudiu Manoil88302642014-02-24 12:13:43 +02001171 */
Claudiu Manoil75354142015-07-13 16:22:06 +03001172 if (gfar_has_errata(priv, GFAR_ERRATA_74))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001173 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
Claudiu Manoil88302642014-02-24 12:13:43 +02001174
Anton Vorontsov7d350972010-06-30 06:39:12 +00001175 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Claudiu Manoila328ac92014-02-24 12:13:42 +02001177 /* Clear mac addr hash registers */
1178 gfar_write(&regs->igaddr0, 0);
1179 gfar_write(&regs->igaddr1, 0);
1180 gfar_write(&regs->igaddr2, 0);
1181 gfar_write(&regs->igaddr3, 0);
1182 gfar_write(&regs->igaddr4, 0);
1183 gfar_write(&regs->igaddr5, 0);
1184 gfar_write(&regs->igaddr6, 0);
1185 gfar_write(&regs->igaddr7, 0);
1186
1187 gfar_write(&regs->gaddr0, 0);
1188 gfar_write(&regs->gaddr1, 0);
1189 gfar_write(&regs->gaddr2, 0);
1190 gfar_write(&regs->gaddr3, 0);
1191 gfar_write(&regs->gaddr4, 0);
1192 gfar_write(&regs->gaddr5, 0);
1193 gfar_write(&regs->gaddr6, 0);
1194 gfar_write(&regs->gaddr7, 0);
1195
1196 if (priv->extended_hash)
1197 gfar_clear_exact_match(priv->ndev);
1198
1199 gfar_mac_rx_config(priv);
1200
1201 gfar_mac_tx_config(priv);
1202
1203 gfar_set_mac_address(priv->ndev);
1204
1205 gfar_set_multi(priv->ndev);
1206
1207 /* clear ievent and imask before configuring coalescing */
1208 gfar_ints_disable(priv);
1209
1210 /* Configure the coalescing support */
1211 gfar_configure_coalescing_all(priv);
1212}
1213
1214static void gfar_hw_init(struct gfar_private *priv)
1215{
1216 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1217 u32 attrs;
1218
1219 /* Stop the DMA engine now, in case it was running before
1220 * (The firmware could have used it, and left it running).
1221 */
1222 gfar_halt(priv);
1223
1224 gfar_mac_reset(priv);
1225
1226 /* Zero out the rmon mib registers if it has them */
1227 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1228 memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1229
1230 /* Mask off the CAM interrupts */
1231 gfar_write(&regs->rmon.cam1, 0xffffffff);
1232 gfar_write(&regs->rmon.cam2, 0xffffffff);
1233 }
1234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 /* Initialize ECNTRL */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001236 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Claudiu Manoil34018fd2014-02-17 12:53:15 +02001238 /* Set the extraction length and index */
1239 attrs = ATTRELI_EL(priv->rx_stash_size) |
1240 ATTRELI_EI(priv->rx_stash_index);
1241
1242 gfar_write(&regs->attreli, attrs);
1243
1244 /* Start with defaults, and add stashing
1245 * depending on driver parameters
1246 */
1247 attrs = ATTR_INIT_SETTINGS;
1248
1249 if (priv->bd_stash_en)
1250 attrs |= ATTR_BDSTASH;
1251
1252 if (priv->rx_stash_size != 0)
1253 attrs |= ATTR_BUFSTASH;
1254
1255 gfar_write(&regs->attr, attrs);
1256
1257 /* FIFO configs */
1258 gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
1259 gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
1260 gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
1261
Claudiu Manoil20862782014-02-17 12:53:14 +02001262 /* Program the interrupt steering regs, only for MG devices */
1263 if (priv->num_grps > 1)
1264 gfar_write_isrg(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001265}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
Xiubo Li898157e2014-06-04 16:49:16 +08001267static void gfar_init_addr_hash_table(struct gfar_private *priv)
Claudiu Manoil20862782014-02-17 12:53:14 +02001268{
1269 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001270
Andy Flemingb31a1d82008-12-16 15:29:15 -08001271 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001272 priv->extended_hash = 1;
1273 priv->hash_width = 9;
1274
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001275 priv->hash_regs[0] = &regs->igaddr0;
1276 priv->hash_regs[1] = &regs->igaddr1;
1277 priv->hash_regs[2] = &regs->igaddr2;
1278 priv->hash_regs[3] = &regs->igaddr3;
1279 priv->hash_regs[4] = &regs->igaddr4;
1280 priv->hash_regs[5] = &regs->igaddr5;
1281 priv->hash_regs[6] = &regs->igaddr6;
1282 priv->hash_regs[7] = &regs->igaddr7;
1283 priv->hash_regs[8] = &regs->gaddr0;
1284 priv->hash_regs[9] = &regs->gaddr1;
1285 priv->hash_regs[10] = &regs->gaddr2;
1286 priv->hash_regs[11] = &regs->gaddr3;
1287 priv->hash_regs[12] = &regs->gaddr4;
1288 priv->hash_regs[13] = &regs->gaddr5;
1289 priv->hash_regs[14] = &regs->gaddr6;
1290 priv->hash_regs[15] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001291
1292 } else {
1293 priv->extended_hash = 0;
1294 priv->hash_width = 8;
1295
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001296 priv->hash_regs[0] = &regs->gaddr0;
1297 priv->hash_regs[1] = &regs->gaddr1;
1298 priv->hash_regs[2] = &regs->gaddr2;
1299 priv->hash_regs[3] = &regs->gaddr3;
1300 priv->hash_regs[4] = &regs->gaddr4;
1301 priv->hash_regs[5] = &regs->gaddr5;
1302 priv->hash_regs[6] = &regs->gaddr6;
1303 priv->hash_regs[7] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001304 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001305}
1306
1307/* Set up the ethernet device structure, private data,
1308 * and anything else we need before we start
1309 */
1310static int gfar_probe(struct platform_device *ofdev)
1311{
1312 struct net_device *dev = NULL;
1313 struct gfar_private *priv = NULL;
1314 int err = 0, i;
1315
1316 err = gfar_of_init(ofdev, &dev);
1317
1318 if (err)
1319 return err;
1320
1321 priv = netdev_priv(dev);
1322 priv->ndev = dev;
1323 priv->ofdev = ofdev;
1324 priv->dev = &ofdev->dev;
1325 SET_NETDEV_DEV(dev, &ofdev->dev);
1326
Claudiu Manoil20862782014-02-17 12:53:14 +02001327 INIT_WORK(&priv->reset_task, gfar_reset_task);
1328
1329 platform_set_drvdata(ofdev, priv);
1330
1331 gfar_detect_errata(priv);
1332
Claudiu Manoil20862782014-02-17 12:53:14 +02001333 /* Set the dev->base_addr to the gfar reg region */
1334 dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
1335
1336 /* Fill in the dev structure */
1337 dev->watchdog_timeo = TX_TIMEOUT;
1338 dev->mtu = 1500;
1339 dev->netdev_ops = &gfar_netdev_ops;
1340 dev->ethtool_ops = &gfar_ethtool_ops;
1341
1342 /* Register for napi ...We are registering NAPI for each grp */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02001343 for (i = 0; i < priv->num_grps; i++) {
1344 if (priv->poll_mode == GFAR_SQ_POLLING) {
1345 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1346 gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
1347 netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1348 gfar_poll_tx_sq, 2);
1349 } else {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02001350 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1351 gfar_poll_rx, GFAR_DEV_WEIGHT);
1352 netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1353 gfar_poll_tx, 2);
1354 }
1355 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001356
1357 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1358 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1359 NETIF_F_RXCSUM;
1360 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1361 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1362 }
1363
1364 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1365 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
1366 NETIF_F_HW_VLAN_CTAG_RX;
1367 dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
1368 }
1369
Claudiu Manoil3d23a052015-05-06 18:07:30 +03001370 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
1371
Claudiu Manoil20862782014-02-17 12:53:14 +02001372 gfar_init_addr_hash_table(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001373
Claudiu Manoil532c37b2014-02-17 12:53:16 +02001374 /* Insert receive time stamps into padding alignment bytes */
1375 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1376 priv->padding = 8;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001377
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001378 if (dev->features & NETIF_F_IP_CSUM ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001379 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
Wu Jiajun-B06378bee9e582012-05-21 23:00:48 +00001380 dev->needed_headroom = GMAC_FCB_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001382 /* Initializing some of the rx/tx queue level parameters */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001383 for (i = 0; i < priv->num_tx_queues; i++) {
1384 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1385 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1386 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1387 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1388 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001389
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001390 for (i = 0; i < priv->num_rx_queues; i++) {
1391 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1392 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1393 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
Jan Ceuleers0977f812012-06-05 03:42:12 +00001396 /* always enable rx filer */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -07001397 priv->rx_filer_enable = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001398 /* Enable most messages by default */
1399 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +00001400 /* use pritority h/w tx queue scheduling for single queue devices */
1401 if (priv->num_tx_queues == 1)
1402 priv->prio_sched_en = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001403
Claudiu Manoil08511332014-02-24 12:13:45 +02001404 set_bit(GFAR_DOWN, &priv->state);
1405
Claudiu Manoila328ac92014-02-24 12:13:42 +02001406 gfar_hw_init(priv);
Trent Piephod3eab822008-10-02 11:12:24 +00001407
Fabio Estevamd4c642e2014-06-03 19:55:38 -03001408 /* Carrier starts down, phylib will bring it up */
1409 netif_carrier_off(dev);
1410
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 err = register_netdev(dev);
1412
1413 if (err) {
Joe Perches59deab22011-06-14 08:57:47 +00001414 pr_err("%s: Cannot register net device, aborting\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 goto register_fail;
1416 }
1417
Claudiu Manoilb0734b62015-07-31 18:38:33 +03001418 device_set_wakeup_capable(&dev->dev, priv->device_flags &
1419 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001420
Dai Harukic50a5d92008-12-17 16:51:32 -08001421 /* fill out IRQ number and name fields */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001422 for (i = 0; i < priv->num_grps; i++) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001423 struct gfar_priv_grp *grp = &priv->gfargrp[i];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001424 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001425 sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001426 dev->name, "_g", '0' + i, "_tx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001427 sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001428 dev->name, "_g", '0' + i, "_rx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001429 sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001430 dev->name, "_g", '0' + i, "_er");
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001431 } else
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001432 strcpy(gfar_irq(grp, TX)->name, dev->name);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001433 }
Dai Harukic50a5d92008-12-17 16:51:32 -08001434
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001435 /* Initialize the filer table */
1436 gfar_init_filer_table(priv);
1437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 /* Print out the device info */
Joe Perches59deab22011-06-14 08:57:47 +00001439 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Jan Ceuleers0977f812012-06-05 03:42:12 +00001441 /* Even more device info helps when determining which kernel
1442 * provided which set of benchmarks.
1443 */
Joe Perches59deab22011-06-14 08:57:47 +00001444 netdev_info(dev, "Running with NAPI enabled\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001445 for (i = 0; i < priv->num_rx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001446 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1447 i, priv->rx_queue[i]->rx_ring_size);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001448 for (i = 0; i < priv->num_tx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001449 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1450 i, priv->tx_queue[i]->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
1452 return 0;
1453
1454register_fail:
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001455 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001456 gfar_free_rx_queues(priv);
1457 gfar_free_tx_queues(priv);
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001458 of_node_put(priv->phy_node);
1459 of_node_put(priv->tbi_node);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001460 free_gfar_dev(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001461 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462}
1463
Grant Likely2dc11582010-08-06 09:25:50 -06001464static int gfar_remove(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001466 struct gfar_private *priv = platform_get_drvdata(ofdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001468 of_node_put(priv->phy_node);
1469 of_node_put(priv->tbi_node);
Grant Likelyfe192a42009-04-25 12:53:12 +00001470
David S. Millerd9d8e042009-09-06 01:41:02 -07001471 unregister_netdev(priv->ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001472 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001473 gfar_free_rx_queues(priv);
1474 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001475 free_gfar_dev(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
1477 return 0;
1478}
1479
Scott Woodd87eb122008-07-11 18:04:45 -05001480#ifdef CONFIG_PM
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001481
1482static int gfar_suspend(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001483{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001484 struct gfar_private *priv = dev_get_drvdata(dev);
1485 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001486 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001487 u32 tempval;
Scott Woodd87eb122008-07-11 18:04:45 -05001488 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001489 (priv->device_flags &
1490 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001491
Claudiu Manoil614b4242015-07-31 18:38:32 +03001492 if (!netif_running(ndev))
1493 return 0;
1494
1495 disable_napi(priv);
1496 netif_tx_lock(ndev);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001497 netif_device_detach(ndev);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001498 netif_tx_unlock(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001499
Claudiu Manoil614b4242015-07-31 18:38:32 +03001500 gfar_halt(priv);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001501
Claudiu Manoil614b4242015-07-31 18:38:32 +03001502 if (magic_packet) {
1503 /* Enable interrupt on Magic Packet */
1504 gfar_write(&regs->imask, IMASK_MAG);
Scott Woodd87eb122008-07-11 18:04:45 -05001505
Claudiu Manoil614b4242015-07-31 18:38:32 +03001506 /* Enable Magic Packet mode */
1507 tempval = gfar_read(&regs->maccfg2);
1508 tempval |= MACCFG2_MPEN;
1509 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001510
Claudiu Manoil614b4242015-07-31 18:38:32 +03001511 /* re-enable the Rx block */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001512 tempval = gfar_read(&regs->maccfg1);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001513 tempval |= MACCFG1_RX_EN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001514 gfar_write(&regs->maccfg1, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001515
Claudiu Manoil614b4242015-07-31 18:38:32 +03001516 } else {
1517 phy_stop(priv->phydev);
Scott Woodd87eb122008-07-11 18:04:45 -05001518 }
1519
1520 return 0;
1521}
1522
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001523static int gfar_resume(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001524{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001525 struct gfar_private *priv = dev_get_drvdata(dev);
1526 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001527 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001528 u32 tempval;
1529 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001530 (priv->device_flags &
1531 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001532
Claudiu Manoil614b4242015-07-31 18:38:32 +03001533 if (!netif_running(ndev))
Scott Woodd87eb122008-07-11 18:04:45 -05001534 return 0;
Scott Woodd87eb122008-07-11 18:04:45 -05001535
Claudiu Manoil614b4242015-07-31 18:38:32 +03001536 if (magic_packet) {
1537 /* Disable Magic Packet mode */
1538 tempval = gfar_read(&regs->maccfg2);
1539 tempval &= ~MACCFG2_MPEN;
1540 gfar_write(&regs->maccfg2, tempval);
1541 } else {
Scott Woodd87eb122008-07-11 18:04:45 -05001542 phy_start(priv->phydev);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001543 }
Scott Woodd87eb122008-07-11 18:04:45 -05001544
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001545 gfar_start(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001546
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001547 netif_device_attach(ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001548 enable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001549
1550 return 0;
1551}
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001552
1553static int gfar_restore(struct device *dev)
1554{
1555 struct gfar_private *priv = dev_get_drvdata(dev);
1556 struct net_device *ndev = priv->ndev;
1557
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001558 if (!netif_running(ndev)) {
1559 netif_device_attach(ndev);
1560
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001561 return 0;
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001562 }
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001563
Claudiu Manoil76f31e82015-07-13 16:22:03 +03001564 gfar_init_bds(ndev);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001565
Claudiu Manoila328ac92014-02-24 12:13:42 +02001566 gfar_mac_reset(priv);
1567
1568 gfar_init_tx_rx_base(priv);
1569
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001570 gfar_start(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001571
1572 priv->oldlink = 0;
1573 priv->oldspeed = 0;
1574 priv->oldduplex = -1;
1575
1576 if (priv->phydev)
1577 phy_start(priv->phydev);
1578
1579 netif_device_attach(ndev);
Anton Vorontsov5ea681d2009-11-10 14:11:05 +00001580 enable_napi(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001581
1582 return 0;
1583}
1584
1585static struct dev_pm_ops gfar_pm_ops = {
1586 .suspend = gfar_suspend,
1587 .resume = gfar_resume,
1588 .freeze = gfar_suspend,
1589 .thaw = gfar_resume,
1590 .restore = gfar_restore,
1591};
1592
1593#define GFAR_PM_OPS (&gfar_pm_ops)
1594
Scott Woodd87eb122008-07-11 18:04:45 -05001595#else
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001596
1597#define GFAR_PM_OPS NULL
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001598
Scott Woodd87eb122008-07-11 18:04:45 -05001599#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001601/* Reads the controller's registers to determine what interface
1602 * connects it to the PHY.
1603 */
1604static phy_interface_t gfar_get_interface(struct net_device *dev)
1605{
1606 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001607 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001608 u32 ecntrl;
1609
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001610 ecntrl = gfar_read(&regs->ecntrl);
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001611
1612 if (ecntrl & ECNTRL_SGMII_MODE)
1613 return PHY_INTERFACE_MODE_SGMII;
1614
1615 if (ecntrl & ECNTRL_TBI_MODE) {
1616 if (ecntrl & ECNTRL_REDUCED_MODE)
1617 return PHY_INTERFACE_MODE_RTBI;
1618 else
1619 return PHY_INTERFACE_MODE_TBI;
1620 }
1621
1622 if (ecntrl & ECNTRL_REDUCED_MODE) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001623 if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001624 return PHY_INTERFACE_MODE_RMII;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001625 }
Andy Fleming7132ab72007-07-11 11:43:07 -05001626 else {
Andy Flemingb31a1d82008-12-16 15:29:15 -08001627 phy_interface_t interface = priv->interface;
Andy Fleming7132ab72007-07-11 11:43:07 -05001628
Jan Ceuleers0977f812012-06-05 03:42:12 +00001629 /* This isn't autodetected right now, so it must
Andy Fleming7132ab72007-07-11 11:43:07 -05001630 * be set by the device tree or platform code.
1631 */
1632 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1633 return PHY_INTERFACE_MODE_RGMII_ID;
1634
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001635 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming7132ab72007-07-11 11:43:07 -05001636 }
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001637 }
1638
Andy Flemingb31a1d82008-12-16 15:29:15 -08001639 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001640 return PHY_INTERFACE_MODE_GMII;
1641
1642 return PHY_INTERFACE_MODE_MII;
1643}
1644
1645
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001646/* Initializes driver's PHY state, and attaches to the PHY.
1647 * Returns 0 on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 */
1649static int init_phy(struct net_device *dev)
1650{
1651 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001652 uint gigabit_support =
Andy Flemingb31a1d82008-12-16 15:29:15 -08001653 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001654 GFAR_SUPPORTED_GBIT : 0;
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001655 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
1657 priv->oldlink = 0;
1658 priv->oldspeed = 0;
1659 priv->oldduplex = -1;
1660
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001661 interface = gfar_get_interface(dev);
1662
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001663 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1664 interface);
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001665 if (!priv->phydev) {
1666 dev_err(&dev->dev, "could not attach to PHY\n");
1667 return -ENODEV;
Grant Likelyfe192a42009-04-25 12:53:12 +00001668 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Kapil Junejad3c12872007-05-11 18:25:11 -05001670 if (interface == PHY_INTERFACE_MODE_SGMII)
1671 gfar_configure_serdes(dev);
1672
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001673 /* Remove any features not supported by the controller */
Grant Likelyfe192a42009-04-25 12:53:12 +00001674 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1675 priv->phydev->advertising = priv->phydev->supported;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Pavaluca Matei-B46610cf987af2014-10-27 10:42:42 +02001677 /* Add support for flow control, but don't advertise it by default */
1678 priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1679
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681}
1682
Jan Ceuleers0977f812012-06-05 03:42:12 +00001683/* Initialize TBI PHY interface for communicating with the
Paul Gortmakerd0313582008-04-17 00:08:10 -04001684 * SERDES lynx PHY on the chip. We communicate with this PHY
1685 * through the MDIO bus on each controller, treating it as a
1686 * "normal" PHY at the address found in the TBIPA register. We assume
1687 * that the TBIPA register is valid. Either the MDIO bus code will set
1688 * it to a value that doesn't conflict with other PHYs on the bus, or the
1689 * value doesn't matter, as there are no other PHYs on the bus.
1690 */
Kapil Junejad3c12872007-05-11 18:25:11 -05001691static void gfar_configure_serdes(struct net_device *dev)
1692{
1693 struct gfar_private *priv = netdev_priv(dev);
Grant Likelyfe192a42009-04-25 12:53:12 +00001694 struct phy_device *tbiphy;
Trent Piephoc1324192008-10-30 18:17:06 -07001695
Grant Likelyfe192a42009-04-25 12:53:12 +00001696 if (!priv->tbi_node) {
1697 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1698 "device tree specify a tbi-handle\n");
1699 return;
1700 }
1701
1702 tbiphy = of_phy_find_device(priv->tbi_node);
1703 if (!tbiphy) {
1704 dev_err(&dev->dev, "error: Could not get TBI device\n");
Andy Flemingb31a1d82008-12-16 15:29:15 -08001705 return;
1706 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001707
Jan Ceuleers0977f812012-06-05 03:42:12 +00001708 /* If the link is already up, we must already be ok, and don't need to
Trent Piephobdb59f92008-10-30 18:17:07 -07001709 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1710 * everything for us? Resetting it takes the link down and requires
1711 * several seconds for it to come back.
1712 */
Grant Likelyfe192a42009-04-25 12:53:12 +00001713 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
Andy Flemingb31a1d82008-12-16 15:29:15 -08001714 return;
Kapil Junejad3c12872007-05-11 18:25:11 -05001715
Paul Gortmakerd0313582008-04-17 00:08:10 -04001716 /* Single clk mode, mii mode off(for serdes communication) */
Grant Likelyfe192a42009-04-25 12:53:12 +00001717 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
Kapil Junejad3c12872007-05-11 18:25:11 -05001718
Grant Likelyfe192a42009-04-25 12:53:12 +00001719 phy_write(tbiphy, MII_ADVERTISE,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001720 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1721 ADVERTISE_1000XPSE_ASYM);
Kapil Junejad3c12872007-05-11 18:25:11 -05001722
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001723 phy_write(tbiphy, MII_BMCR,
1724 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1725 BMCR_SPEED1000);
Kapil Junejad3c12872007-05-11 18:25:11 -05001726}
1727
Anton Vorontsov511d9342010-06-30 06:39:15 +00001728static int __gfar_is_rx_idle(struct gfar_private *priv)
1729{
1730 u32 res;
1731
Jan Ceuleers0977f812012-06-05 03:42:12 +00001732 /* Normaly TSEC should not hang on GRS commands, so we should
Anton Vorontsov511d9342010-06-30 06:39:15 +00001733 * actually wait for IEVENT_GRSC flag.
1734 */
Claudiu Manoilad3660c2013-10-09 20:20:40 +03001735 if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
Anton Vorontsov511d9342010-06-30 06:39:15 +00001736 return 0;
1737
Jan Ceuleers0977f812012-06-05 03:42:12 +00001738 /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
Anton Vorontsov511d9342010-06-30 06:39:15 +00001739 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1740 * and the Rx can be safely reset.
1741 */
1742 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1743 res &= 0x7f807f80;
1744 if ((res & 0xffff) == (res >> 16))
1745 return 1;
1746
1747 return 0;
1748}
Kumar Gala0bbaf062005-06-20 10:54:21 -05001749
1750/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001751static void gfar_halt_nodisable(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752{
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001753 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 u32 tempval;
Claudiu Manoila4feee82014-10-07 10:44:34 +03001755 unsigned int timeout;
1756 int stopped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001758 gfar_ints_disable(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Claudiu Manoila4feee82014-10-07 10:44:34 +03001760 if (gfar_is_dma_stopped(priv))
1761 return;
1762
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 /* Stop the DMA, and wait for it to stop */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001764 tempval = gfar_read(&regs->dmactrl);
Claudiu Manoila4feee82014-10-07 10:44:34 +03001765 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1766 gfar_write(&regs->dmactrl, tempval);
Anton Vorontsov511d9342010-06-30 06:39:15 +00001767
Claudiu Manoila4feee82014-10-07 10:44:34 +03001768retry:
1769 timeout = 1000;
1770 while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1771 cpu_relax();
1772 timeout--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 }
Claudiu Manoila4feee82014-10-07 10:44:34 +03001774
1775 if (!timeout)
1776 stopped = gfar_is_dma_stopped(priv);
1777
1778 if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1779 !__gfar_is_rx_idle(priv))
1780 goto retry;
Scott Woodd87eb122008-07-11 18:04:45 -05001781}
Scott Woodd87eb122008-07-11 18:04:45 -05001782
1783/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001784void gfar_halt(struct gfar_private *priv)
Scott Woodd87eb122008-07-11 18:04:45 -05001785{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001786 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001787 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001789 /* Dissable the Rx/Tx hw queues */
1790 gfar_write(&regs->rqueue, 0);
1791 gfar_write(&regs->tqueue, 0);
Scott Wood2a54adc2008-08-12 15:10:46 -05001792
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001793 mdelay(10);
1794
1795 gfar_halt_nodisable(priv);
1796
1797 /* Disable Rx/Tx DMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 tempval = gfar_read(&regs->maccfg1);
1799 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1800 gfar_write(&regs->maccfg1, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001801}
1802
1803void stop_gfar(struct net_device *dev)
1804{
1805 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001806
Claudiu Manoil08511332014-02-24 12:13:45 +02001807 netif_tx_stop_all_queues(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001808
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001809 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02001810 set_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001811 smp_mb__after_atomic();
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001812
Claudiu Manoil08511332014-02-24 12:13:45 +02001813 disable_napi(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001814
Claudiu Manoil08511332014-02-24 12:13:45 +02001815 /* disable ints and gracefully shut down Rx/Tx DMA */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001816 gfar_halt(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
Claudiu Manoil08511332014-02-24 12:13:45 +02001818 phy_stop(priv->phydev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821}
1822
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001823static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 struct txbd8 *txbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001826 struct gfar_private *priv = netdev_priv(tx_queue->dev);
Dai Haruki4669bc92008-12-17 16:51:04 -08001827 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001829 txbdp = tx_queue->tx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001831 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1832 if (!tx_queue->tx_skbuff[i])
Dai Haruki4669bc92008-12-17 16:51:04 -08001833 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834
Claudiu Manoila7312d52015-03-13 10:36:28 +02001835 dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
1836 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08001837 txbdp->lstatus = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001838 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001839 j++) {
Dai Haruki4669bc92008-12-17 16:51:04 -08001840 txbdp++;
Claudiu Manoila7312d52015-03-13 10:36:28 +02001841 dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
1842 be16_to_cpu(txbdp->length),
1843 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 }
Andy Flemingad5da7a2008-05-07 13:20:55 -05001845 txbdp++;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001846 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1847 tx_queue->tx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001849 kfree(tx_queue->tx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001850 tx_queue->tx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001851}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001853static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1854{
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001855 int i;
1856
Claudiu Manoil75354142015-07-13 16:22:06 +03001857 struct rxbd8 *rxbdp = rx_queue->rx_bd_base;
1858
1859 if (rx_queue->skb)
1860 dev_kfree_skb(rx_queue->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001862 for (i = 0; i < rx_queue->rx_ring_size; i++) {
Claudiu Manoil75354142015-07-13 16:22:06 +03001863 struct gfar_rx_buff *rxb = &rx_queue->rx_buff[i];
1864
Anton Vorontsove69edd22009-10-12 06:00:30 +00001865 rxbdp->lstatus = 0;
1866 rxbdp->bufPtr = 0;
1867 rxbdp++;
Claudiu Manoil75354142015-07-13 16:22:06 +03001868
1869 if (!rxb->page)
1870 continue;
1871
1872 dma_unmap_single(rx_queue->dev, rxb->dma,
1873 PAGE_SIZE, DMA_FROM_DEVICE);
1874 __free_page(rxb->page);
1875
1876 rxb->page = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 }
Claudiu Manoil75354142015-07-13 16:22:06 +03001878
1879 kfree(rx_queue->rx_buff);
1880 rx_queue->rx_buff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001881}
Anton Vorontsove69edd22009-10-12 06:00:30 +00001882
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001883/* If there are any tx skbs or rx skbs still around, free them.
Jan Ceuleers0977f812012-06-05 03:42:12 +00001884 * Then free tx_skbuff and rx_skbuff
1885 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001886static void free_skb_resources(struct gfar_private *priv)
1887{
1888 struct gfar_priv_tx_q *tx_queue = NULL;
1889 struct gfar_priv_rx_q *rx_queue = NULL;
1890 int i;
1891
1892 /* Go through all the buffer descriptors and free their data buffers */
1893 for (i = 0; i < priv->num_tx_queues; i++) {
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001894 struct netdev_queue *txq;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001895
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001896 tx_queue = priv->tx_queue[i];
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001897 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001898 if (tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001899 free_skb_tx_queue(tx_queue);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001900 netdev_tx_reset_queue(txq);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001901 }
1902
1903 for (i = 0; i < priv->num_rx_queues; i++) {
1904 rx_queue = priv->rx_queue[i];
Claudiu Manoil75354142015-07-13 16:22:06 +03001905 if (rx_queue->rx_buff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001906 free_skb_rx_queue(rx_queue);
1907 }
1908
Claudiu Manoil369ec162013-02-14 05:00:02 +00001909 dma_free_coherent(priv->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001910 sizeof(struct txbd8) * priv->total_tx_ring_size +
1911 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1912 priv->tx_queue[0]->tx_bd_base,
1913 priv->tx_queue[0]->tx_bd_dma_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914}
1915
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001916void gfar_start(struct gfar_private *priv)
Kumar Gala0bbaf062005-06-20 10:54:21 -05001917{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001918 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001919 u32 tempval;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001920 int i = 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001921
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001922 /* Enable Rx/Tx hw queues */
1923 gfar_write(&regs->rqueue, priv->rqueue);
1924 gfar_write(&regs->tqueue, priv->tqueue);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001925
1926 /* Initialize DMACTRL to have WWR and WOP */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001927 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001928 tempval |= DMACTRL_INIT_SETTINGS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001929 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001930
Kumar Gala0bbaf062005-06-20 10:54:21 -05001931 /* Make sure we aren't stopped */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001932 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001933 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001934 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001935
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001936 for (i = 0; i < priv->num_grps; i++) {
1937 regs = priv->gfargrp[i].regs;
1938 /* Clear THLT/RHLT, so that the DMA starts polling now */
1939 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1940 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001941 }
Dai Haruki12dea572008-12-16 15:30:20 -08001942
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001943 /* Enable Rx/Tx DMA */
1944 tempval = gfar_read(&regs->maccfg1);
1945 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1946 gfar_write(&regs->maccfg1, tempval);
1947
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001948 gfar_ints_enable(priv);
1949
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001950 priv->ndev->trans_start = jiffies; /* prevent tx timeout */
Kumar Gala0bbaf062005-06-20 10:54:21 -05001951}
1952
Claudiu Manoil80ec3962014-02-24 12:13:44 +02001953static void free_grp_irqs(struct gfar_priv_grp *grp)
1954{
1955 free_irq(gfar_irq(grp, TX)->irq, grp);
1956 free_irq(gfar_irq(grp, RX)->irq, grp);
1957 free_irq(gfar_irq(grp, ER)->irq, grp);
1958}
1959
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001960static int register_grp_irqs(struct gfar_priv_grp *grp)
1961{
1962 struct gfar_private *priv = grp->priv;
1963 struct net_device *dev = priv->ndev;
Anton Vorontsovccc05c62009-10-12 06:00:26 +00001964 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 /* If the device has multiple interrupts, register for
Jan Ceuleers0977f812012-06-05 03:42:12 +00001967 * them. Otherwise, only register for the one
1968 */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001969 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001970 /* Install our interrupt handlers for Error,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001971 * Transmit, and Receive
1972 */
Claudiu Manoil614b4242015-07-31 18:38:32 +03001973 err = request_irq(gfar_irq(grp, ER)->irq, gfar_error,
1974 IRQF_NO_SUSPEND,
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001975 gfar_irq(grp, ER)->name, grp);
1976 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001977 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001978 gfar_irq(grp, ER)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001979
Julia Lawall2145f1a2010-08-05 10:26:20 +00001980 goto err_irq_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001982 err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
1983 gfar_irq(grp, TX)->name, grp);
1984 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001985 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001986 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 goto tx_irq_fail;
1988 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001989 err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
1990 gfar_irq(grp, RX)->name, grp);
1991 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001992 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001993 gfar_irq(grp, RX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 goto rx_irq_fail;
1995 }
1996 } else {
Claudiu Manoil614b4242015-07-31 18:38:32 +03001997 err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt,
1998 IRQF_NO_SUSPEND,
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001999 gfar_irq(grp, TX)->name, grp);
2000 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002001 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002002 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 goto err_irq_fail;
2004 }
2005 }
2006
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002007 return 0;
2008
2009rx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002010 free_irq(gfar_irq(grp, TX)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002011tx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002012 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002013err_irq_fail:
2014 return err;
2015
2016}
2017
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002018static void gfar_free_irq(struct gfar_private *priv)
2019{
2020 int i;
2021
2022 /* Free the IRQs */
2023 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2024 for (i = 0; i < priv->num_grps; i++)
2025 free_grp_irqs(&priv->gfargrp[i]);
2026 } else {
2027 for (i = 0; i < priv->num_grps; i++)
2028 free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
2029 &priv->gfargrp[i]);
2030 }
2031}
2032
2033static int gfar_request_irq(struct gfar_private *priv)
2034{
2035 int err, i, j;
2036
2037 for (i = 0; i < priv->num_grps; i++) {
2038 err = register_grp_irqs(&priv->gfargrp[i]);
2039 if (err) {
2040 for (j = 0; j < i; j++)
2041 free_grp_irqs(&priv->gfargrp[j]);
2042 return err;
2043 }
2044 }
2045
2046 return 0;
2047}
2048
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002049/* Bring the controller up and running */
2050int startup_gfar(struct net_device *ndev)
2051{
2052 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002053 int err;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002054
Claudiu Manoila328ac92014-02-24 12:13:42 +02002055 gfar_mac_reset(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002056
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002057 err = gfar_alloc_skb_resources(ndev);
2058 if (err)
2059 return err;
2060
Claudiu Manoila328ac92014-02-24 12:13:42 +02002061 gfar_init_tx_rx_base(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002062
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002063 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002064 clear_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002065 smp_mb__after_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002066
2067 /* Start Rx/Tx DMA and enable the interrupts */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002068 gfar_start(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
Claudiu Manoil2a4eebf2015-08-13 16:50:37 +03002070 /* force link state update after mac reset */
2071 priv->oldlink = 0;
2072 priv->oldspeed = 0;
2073 priv->oldduplex = -1;
2074
Anton Vorontsov826aa4a2009-10-12 06:00:34 +00002075 phy_start(priv->phydev);
2076
Claudiu Manoil08511332014-02-24 12:13:45 +02002077 enable_napi(priv);
2078
2079 netif_tx_wake_all_queues(ndev);
2080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082}
2083
Jan Ceuleers0977f812012-06-05 03:42:12 +00002084/* Called when something needs to use the ethernet device
2085 * Returns 0 for success.
2086 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087static int gfar_enet_open(struct net_device *dev)
2088{
Li Yang94e8cc32007-10-12 21:53:51 +08002089 struct gfar_private *priv = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 int err;
2091
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 err = init_phy(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002093 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 return err;
2095
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002096 err = gfar_request_irq(priv);
2097 if (err)
2098 return err;
2099
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 err = startup_gfar(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002101 if (err)
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002102 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103
2104 return err;
2105}
2106
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002107static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002108{
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002109 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
Kumar Gala6c31d552009-04-28 08:04:10 -07002110
2111 memset(fcb, 0, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002112
Kumar Gala0bbaf062005-06-20 10:54:21 -05002113 return fcb;
2114}
2115
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002116static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002117 int fcb_length)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002118{
Kumar Gala0bbaf062005-06-20 10:54:21 -05002119 /* If we're here, it's a IP packet with a TCP or UDP
2120 * payload. We set it to checksum, using a pseudo-header
2121 * we provide
2122 */
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002123 u8 flags = TXFCB_DEFAULT;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002124
Jan Ceuleers0977f812012-06-05 03:42:12 +00002125 /* Tell the controller what the protocol is
2126 * And provide the already calculated phcs
2127 */
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002128 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06002129 flags |= TXFCB_UDP;
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002130 fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
Andy Fleming7f7f5312005-11-11 12:38:59 -06002131 } else
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002132 fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002133
2134 /* l3os is the distance between the start of the
2135 * frame (skb->data) and the start of the IP hdr.
2136 * l4os is the distance between the start of the
Jan Ceuleers0977f812012-06-05 03:42:12 +00002137 * l3 hdr and the l4 hdr
2138 */
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002139 fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
Arnaldo Carvalho de Melocfe1fc72007-03-16 17:26:39 -03002140 fcb->l4os = skb_network_header_len(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002141
Andy Fleming7f7f5312005-11-11 12:38:59 -06002142 fcb->flags = flags;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002143}
2144
Andy Fleming7f7f5312005-11-11 12:38:59 -06002145void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002146{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002147 fcb->flags |= TXFCB_VLN;
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002148 fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
Kumar Gala0bbaf062005-06-20 10:54:21 -05002149}
2150
Dai Haruki4669bc92008-12-17 16:51:04 -08002151static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002152 struct txbd8 *base, int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002153{
2154 struct txbd8 *new_bd = bdp + stride;
2155
2156 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2157}
2158
2159static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002160 int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002161{
2162 return skip_txbd(bdp, 1, base, ring_size);
2163}
2164
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002165/* eTSEC12: csum generation not supported for some fcb offsets */
2166static inline bool gfar_csum_errata_12(struct gfar_private *priv,
2167 unsigned long fcb_addr)
2168{
2169 return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
2170 (fcb_addr % 0x20) > 0x18);
2171}
2172
2173/* eTSEC76: csum generation for frames larger than 2500 may
2174 * cause excess delays before start of transmission
2175 */
2176static inline bool gfar_csum_errata_76(struct gfar_private *priv,
2177 unsigned int len)
2178{
2179 return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
2180 (len > 2500));
2181}
2182
Jan Ceuleers0977f812012-06-05 03:42:12 +00002183/* This is called by the kernel when a frame is ready for transmission.
2184 * It is pointed to by the dev->hard_start_xmit function pointer
2185 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2187{
2188 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002189 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002190 struct netdev_queue *txq;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002191 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002192 struct txfcb *fcb = NULL;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002193 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
Dai Haruki5a5efed2008-12-16 15:34:50 -08002194 u32 lstatus;
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002195 int i, rq = 0;
2196 int do_tstamp, do_csum, do_vlan;
Dai Haruki4669bc92008-12-17 16:51:04 -08002197 u32 bufaddr;
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002198 unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002199
2200 rq = skb->queue_mapping;
2201 tx_queue = priv->tx_queue[rq];
2202 txq = netdev_get_tx_queue(dev, rq);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002203 base = tx_queue->tx_bd_base;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002204 regs = tx_queue->grp->regs;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002205
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002206 do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002207 do_vlan = skb_vlan_tag_present(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002208 do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2209 priv->hwts_tx_en;
2210
2211 if (do_csum || do_vlan)
2212 fcb_len = GMAC_FCB_LEN;
2213
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002214 /* check if time stamp should be generated */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002215 if (unlikely(do_tstamp))
2216 fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Dai Haruki4669bc92008-12-17 16:51:04 -08002217
Li Yang5b28bea2009-03-27 15:54:30 -07002218 /* make space for additional header when fcb is needed */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002219 if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002220 struct sk_buff *skb_new;
2221
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002222 skb_new = skb_realloc_headroom(skb, fcb_len);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002223 if (!skb_new) {
2224 dev->stats.tx_errors++;
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002225 dev_kfree_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002226 return NETDEV_TX_OK;
2227 }
Manfred Rudigierdb83d132012-01-09 23:26:50 +00002228
Eric Dumazet313b0372012-07-05 11:45:13 +00002229 if (skb->sk)
2230 skb_set_owner_w(skb_new, skb->sk);
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002231 dev_consume_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002232 skb = skb_new;
2233 }
2234
Dai Haruki4669bc92008-12-17 16:51:04 -08002235 /* total number of fragments in the SKB */
2236 nr_frags = skb_shinfo(skb)->nr_frags;
2237
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002238 /* calculate the required number of TxBDs for this skb */
2239 if (unlikely(do_tstamp))
2240 nr_txbds = nr_frags + 2;
2241 else
2242 nr_txbds = nr_frags + 1;
2243
Dai Haruki4669bc92008-12-17 16:51:04 -08002244 /* check if there is space to queue this packet */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002245 if (nr_txbds > tx_queue->num_txbdfree) {
Dai Haruki4669bc92008-12-17 16:51:04 -08002246 /* no space, stop the queue */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002247 netif_tx_stop_queue(txq);
Dai Haruki4669bc92008-12-17 16:51:04 -08002248 dev->stats.tx_fifo_errors++;
Dai Haruki4669bc92008-12-17 16:51:04 -08002249 return NETDEV_TX_BUSY;
2250 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251
2252 /* Update transmit stats */
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002253 bytes_sent = skb->len;
2254 tx_queue->stats.tx_bytes += bytes_sent;
2255 /* keep Tx bytes on wire for BQL accounting */
2256 GFAR_CB(skb)->bytes_sent = bytes_sent;
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00002257 tx_queue->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002259 txbdp = txbdp_start = tx_queue->cur_tx;
Claudiu Manoila7312d52015-03-13 10:36:28 +02002260 lstatus = be32_to_cpu(txbdp->lstatus);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002261
2262 /* Time stamp insertion requires one additional TxBD */
2263 if (unlikely(do_tstamp))
2264 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002265 tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266
Dai Haruki4669bc92008-12-17 16:51:04 -08002267 if (nr_frags == 0) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002268 if (unlikely(do_tstamp)) {
2269 u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2270
2271 lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2272 txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2273 } else {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002274 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002275 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002276 } else {
2277 /* Place the fragment addresses and lengths into the TxBDs */
2278 for (i = 0; i < nr_frags; i++) {
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002279 unsigned int frag_len;
Dai Haruki4669bc92008-12-17 16:51:04 -08002280 /* Point at the next BD, wrapping as needed */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002281 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002283 frag_len = skb_shinfo(skb)->frags[i].size;
Dai Haruki4669bc92008-12-17 16:51:04 -08002284
Claudiu Manoila7312d52015-03-13 10:36:28 +02002285 lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002286 BD_LFLAG(TXBD_READY);
Dai Haruki4669bc92008-12-17 16:51:04 -08002287
2288 /* Handle the last BD specially */
2289 if (i == nr_frags - 1)
2290 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2291
Claudiu Manoil369ec162013-02-14 05:00:02 +00002292 bufaddr = skb_frag_dma_map(priv->dev,
Ian Campbell2234a722011-08-29 23:18:29 +00002293 &skb_shinfo(skb)->frags[i],
2294 0,
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002295 frag_len,
Ian Campbell2234a722011-08-29 23:18:29 +00002296 DMA_TO_DEVICE);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002297 if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2298 goto dma_map_err;
Dai Haruki4669bc92008-12-17 16:51:04 -08002299
2300 /* set the TxBD length and buffer pointer */
Claudiu Manoila7312d52015-03-13 10:36:28 +02002301 txbdp->bufPtr = cpu_to_be32(bufaddr);
2302 txbdp->lstatus = cpu_to_be32(lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002303 }
2304
Claudiu Manoila7312d52015-03-13 10:36:28 +02002305 lstatus = be32_to_cpu(txbdp_start->lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002306 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002308 /* Add TxPAL between FCB and frame if required */
2309 if (unlikely(do_tstamp)) {
2310 skb_push(skb, GMAC_TXPAL_LEN);
2311 memset(skb->data, 0, GMAC_TXPAL_LEN);
2312 }
2313
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002314 /* Add TxFCB if required */
2315 if (fcb_len) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002316 fcb = gfar_add_fcb(skb);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002317 lstatus |= BD_LFLAG(TXBD_TOE);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002318 }
2319
2320 /* Set up checksumming */
2321 if (do_csum) {
2322 gfar_tx_checksum(skb, fcb, fcb_len);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002323
2324 if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
2325 unlikely(gfar_csum_errata_76(priv, skb->len))) {
Alex Dubov4363c2f2011-03-16 17:57:13 +00002326 __skb_pull(skb, GMAC_FCB_LEN);
2327 skb_checksum_help(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002328 if (do_vlan || do_tstamp) {
2329 /* put back a new fcb for vlan/tstamp TOE */
2330 fcb = gfar_add_fcb(skb);
2331 } else {
2332 /* Tx TOE not used */
2333 lstatus &= ~(BD_LFLAG(TXBD_TOE));
2334 fcb = NULL;
2335 }
Alex Dubov4363c2f2011-03-16 17:57:13 +00002336 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002337 }
2338
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002339 if (do_vlan)
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002340 gfar_tx_vlan(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002341
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002342 /* Setup tx hardware time stamping if requested */
2343 if (unlikely(do_tstamp)) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002344 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002345 fcb->ptp = 1;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002346 }
2347
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002348 bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
2349 DMA_TO_DEVICE);
2350 if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2351 goto dma_map_err;
2352
Claudiu Manoila7312d52015-03-13 10:36:28 +02002353 txbdp_start->bufPtr = cpu_to_be32(bufaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354
Jan Ceuleers0977f812012-06-05 03:42:12 +00002355 /* If time stamping is requested one additional TxBD must be set up. The
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002356 * first TxBD points to the FCB and must have a data length of
2357 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2358 * the full frame length.
2359 */
2360 if (unlikely(do_tstamp)) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002361 u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2362
2363 bufaddr = be32_to_cpu(txbdp_start->bufPtr);
2364 bufaddr += fcb_len;
2365 lstatus_ts |= BD_LFLAG(TXBD_READY) |
2366 (skb_headlen(skb) - fcb_len);
2367
2368 txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
2369 txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002370 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2371 } else {
2372 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2373 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002375 netdev_tx_sent_queue(txq, bytes_sent);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002376
Claudiu Manoild55398b2014-10-07 10:44:35 +03002377 gfar_wmb();
Andy Fleming7f7f5312005-11-11 12:38:59 -06002378
Claudiu Manoila7312d52015-03-13 10:36:28 +02002379 txbdp_start->lstatus = cpu_to_be32(lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002380
Claudiu Manoild55398b2014-10-07 10:44:35 +03002381 gfar_wmb(); /* force lstatus write before tx_skbuff */
Anton Vorontsov0eddba52010-03-03 08:18:58 +00002382
2383 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2384
Dai Haruki4669bc92008-12-17 16:51:04 -08002385 /* Update the current skb pointer to the next entry we will use
Jan Ceuleers0977f812012-06-05 03:42:12 +00002386 * (wrapping if necessary)
2387 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002388 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002389 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002390
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002391 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002392
Claudiu Manoilbc602282015-05-06 18:07:29 +03002393 /* We can work in parallel with gfar_clean_tx_ring(), except
2394 * when modifying num_txbdfree. Note that we didn't grab the lock
2395 * when we were reading the num_txbdfree and checking for available
2396 * space, that's because outside of this function it can only grow.
2397 */
2398 spin_lock_bh(&tx_queue->txlock);
Dai Haruki4669bc92008-12-17 16:51:04 -08002399 /* reduce TxBD free count */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002400 tx_queue->num_txbdfree -= (nr_txbds);
Claudiu Manoilbc602282015-05-06 18:07:29 +03002401 spin_unlock_bh(&tx_queue->txlock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402
2403 /* If the next BD still needs to be cleaned up, then the bds
Jan Ceuleers0977f812012-06-05 03:42:12 +00002404 * are full. We need to tell the kernel to stop sending us stuff.
2405 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002406 if (!tx_queue->num_txbdfree) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002407 netif_tx_stop_queue(txq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002409 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 }
2411
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 /* Tell the DMA to go go go */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002413 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002415 return NETDEV_TX_OK;
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002416
2417dma_map_err:
2418 txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
2419 if (do_tstamp)
2420 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2421 for (i = 0; i < nr_frags; i++) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002422 lstatus = be32_to_cpu(txbdp->lstatus);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002423 if (!(lstatus & BD_LFLAG(TXBD_READY)))
2424 break;
2425
Claudiu Manoila7312d52015-03-13 10:36:28 +02002426 lstatus &= ~BD_LFLAG(TXBD_READY);
2427 txbdp->lstatus = cpu_to_be32(lstatus);
2428 bufaddr = be32_to_cpu(txbdp->bufPtr);
2429 dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002430 DMA_TO_DEVICE);
2431 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2432 }
2433 gfar_wmb();
2434 dev_kfree_skb_any(skb);
2435 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436}
2437
2438/* Stops the kernel queue, and halts the controller */
2439static int gfar_close(struct net_device *dev)
2440{
2441 struct gfar_private *priv = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002442
Sebastian Siewiorab939902008-08-19 21:12:45 +02002443 cancel_work_sync(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 stop_gfar(dev);
2445
Andy Flemingbb40dcb2005-09-23 22:54:21 -04002446 /* Disconnect from the PHY */
2447 phy_disconnect(priv->phydev);
2448 priv->phydev = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002450 gfar_free_irq(priv);
2451
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 return 0;
2453}
2454
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455/* Changes the mac address if the controller is not running. */
Andy Flemingf162b9d2008-05-02 13:00:30 -05002456static int gfar_set_mac_address(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002458 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459
2460 return 0;
2461}
2462
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2464{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002466 int frame_size = new_mtu + ETH_HLEN;
2467
Claudiu Manoil75354142015-07-13 16:22:06 +03002468 if ((frame_size < 64) || (frame_size > GFAR_JUMBO_FRAME_SIZE)) {
Joe Perches59deab22011-06-14 08:57:47 +00002469 netif_err(priv, drv, dev, "Invalid MTU setting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 return -EINVAL;
2471 }
2472
Claudiu Manoil08511332014-02-24 12:13:45 +02002473 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2474 cpu_relax();
2475
Claudiu Manoil88302642014-02-24 12:13:43 +02002476 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 stop_gfar(dev);
2478
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479 dev->mtu = new_mtu;
2480
Claudiu Manoil88302642014-02-24 12:13:43 +02002481 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 startup_gfar(dev);
2483
Claudiu Manoil08511332014-02-24 12:13:45 +02002484 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2485
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 return 0;
2487}
2488
Claudiu Manoil08511332014-02-24 12:13:45 +02002489void reset_gfar(struct net_device *ndev)
2490{
2491 struct gfar_private *priv = netdev_priv(ndev);
2492
2493 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2494 cpu_relax();
2495
2496 stop_gfar(ndev);
2497 startup_gfar(ndev);
2498
2499 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2500}
2501
Sebastian Siewiorab939902008-08-19 21:12:45 +02002502/* gfar_reset_task gets scheduled when a packet has not been
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503 * transmitted after a set amount of time.
2504 * For now, assume that clearing out all the structures, and
Sebastian Siewiorab939902008-08-19 21:12:45 +02002505 * starting over will fix the problem.
2506 */
2507static void gfar_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508{
Sebastian Siewiorab939902008-08-19 21:12:45 +02002509 struct gfar_private *priv = container_of(work, struct gfar_private,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002510 reset_task);
Claudiu Manoil08511332014-02-24 12:13:45 +02002511 reset_gfar(priv->ndev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512}
2513
Sebastian Siewiorab939902008-08-19 21:12:45 +02002514static void gfar_timeout(struct net_device *dev)
2515{
2516 struct gfar_private *priv = netdev_priv(dev);
2517
2518 dev->stats.tx_errors++;
2519 schedule_work(&priv->reset_task);
2520}
2521
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522/* Interrupt Handler for Transmit complete */
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002523static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002525 struct net_device *dev = tx_queue->dev;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002526 struct netdev_queue *txq;
Dai Harukid080cd62008-04-09 19:37:51 -05002527 struct gfar_private *priv = netdev_priv(dev);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002528 struct txbd8 *bdp, *next = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002529 struct txbd8 *lbdp = NULL;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002530 struct txbd8 *base = tx_queue->tx_bd_base;
Dai Haruki4669bc92008-12-17 16:51:04 -08002531 struct sk_buff *skb;
2532 int skb_dirtytx;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002533 int tx_ring_size = tx_queue->tx_ring_size;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002534 int frags = 0, nr_txbds = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002535 int i;
Dai Harukid080cd62008-04-09 19:37:51 -05002536 int howmany = 0;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002537 int tqi = tx_queue->qindex;
2538 unsigned int bytes_sent = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002539 u32 lstatus;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002540 size_t buflen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002542 txq = netdev_get_tx_queue(dev, tqi);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002543 bdp = tx_queue->dirty_tx;
2544 skb_dirtytx = tx_queue->skb_dirtytx;
Dai Haruki4669bc92008-12-17 16:51:04 -08002545
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002546 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002547
Dai Haruki4669bc92008-12-17 16:51:04 -08002548 frags = skb_shinfo(skb)->nr_frags;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002549
Jan Ceuleers0977f812012-06-05 03:42:12 +00002550 /* When time stamping, one additional TxBD must be freed.
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002551 * Also, we need to dma_unmap_single() the TxPAL.
2552 */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002553 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002554 nr_txbds = frags + 2;
2555 else
2556 nr_txbds = frags + 1;
2557
2558 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002559
Claudiu Manoila7312d52015-03-13 10:36:28 +02002560 lstatus = be32_to_cpu(lbdp->lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002561
2562 /* Only clean completed frames */
2563 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002564 (lstatus & BD_LENGTH_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565 break;
2566
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002567 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002568 next = next_txbd(bdp, base, tx_ring_size);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002569 buflen = be16_to_cpu(next->length) +
2570 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002571 } else
Claudiu Manoila7312d52015-03-13 10:36:28 +02002572 buflen = be16_to_cpu(bdp->length);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002573
Claudiu Manoila7312d52015-03-13 10:36:28 +02002574 dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002575 buflen, DMA_TO_DEVICE);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002576
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002577 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002578 struct skb_shared_hwtstamps shhwtstamps;
Scott Woodb4b67f22015-07-29 16:13:06 +03002579 u64 *ns = (u64 *)(((uintptr_t)skb->data + 0x10) &
2580 ~0x7UL);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002581
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002582 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2583 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002584 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002585 skb_tstamp_tx(skb, &shhwtstamps);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002586 gfar_clear_txbd_status(bdp);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002587 bdp = next;
2588 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002589
Claudiu Manoila7312d52015-03-13 10:36:28 +02002590 gfar_clear_txbd_status(bdp);
Dai Haruki4669bc92008-12-17 16:51:04 -08002591 bdp = next_txbd(bdp, base, tx_ring_size);
2592
2593 for (i = 0; i < frags; i++) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002594 dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
2595 be16_to_cpu(bdp->length),
2596 DMA_TO_DEVICE);
2597 gfar_clear_txbd_status(bdp);
Dai Haruki4669bc92008-12-17 16:51:04 -08002598 bdp = next_txbd(bdp, base, tx_ring_size);
2599 }
2600
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002601 bytes_sent += GFAR_CB(skb)->bytes_sent;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002602
Eric Dumazetacb600d2012-10-05 06:23:55 +00002603 dev_kfree_skb_any(skb);
Andy Fleming0fd56bb2009-02-04 16:43:16 -08002604
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002605 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002606
2607 skb_dirtytx = (skb_dirtytx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002608 TX_RING_MOD_MASK(tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002609
Dai Harukid080cd62008-04-09 19:37:51 -05002610 howmany++;
Claudiu Manoilbc602282015-05-06 18:07:29 +03002611 spin_lock(&tx_queue->txlock);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002612 tx_queue->num_txbdfree += nr_txbds;
Claudiu Manoilbc602282015-05-06 18:07:29 +03002613 spin_unlock(&tx_queue->txlock);
Dai Haruki4669bc92008-12-17 16:51:04 -08002614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615
Dai Haruki4669bc92008-12-17 16:51:04 -08002616 /* If we freed a buffer, we can restart transmission, if necessary */
Claudiu Manoil08511332014-02-24 12:13:45 +02002617 if (tx_queue->num_txbdfree &&
2618 netif_tx_queue_stopped(txq) &&
2619 !(test_bit(GFAR_DOWN, &priv->state)))
2620 netif_wake_subqueue(priv->ndev, tqi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621
Dai Haruki4669bc92008-12-17 16:51:04 -08002622 /* Update dirty indicators */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002623 tx_queue->skb_dirtytx = skb_dirtytx;
2624 tx_queue->dirty_tx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002626 netdev_tx_completed_queue(txq, howmany, bytes_sent);
Dai Harukid080cd62008-04-09 19:37:51 -05002627}
2628
Claudiu Manoil75354142015-07-13 16:22:06 +03002629static bool gfar_new_page(struct gfar_priv_rx_q *rxq, struct gfar_rx_buff *rxb)
Eran Libertyacbc0f02010-07-07 15:54:54 -07002630{
Claudiu Manoil75354142015-07-13 16:22:06 +03002631 struct page *page;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002632 dma_addr_t addr;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002633
Claudiu Manoil75354142015-07-13 16:22:06 +03002634 page = dev_alloc_page();
2635 if (unlikely(!page))
2636 return false;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002637
Claudiu Manoil75354142015-07-13 16:22:06 +03002638 addr = dma_map_page(rxq->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
2639 if (unlikely(dma_mapping_error(rxq->dev, addr))) {
2640 __free_page(page);
Eran Libertyacbc0f02010-07-07 15:54:54 -07002641
Claudiu Manoil75354142015-07-13 16:22:06 +03002642 return false;
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002643 }
2644
Claudiu Manoil75354142015-07-13 16:22:06 +03002645 rxb->dma = addr;
2646 rxb->page = page;
2647 rxb->page_offset = 0;
2648
2649 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650}
2651
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002652static void gfar_rx_alloc_err(struct gfar_priv_rx_q *rx_queue)
2653{
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002654 struct gfar_private *priv = netdev_priv(rx_queue->ndev);
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002655 struct gfar_extra_stats *estats = &priv->extra_stats;
2656
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002657 netdev_err(rx_queue->ndev, "Can't alloc RX buffers\n");
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002658 atomic64_inc(&estats->rx_alloc_err);
2659}
2660
2661static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
2662 int alloc_cnt)
2663{
Claudiu Manoil75354142015-07-13 16:22:06 +03002664 struct rxbd8 *bdp;
2665 struct gfar_rx_buff *rxb;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002666 int i;
2667
2668 i = rx_queue->next_to_use;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002669 bdp = &rx_queue->rx_bd_base[i];
Claudiu Manoil75354142015-07-13 16:22:06 +03002670 rxb = &rx_queue->rx_buff[i];
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002671
2672 while (alloc_cnt--) {
Claudiu Manoil75354142015-07-13 16:22:06 +03002673 /* try reuse page */
2674 if (unlikely(!rxb->page)) {
2675 if (unlikely(!gfar_new_page(rx_queue, rxb))) {
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002676 gfar_rx_alloc_err(rx_queue);
2677 break;
2678 }
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002679 }
2680
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002681 /* Setup the new RxBD */
Claudiu Manoil75354142015-07-13 16:22:06 +03002682 gfar_init_rxbdp(rx_queue, bdp,
2683 rxb->dma + rxb->page_offset + RXBUF_ALIGNMENT);
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002684
2685 /* Update to the next pointer */
Claudiu Manoil75354142015-07-13 16:22:06 +03002686 bdp++;
2687 rxb++;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002688
Claudiu Manoil75354142015-07-13 16:22:06 +03002689 if (unlikely(++i == rx_queue->rx_ring_size)) {
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002690 i = 0;
Claudiu Manoil75354142015-07-13 16:22:06 +03002691 bdp = rx_queue->rx_bd_base;
2692 rxb = rx_queue->rx_buff;
2693 }
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002694 }
2695
2696 rx_queue->next_to_use = i;
Claudiu Manoil75354142015-07-13 16:22:06 +03002697 rx_queue->next_to_alloc = i;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002698}
2699
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002700static void count_errors(u32 lstatus, struct net_device *ndev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701{
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002702 struct gfar_private *priv = netdev_priv(ndev);
2703 struct net_device_stats *stats = &ndev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704 struct gfar_extra_stats *estats = &priv->extra_stats;
2705
Jan Ceuleers0977f812012-06-05 03:42:12 +00002706 /* If the packet was truncated, none of the other errors matter */
Claudiu Manoilf9660822015-07-13 16:22:04 +03002707 if (lstatus & BD_LFLAG(RXBD_TRUNCATED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708 stats->rx_length_errors++;
2709
Paul Gortmaker212079d2013-02-12 15:38:19 -05002710 atomic64_inc(&estats->rx_trunc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711
2712 return;
2713 }
2714 /* Count the errors, if there were any */
Claudiu Manoilf9660822015-07-13 16:22:04 +03002715 if (lstatus & BD_LFLAG(RXBD_LARGE | RXBD_SHORT)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716 stats->rx_length_errors++;
2717
Claudiu Manoilf9660822015-07-13 16:22:04 +03002718 if (lstatus & BD_LFLAG(RXBD_LARGE))
Paul Gortmaker212079d2013-02-12 15:38:19 -05002719 atomic64_inc(&estats->rx_large);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720 else
Paul Gortmaker212079d2013-02-12 15:38:19 -05002721 atomic64_inc(&estats->rx_short);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722 }
Claudiu Manoilf9660822015-07-13 16:22:04 +03002723 if (lstatus & BD_LFLAG(RXBD_NONOCTET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 stats->rx_frame_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002725 atomic64_inc(&estats->rx_nonoctet);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 }
Claudiu Manoilf9660822015-07-13 16:22:04 +03002727 if (lstatus & BD_LFLAG(RXBD_CRCERR)) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002728 atomic64_inc(&estats->rx_crcerr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729 stats->rx_crc_errors++;
2730 }
Claudiu Manoilf9660822015-07-13 16:22:04 +03002731 if (lstatus & BD_LFLAG(RXBD_OVERRUN)) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002732 atomic64_inc(&estats->rx_overrun);
Claudiu Manoilf9660822015-07-13 16:22:04 +03002733 stats->rx_over_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002734 }
2735}
2736
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002737irqreturn_t gfar_receive(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738{
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002739 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2740 unsigned long flags;
2741 u32 imask;
2742
2743 if (likely(napi_schedule_prep(&grp->napi_rx))) {
2744 spin_lock_irqsave(&grp->grplock, flags);
2745 imask = gfar_read(&grp->regs->imask);
2746 imask &= IMASK_RX_DISABLED;
2747 gfar_write(&grp->regs->imask, imask);
2748 spin_unlock_irqrestore(&grp->grplock, flags);
2749 __napi_schedule(&grp->napi_rx);
2750 } else {
2751 /* Clear IEVENT, so interrupts aren't called again
2752 * because of the packets that have already arrived.
2753 */
2754 gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2755 }
2756
2757 return IRQ_HANDLED;
2758}
2759
2760/* Interrupt Handler for Transmit complete */
2761static irqreturn_t gfar_transmit(int irq, void *grp_id)
2762{
2763 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2764 unsigned long flags;
2765 u32 imask;
2766
2767 if (likely(napi_schedule_prep(&grp->napi_tx))) {
2768 spin_lock_irqsave(&grp->grplock, flags);
2769 imask = gfar_read(&grp->regs->imask);
2770 imask &= IMASK_TX_DISABLED;
2771 gfar_write(&grp->regs->imask, imask);
2772 spin_unlock_irqrestore(&grp->grplock, flags);
2773 __napi_schedule(&grp->napi_tx);
2774 } else {
2775 /* Clear IEVENT, so interrupts aren't called again
2776 * because of the packets that have already arrived.
2777 */
2778 gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2779 }
2780
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 return IRQ_HANDLED;
2782}
2783
Claudiu Manoil75354142015-07-13 16:22:06 +03002784static bool gfar_add_rx_frag(struct gfar_rx_buff *rxb, u32 lstatus,
2785 struct sk_buff *skb, bool first)
2786{
2787 unsigned int size = lstatus & BD_LENGTH_MASK;
2788 struct page *page = rxb->page;
2789
2790 /* Remove the FCS from the packet length */
2791 if (likely(lstatus & BD_LFLAG(RXBD_LAST)))
2792 size -= ETH_FCS_LEN;
2793
2794 if (likely(first))
2795 skb_put(skb, size);
2796 else
2797 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
2798 rxb->page_offset + RXBUF_ALIGNMENT,
2799 size, GFAR_RXB_TRUESIZE);
2800
2801 /* try reuse page */
2802 if (unlikely(page_count(page) != 1))
2803 return false;
2804
2805 /* change offset to the other half */
2806 rxb->page_offset ^= GFAR_RXB_TRUESIZE;
2807
2808 atomic_inc(&page->_count);
2809
2810 return true;
2811}
2812
2813static void gfar_reuse_rx_page(struct gfar_priv_rx_q *rxq,
2814 struct gfar_rx_buff *old_rxb)
2815{
2816 struct gfar_rx_buff *new_rxb;
2817 u16 nta = rxq->next_to_alloc;
2818
2819 new_rxb = &rxq->rx_buff[nta];
2820
2821 /* find next buf that can reuse a page */
2822 nta++;
2823 rxq->next_to_alloc = (nta < rxq->rx_ring_size) ? nta : 0;
2824
2825 /* copy page reference */
2826 *new_rxb = *old_rxb;
2827
2828 /* sync for use by the device */
2829 dma_sync_single_range_for_device(rxq->dev, old_rxb->dma,
2830 old_rxb->page_offset,
2831 GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);
2832}
2833
2834static struct sk_buff *gfar_get_next_rxbuff(struct gfar_priv_rx_q *rx_queue,
2835 u32 lstatus, struct sk_buff *skb)
2836{
2837 struct gfar_rx_buff *rxb = &rx_queue->rx_buff[rx_queue->next_to_clean];
2838 struct page *page = rxb->page;
2839 bool first = false;
2840
2841 if (likely(!skb)) {
2842 void *buff_addr = page_address(page) + rxb->page_offset;
2843
2844 skb = build_skb(buff_addr, GFAR_SKBFRAG_SIZE);
2845 if (unlikely(!skb)) {
2846 gfar_rx_alloc_err(rx_queue);
2847 return NULL;
2848 }
2849 skb_reserve(skb, RXBUF_ALIGNMENT);
2850 first = true;
2851 }
2852
2853 dma_sync_single_range_for_cpu(rx_queue->dev, rxb->dma, rxb->page_offset,
2854 GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);
2855
2856 if (gfar_add_rx_frag(rxb, lstatus, skb, first)) {
2857 /* reuse the free half of the page */
2858 gfar_reuse_rx_page(rx_queue, rxb);
2859 } else {
2860 /* page cannot be reused, unmap it */
2861 dma_unmap_page(rx_queue->dev, rxb->dma,
2862 PAGE_SIZE, DMA_FROM_DEVICE);
2863 }
2864
2865 /* clear rxb content */
2866 rxb->page = NULL;
2867
2868 return skb;
2869}
2870
Kumar Gala0bbaf062005-06-20 10:54:21 -05002871static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2872{
2873 /* If valid headers were found, and valid sums
2874 * were verified, then we tell the kernel that no
Jan Ceuleers0977f812012-06-05 03:42:12 +00002875 * checksumming is necessary. Otherwise, it is [FIXME]
2876 */
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002877 if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
2878 (RXFCB_CIP | RXFCB_CTU))
Kumar Gala0bbaf062005-06-20 10:54:21 -05002879 skb->ip_summed = CHECKSUM_UNNECESSARY;
2880 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002881 skb_checksum_none_assert(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002882}
2883
Jan Ceuleers0977f812012-06-05 03:42:12 +00002884/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002885static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886{
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002887 struct gfar_private *priv = netdev_priv(ndev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002888 struct rxfcb *fcb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889
Dai Haruki2c2db482008-12-16 15:31:15 -08002890 /* fcb is at the beginning if exists */
2891 fcb = (struct rxfcb *)skb->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892
Jan Ceuleers0977f812012-06-05 03:42:12 +00002893 /* Remove the FCB from the skb
2894 * Remove the padded bytes, if there are any
2895 */
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002896 if (priv->uses_rxfcb)
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002897 skb_pull(skb, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002898
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002899 /* Get receive timestamp from the skb */
2900 if (priv->hwts_rx_en) {
2901 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2902 u64 *ns = (u64 *) skb->data;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002903
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002904 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2905 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2906 }
2907
2908 if (priv->padding)
2909 skb_pull(skb, priv->padding);
2910
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002911 if (ndev->features & NETIF_F_RXCSUM)
Dai Haruki2c2db482008-12-16 15:31:15 -08002912 gfar_rx_checksum(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002913
Dai Haruki2c2db482008-12-16 15:31:15 -08002914 /* Tell the skb what kind of packet this is */
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002915 skb->protocol = eth_type_trans(skb, ndev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002916
Patrick McHardyf6469682013-04-19 02:04:27 +00002917 /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
David S. Miller823dcd22011-08-20 10:39:12 -07002918 * Even if vlan rx accel is disabled, on some chips
2919 * RXFCB_VLN is pseudo randomly set.
2920 */
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002921 if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX &&
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002922 be16_to_cpu(fcb->flags) & RXFCB_VLN)
2923 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
2924 be16_to_cpu(fcb->vlctl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925}
2926
2927/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002928 * until the budget/quota has been reached. Returns the number
2929 * of frames handled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002931int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002932{
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002933 struct net_device *ndev = rx_queue->ndev;
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002934 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil75354142015-07-13 16:22:06 +03002935 struct rxbd8 *bdp;
2936 int i, howmany = 0;
2937 struct sk_buff *skb = rx_queue->skb;
2938 int cleaned_cnt = gfar_rxbd_unused(rx_queue);
2939 unsigned int total_bytes = 0, total_pkts = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940
2941 /* Get the first full descriptor */
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002942 i = rx_queue->next_to_clean;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002944 while (rx_work_limit--) {
Claudiu Manoilf9660822015-07-13 16:22:04 +03002945 u32 lstatus;
Dai Haruki2c2db482008-12-16 15:31:15 -08002946
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002947 if (cleaned_cnt >= GFAR_RX_BUFF_ALLOC) {
2948 gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
2949 cleaned_cnt = 0;
2950 }
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002951
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002952 bdp = &rx_queue->rx_bd_base[i];
Claudiu Manoilf9660822015-07-13 16:22:04 +03002953 lstatus = be32_to_cpu(bdp->lstatus);
2954 if (lstatus & BD_LFLAG(RXBD_EMPTY))
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002955 break;
2956
2957 /* order rx buffer descriptor reads */
Scott Wood3b6330c2007-05-16 15:06:59 -05002958 rmb();
Andy Fleming815b97c2008-04-22 17:18:29 -05002959
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002960 /* fetch next to clean buffer from the ring */
Claudiu Manoil75354142015-07-13 16:22:06 +03002961 skb = gfar_get_next_rxbuff(rx_queue, lstatus, skb);
2962 if (unlikely(!skb))
2963 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964
Claudiu Manoil75354142015-07-13 16:22:06 +03002965 cleaned_cnt++;
2966 howmany++;
Andy Fleming81183052008-11-12 10:07:11 -06002967
Claudiu Manoil75354142015-07-13 16:22:06 +03002968 if (unlikely(++i == rx_queue->rx_ring_size))
2969 i = 0;
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002970
Claudiu Manoil75354142015-07-13 16:22:06 +03002971 rx_queue->next_to_clean = i;
2972
2973 /* fetch next buffer if not the last in frame */
2974 if (!(lstatus & BD_LFLAG(RXBD_LAST)))
2975 continue;
2976
2977 if (unlikely(lstatus & BD_LFLAG(RXBD_ERR))) {
Claudiu Manoilf23223f2015-07-13 16:22:05 +03002978 count_errors(lstatus, ndev);
Andy Fleming815b97c2008-04-22 17:18:29 -05002979
Claudiu Manoil76f31e82015-07-13 16:22:03 +03002980 /* discard faulty buffer */
2981 dev_kfree_skb(skb);
Claudiu Manoil75354142015-07-13 16:22:06 +03002982 skb = NULL;
2983 rx_queue->stats.rx_dropped++;
2984 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985 }
2986
Claudiu Manoil75354142015-07-13 16:22:06 +03002987 /* Increment the number of packets */
2988 total_pkts++;
2989 total_bytes += skb->len;
2990
2991 skb_record_rx_queue(skb, rx_queue->qindex);
2992
2993 gfar_process_frame(ndev, skb);
2994
2995 /* Send the packet up the stack */
2996 napi_gro_receive(&rx_queue->grp->napi_rx, skb);
2997
2998 skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999 }
3000
Claudiu Manoil75354142015-07-13 16:22:06 +03003001 /* Store incomplete frames for completion */
3002 rx_queue->skb = skb;
3003
3004 rx_queue->stats.rx_packets += total_pkts;
3005 rx_queue->stats.rx_bytes += total_bytes;
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003006
3007 if (cleaned_cnt)
3008 gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
3009
3010 /* Update Last Free RxBD pointer for LFC */
3011 if (unlikely(priv->tx_actual_en)) {
Scott Woodb4b67f22015-07-29 16:13:06 +03003012 u32 bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);
3013
3014 gfar_write(rx_queue->rfbptr, bdp_dma);
Claudiu Manoil76f31e82015-07-13 16:22:03 +03003015 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017 return howmany;
3018}
3019
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003020static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003021{
3022 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003023 container_of(napi, struct gfar_priv_grp, napi_rx);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003024 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02003025 struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003026 int work_done = 0;
3027
3028 /* Clear IEVENT, so interrupts aren't called again
3029 * because of the packets that have already arrived
3030 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003031 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003032
3033 work_done = gfar_clean_rx_ring(rx_queue, budget);
3034
3035 if (work_done < budget) {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003036 u32 imask;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003037 napi_complete(napi);
3038 /* Clear the halt bit in RSTAT */
3039 gfar_write(&regs->rstat, gfargrp->rstat);
3040
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003041 spin_lock_irq(&gfargrp->grplock);
3042 imask = gfar_read(&regs->imask);
3043 imask |= IMASK_RX_DEFAULT;
3044 gfar_write(&regs->imask, imask);
3045 spin_unlock_irq(&gfargrp->grplock);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03003046 }
3047
3048 return work_done;
3049}
3050
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003051static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052{
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003053 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003054 container_of(napi, struct gfar_priv_grp, napi_tx);
3055 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02003056 struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003057 u32 imask;
3058
3059 /* Clear IEVENT, so interrupts aren't called again
3060 * because of the packets that have already arrived
3061 */
3062 gfar_write(&regs->ievent, IEVENT_TX_MASK);
3063
3064 /* run Tx cleanup to completion */
3065 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
3066 gfar_clean_tx_ring(tx_queue);
3067
3068 napi_complete(napi);
3069
3070 spin_lock_irq(&gfargrp->grplock);
3071 imask = gfar_read(&regs->imask);
3072 imask |= IMASK_TX_DEFAULT;
3073 gfar_write(&regs->imask, imask);
3074 spin_unlock_irq(&gfargrp->grplock);
3075
3076 return 0;
3077}
3078
3079static int gfar_poll_rx(struct napi_struct *napi, int budget)
3080{
3081 struct gfar_priv_grp *gfargrp =
3082 container_of(napi, struct gfar_priv_grp, napi_rx);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003083 struct gfar_private *priv = gfargrp->priv;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003084 struct gfar __iomem *regs = gfargrp->regs;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003085 struct gfar_priv_rx_q *rx_queue = NULL;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003086 int work_done = 0, work_done_per_q = 0;
Claudiu Manoil39c0a0d2013-03-21 03:12:13 +00003087 int i, budget_per_q = 0;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003088 unsigned long rstat_rxf;
3089 int num_act_queues;
Dai Harukid080cd62008-04-09 19:37:51 -05003090
Dai Haruki8c7396a2008-12-17 16:52:00 -08003091 /* Clear IEVENT, so interrupts aren't called again
Jan Ceuleers0977f812012-06-05 03:42:12 +00003092 * because of the packets that have already arrived
3093 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003094 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08003095
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003096 rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
3097
3098 num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
3099 if (num_act_queues)
3100 budget_per_q = budget/num_act_queues;
3101
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003102 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
3103 /* skip queue if not active */
3104 if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
3105 continue;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003106
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003107 rx_queue = priv->rx_queue[i];
3108 work_done_per_q =
3109 gfar_clean_rx_ring(rx_queue, budget_per_q);
3110 work_done += work_done_per_q;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003111
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003112 /* finished processing this queue */
3113 if (work_done_per_q < budget_per_q) {
3114 /* clear active queue hw indication */
3115 gfar_write(&regs->rstat,
3116 RSTAT_CLEAR_RXF0 >> i);
3117 num_act_queues--;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003118
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003119 if (!num_act_queues)
3120 break;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003121 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003122 }
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003123
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003124 if (!num_act_queues) {
3125 u32 imask;
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003126 napi_complete(napi);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003127
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003128 /* Clear the halt bit in RSTAT */
3129 gfar_write(&regs->rstat, gfargrp->rstat);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003130
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003131 spin_lock_irq(&gfargrp->grplock);
3132 imask = gfar_read(&regs->imask);
3133 imask |= IMASK_RX_DEFAULT;
3134 gfar_write(&regs->imask, imask);
3135 spin_unlock_irq(&gfargrp->grplock);
Dai Harukid080cd62008-04-09 19:37:51 -05003136 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003138 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003141static int gfar_poll_tx(struct napi_struct *napi, int budget)
3142{
3143 struct gfar_priv_grp *gfargrp =
3144 container_of(napi, struct gfar_priv_grp, napi_tx);
3145 struct gfar_private *priv = gfargrp->priv;
3146 struct gfar __iomem *regs = gfargrp->regs;
3147 struct gfar_priv_tx_q *tx_queue = NULL;
3148 int has_tx_work = 0;
3149 int i;
3150
3151 /* Clear IEVENT, so interrupts aren't called again
3152 * because of the packets that have already arrived
3153 */
3154 gfar_write(&regs->ievent, IEVENT_TX_MASK);
3155
3156 for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3157 tx_queue = priv->tx_queue[i];
3158 /* run Tx cleanup to completion */
3159 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3160 gfar_clean_tx_ring(tx_queue);
3161 has_tx_work = 1;
3162 }
3163 }
3164
3165 if (!has_tx_work) {
3166 u32 imask;
3167 napi_complete(napi);
3168
3169 spin_lock_irq(&gfargrp->grplock);
3170 imask = gfar_read(&regs->imask);
3171 imask |= IMASK_TX_DEFAULT;
3172 gfar_write(&regs->imask, imask);
3173 spin_unlock_irq(&gfargrp->grplock);
3174 }
3175
3176 return 0;
3177}
3178
3179
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003180#ifdef CONFIG_NET_POLL_CONTROLLER
Jan Ceuleers0977f812012-06-05 03:42:12 +00003181/* Polling 'interrupt' - used by things like netconsole to send skbs
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003182 * without having to re-enable interrupts. It's not called while
3183 * the interrupt routine is executing.
3184 */
3185static void gfar_netpoll(struct net_device *dev)
3186{
3187 struct gfar_private *priv = netdev_priv(dev);
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00003188 int i;
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003189
3190 /* If the device has multiple interrupts, run tx/rx */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003191 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003192 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003193 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3194
3195 disable_irq(gfar_irq(grp, TX)->irq);
3196 disable_irq(gfar_irq(grp, RX)->irq);
3197 disable_irq(gfar_irq(grp, ER)->irq);
3198 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3199 enable_irq(gfar_irq(grp, ER)->irq);
3200 enable_irq(gfar_irq(grp, RX)->irq);
3201 enable_irq(gfar_irq(grp, TX)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003202 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003203 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003204 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003205 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3206
3207 disable_irq(gfar_irq(grp, TX)->irq);
3208 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3209 enable_irq(gfar_irq(grp, TX)->irq);
Anton Vorontsov43de0042009-12-09 02:52:19 -08003210 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003211 }
3212}
3213#endif
3214
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215/* The interrupt handler for devices with one interrupt */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003216static irqreturn_t gfar_interrupt(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003217{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003218 struct gfar_priv_grp *gfargrp = grp_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219
3220 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003221 u32 events = gfar_read(&gfargrp->regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 /* Check for reception */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003224 if (events & IEVENT_RX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003225 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003226
3227 /* Check for transmit completion */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003228 if (events & IEVENT_TX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003229 gfar_transmit(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003231 /* Check for errors */
3232 if (events & IEVENT_ERR_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003233 gfar_error(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003234
3235 return IRQ_HANDLED;
3236}
3237
Linus Torvalds1da177e2005-04-16 15:20:36 -07003238/* Called every time the controller might need to be made
3239 * aware of new link state. The PHY code conveys this
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003240 * information through variables in the phydev structure, and this
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 * function converts those variables into the appropriate
3242 * register values, and can bring down the device if needed.
3243 */
3244static void adjust_link(struct net_device *dev)
3245{
3246 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003247 struct phy_device *phydev = priv->phydev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003248
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003249 if (unlikely(phydev->link != priv->oldlink ||
Guenter Roeck0ae93b22015-03-02 12:03:27 -08003250 (phydev->link && (phydev->duplex != priv->oldduplex ||
3251 phydev->speed != priv->oldspeed))))
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003252 gfar_update_link_state(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003253}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003254
3255/* Update the hash table based on the current list of multicast
3256 * addresses we subscribe to. Also, change the promiscuity of
3257 * the device based on the flags (this function is called
Jan Ceuleers0977f812012-06-05 03:42:12 +00003258 * whenever dev->flags is changed
3259 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260static void gfar_set_multi(struct net_device *dev)
3261{
Jiri Pirko22bedad32010-04-01 21:22:57 +00003262 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003264 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265 u32 tempval;
3266
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003267 if (dev->flags & IFF_PROMISC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268 /* Set RCTRL to PROM */
3269 tempval = gfar_read(&regs->rctrl);
3270 tempval |= RCTRL_PROM;
3271 gfar_write(&regs->rctrl, tempval);
3272 } else {
3273 /* Set RCTRL to not PROM */
3274 tempval = gfar_read(&regs->rctrl);
3275 tempval &= ~(RCTRL_PROM);
3276 gfar_write(&regs->rctrl, tempval);
3277 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003278
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003279 if (dev->flags & IFF_ALLMULTI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003280 /* Set the hash to rx all multicast frames */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003281 gfar_write(&regs->igaddr0, 0xffffffff);
3282 gfar_write(&regs->igaddr1, 0xffffffff);
3283 gfar_write(&regs->igaddr2, 0xffffffff);
3284 gfar_write(&regs->igaddr3, 0xffffffff);
3285 gfar_write(&regs->igaddr4, 0xffffffff);
3286 gfar_write(&regs->igaddr5, 0xffffffff);
3287 gfar_write(&regs->igaddr6, 0xffffffff);
3288 gfar_write(&regs->igaddr7, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003289 gfar_write(&regs->gaddr0, 0xffffffff);
3290 gfar_write(&regs->gaddr1, 0xffffffff);
3291 gfar_write(&regs->gaddr2, 0xffffffff);
3292 gfar_write(&regs->gaddr3, 0xffffffff);
3293 gfar_write(&regs->gaddr4, 0xffffffff);
3294 gfar_write(&regs->gaddr5, 0xffffffff);
3295 gfar_write(&regs->gaddr6, 0xffffffff);
3296 gfar_write(&regs->gaddr7, 0xffffffff);
3297 } else {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003298 int em_num;
3299 int idx;
3300
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301 /* zero out the hash */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003302 gfar_write(&regs->igaddr0, 0x0);
3303 gfar_write(&regs->igaddr1, 0x0);
3304 gfar_write(&regs->igaddr2, 0x0);
3305 gfar_write(&regs->igaddr3, 0x0);
3306 gfar_write(&regs->igaddr4, 0x0);
3307 gfar_write(&regs->igaddr5, 0x0);
3308 gfar_write(&regs->igaddr6, 0x0);
3309 gfar_write(&regs->igaddr7, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003310 gfar_write(&regs->gaddr0, 0x0);
3311 gfar_write(&regs->gaddr1, 0x0);
3312 gfar_write(&regs->gaddr2, 0x0);
3313 gfar_write(&regs->gaddr3, 0x0);
3314 gfar_write(&regs->gaddr4, 0x0);
3315 gfar_write(&regs->gaddr5, 0x0);
3316 gfar_write(&regs->gaddr6, 0x0);
3317 gfar_write(&regs->gaddr7, 0x0);
3318
Andy Fleming7f7f5312005-11-11 12:38:59 -06003319 /* If we have extended hash tables, we need to
3320 * clear the exact match registers to prepare for
Jan Ceuleers0977f812012-06-05 03:42:12 +00003321 * setting them
3322 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003323 if (priv->extended_hash) {
3324 em_num = GFAR_EM_NUM + 1;
3325 gfar_clear_exact_match(dev);
3326 idx = 1;
3327 } else {
3328 idx = 0;
3329 em_num = 0;
3330 }
3331
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003332 if (netdev_mc_empty(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003333 return;
3334
3335 /* Parse the list, and set the appropriate bits */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003336 netdev_for_each_mc_addr(ha, dev) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003337 if (idx < em_num) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003338 gfar_set_mac_for_addr(dev, idx, ha->addr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003339 idx++;
3340 } else
Jiri Pirko22bedad32010-04-01 21:22:57 +00003341 gfar_set_hash_for_addr(dev, ha->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342 }
3343 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344}
3345
Andy Fleming7f7f5312005-11-11 12:38:59 -06003346
3347/* Clears each of the exact match registers to zero, so they
Jan Ceuleers0977f812012-06-05 03:42:12 +00003348 * don't interfere with normal reception
3349 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003350static void gfar_clear_exact_match(struct net_device *dev)
3351{
3352 int idx;
Joe Perches6a3c9102011-11-16 09:38:02 +00003353 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
Andy Fleming7f7f5312005-11-11 12:38:59 -06003354
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003355 for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
Joe Perchesb6bc7652010-12-21 02:16:08 -08003356 gfar_set_mac_for_addr(dev, idx, zero_arr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003357}
3358
Linus Torvalds1da177e2005-04-16 15:20:36 -07003359/* Set the appropriate hash bit for the given addr */
3360/* The algorithm works like so:
3361 * 1) Take the Destination Address (ie the multicast address), and
3362 * do a CRC on it (little endian), and reverse the bits of the
3363 * result.
3364 * 2) Use the 8 most significant bits as a hash into a 256-entry
3365 * table. The table is controlled through 8 32-bit registers:
3366 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3367 * gaddr7. This means that the 3 most significant bits in the
3368 * hash index which gaddr register to use, and the 5 other bits
3369 * indicate which bit (assuming an IBM numbering scheme, which
3370 * for PowerPC (tm) is usually the case) in the register holds
Jan Ceuleers0977f812012-06-05 03:42:12 +00003371 * the entry.
3372 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003373static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3374{
3375 u32 tempval;
3376 struct gfar_private *priv = netdev_priv(dev);
Joe Perches6a3c9102011-11-16 09:38:02 +00003377 u32 result = ether_crc(ETH_ALEN, addr);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003378 int width = priv->hash_width;
3379 u8 whichbit = (result >> (32 - width)) & 0x1f;
3380 u8 whichreg = result >> (32 - width + 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381 u32 value = (1 << (31-whichbit));
3382
Kumar Gala0bbaf062005-06-20 10:54:21 -05003383 tempval = gfar_read(priv->hash_regs[whichreg]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003384 tempval |= value;
Kumar Gala0bbaf062005-06-20 10:54:21 -05003385 gfar_write(priv->hash_regs[whichreg], tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003386}
3387
Andy Fleming7f7f5312005-11-11 12:38:59 -06003388
3389/* There are multiple MAC Address register pairs on some controllers
3390 * This function sets the numth pair to a given address
3391 */
Joe Perchesb6bc7652010-12-21 02:16:08 -08003392static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3393 const u8 *addr)
Andy Fleming7f7f5312005-11-11 12:38:59 -06003394{
3395 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003396 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003397 u32 tempval;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003398 u32 __iomem *macptr = &regs->macstnaddr1;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003399
3400 macptr += num*2;
3401
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003402 /* For a station address of 0x12345678ABCD in transmission
3403 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
3404 * MACnADDR2 is set to 0x34120000.
Jan Ceuleers0977f812012-06-05 03:42:12 +00003405 */
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003406 tempval = (addr[5] << 24) | (addr[4] << 16) |
3407 (addr[3] << 8) | addr[2];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003408
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003409 gfar_write(macptr, tempval);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003410
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003411 tempval = (addr[1] << 24) | (addr[0] << 16);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003412
3413 gfar_write(macptr+1, tempval);
3414}
3415
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416/* GFAR error interrupt handler */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003417static irqreturn_t gfar_error(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003419 struct gfar_priv_grp *gfargrp = grp_id;
3420 struct gfar __iomem *regs = gfargrp->regs;
3421 struct gfar_private *priv= gfargrp->priv;
3422 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003423
3424 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003425 u32 events = gfar_read(&regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003426
3427 /* Clear IEVENT */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003428 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
Scott Woodd87eb122008-07-11 18:04:45 -05003429
3430 /* Magic Packet is not an error. */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003431 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
Scott Woodd87eb122008-07-11 18:04:45 -05003432 (events & IEVENT_MAG))
3433 events &= ~IEVENT_MAG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003434
3435 /* Hmm... */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003436 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003437 netdev_dbg(dev,
3438 "error interrupt (ievent=0x%08x imask=0x%08x)\n",
Joe Perches59deab22011-06-14 08:57:47 +00003439 events, gfar_read(&regs->imask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003440
3441 /* Update the error counters */
3442 if (events & IEVENT_TXE) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003443 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003444
3445 if (events & IEVENT_LC)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003446 dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 if (events & IEVENT_CRL)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003448 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449 if (events & IEVENT_XFUN) {
Joe Perches59deab22011-06-14 08:57:47 +00003450 netif_dbg(priv, tx_err, dev,
3451 "TX FIFO underrun, packet dropped\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003452 dev->stats.tx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003453 atomic64_inc(&priv->extra_stats.tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003454
Claudiu Manoilbc602282015-05-06 18:07:29 +03003455 schedule_work(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003456 }
Joe Perches59deab22011-06-14 08:57:47 +00003457 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003458 }
3459 if (events & IEVENT_BSY) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003460 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003461 atomic64_inc(&priv->extra_stats.rx_bsy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003462
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003463 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464
Joe Perches59deab22011-06-14 08:57:47 +00003465 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3466 gfar_read(&regs->rstat));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003467 }
3468 if (events & IEVENT_BABR) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003469 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003470 atomic64_inc(&priv->extra_stats.rx_babr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003471
Joe Perches59deab22011-06-14 08:57:47 +00003472 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473 }
3474 if (events & IEVENT_EBERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003475 atomic64_inc(&priv->extra_stats.eberr);
Joe Perches59deab22011-06-14 08:57:47 +00003476 netif_dbg(priv, rx_err, dev, "bus error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003477 }
Joe Perches59deab22011-06-14 08:57:47 +00003478 if (events & IEVENT_RXC)
3479 netif_dbg(priv, rx_status, dev, "control frame\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003480
3481 if (events & IEVENT_BABT) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003482 atomic64_inc(&priv->extra_stats.tx_babt);
Joe Perches59deab22011-06-14 08:57:47 +00003483 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484 }
3485 return IRQ_HANDLED;
3486}
3487
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003488static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
3489{
3490 struct phy_device *phydev = priv->phydev;
3491 u32 val = 0;
3492
3493 if (!phydev->duplex)
3494 return val;
3495
3496 if (!priv->pause_aneg_en) {
3497 if (priv->tx_pause_en)
3498 val |= MACCFG1_TX_FLOW;
3499 if (priv->rx_pause_en)
3500 val |= MACCFG1_RX_FLOW;
3501 } else {
3502 u16 lcl_adv, rmt_adv;
3503 u8 flowctrl;
3504 /* get link partner capabilities */
3505 rmt_adv = 0;
3506 if (phydev->pause)
3507 rmt_adv = LPA_PAUSE_CAP;
3508 if (phydev->asym_pause)
3509 rmt_adv |= LPA_PAUSE_ASYM;
3510
Pavaluca Matei-B4661043ef8d22014-10-27 10:42:43 +02003511 lcl_adv = 0;
3512 if (phydev->advertising & ADVERTISED_Pause)
3513 lcl_adv |= ADVERTISE_PAUSE_CAP;
3514 if (phydev->advertising & ADVERTISED_Asym_Pause)
3515 lcl_adv |= ADVERTISE_PAUSE_ASYM;
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003516
3517 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
3518 if (flowctrl & FLOW_CTRL_TX)
3519 val |= MACCFG1_TX_FLOW;
3520 if (flowctrl & FLOW_CTRL_RX)
3521 val |= MACCFG1_RX_FLOW;
3522 }
3523
3524 return val;
3525}
3526
3527static noinline void gfar_update_link_state(struct gfar_private *priv)
3528{
3529 struct gfar __iomem *regs = priv->gfargrp[0].regs;
3530 struct phy_device *phydev = priv->phydev;
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003531 struct gfar_priv_rx_q *rx_queue = NULL;
3532 int i;
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003533
3534 if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
3535 return;
3536
3537 if (phydev->link) {
3538 u32 tempval1 = gfar_read(&regs->maccfg1);
3539 u32 tempval = gfar_read(&regs->maccfg2);
3540 u32 ecntrl = gfar_read(&regs->ecntrl);
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003541 u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003542
3543 if (phydev->duplex != priv->oldduplex) {
3544 if (!(phydev->duplex))
3545 tempval &= ~(MACCFG2_FULL_DUPLEX);
3546 else
3547 tempval |= MACCFG2_FULL_DUPLEX;
3548
3549 priv->oldduplex = phydev->duplex;
3550 }
3551
3552 if (phydev->speed != priv->oldspeed) {
3553 switch (phydev->speed) {
3554 case 1000:
3555 tempval =
3556 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
3557
3558 ecntrl &= ~(ECNTRL_R100);
3559 break;
3560 case 100:
3561 case 10:
3562 tempval =
3563 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
3564
3565 /* Reduced mode distinguishes
3566 * between 10 and 100
3567 */
3568 if (phydev->speed == SPEED_100)
3569 ecntrl |= ECNTRL_R100;
3570 else
3571 ecntrl &= ~(ECNTRL_R100);
3572 break;
3573 default:
3574 netif_warn(priv, link, priv->ndev,
3575 "Ack! Speed (%d) is not 10/100/1000!\n",
3576 phydev->speed);
3577 break;
3578 }
3579
3580 priv->oldspeed = phydev->speed;
3581 }
3582
3583 tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
3584 tempval1 |= gfar_get_flowctrl_cfg(priv);
3585
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003586 /* Turn last free buffer recording on */
3587 if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
3588 for (i = 0; i < priv->num_rx_queues; i++) {
Scott Woodb4b67f22015-07-29 16:13:06 +03003589 u32 bdp_dma;
3590
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003591 rx_queue = priv->rx_queue[i];
Scott Woodb4b67f22015-07-29 16:13:06 +03003592 bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);
3593 gfar_write(rx_queue->rfbptr, bdp_dma);
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003594 }
3595
3596 priv->tx_actual_en = 1;
3597 }
3598
3599 if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
3600 priv->tx_actual_en = 0;
3601
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003602 gfar_write(&regs->maccfg1, tempval1);
3603 gfar_write(&regs->maccfg2, tempval);
3604 gfar_write(&regs->ecntrl, ecntrl);
3605
3606 if (!priv->oldlink)
3607 priv->oldlink = 1;
3608
3609 } else if (priv->oldlink) {
3610 priv->oldlink = 0;
3611 priv->oldspeed = 0;
3612 priv->oldduplex = -1;
3613 }
3614
3615 if (netif_msg_link(priv))
3616 phy_print_status(phydev);
3617}
3618
Fabian Frederick94e5a2a2015-03-17 19:37:34 +01003619static const struct of_device_id gfar_match[] =
Andy Flemingb31a1d82008-12-16 15:29:15 -08003620{
3621 {
3622 .type = "network",
3623 .compatible = "gianfar",
3624 },
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003625 {
3626 .compatible = "fsl,etsec2",
3627 },
Andy Flemingb31a1d82008-12-16 15:29:15 -08003628 {},
3629};
Anton Vorontsove72701a2009-10-14 14:54:52 -07003630MODULE_DEVICE_TABLE(of, gfar_match);
Andy Flemingb31a1d82008-12-16 15:29:15 -08003631
Linus Torvalds1da177e2005-04-16 15:20:36 -07003632/* Structure for a device driver */
Grant Likely74888762011-02-22 21:05:51 -07003633static struct platform_driver gfar_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003634 .driver = {
3635 .name = "fsl-gianfar",
Grant Likely40182942010-04-13 16:13:02 -07003636 .pm = GFAR_PM_OPS,
3637 .of_match_table = gfar_match,
3638 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003639 .probe = gfar_probe,
3640 .remove = gfar_remove,
3641};
3642
Axel Lindb62f682011-11-27 16:44:17 +00003643module_platform_driver(gfar_driver);