blob: e09d2818f949f55615c8e33723f14d73bdb69660 [file] [log] [blame]
Alex Deucher27849042010-09-09 11:31:13 -04001/*
2 * Copyright 2009 Advanced Micro Devices, Inc.
3 * Copyright 2009 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 */
25
Jerome Glisse3ce0a232009-09-08 10:10:24 +100026#include "drmP.h"
27#include "drm.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30
31#include "r600d.h"
32#include "r600_blit_shaders.h"
33
34#define DI_PT_RECTLIST 0x11
35#define DI_INDEX_SIZE_16_BIT 0x0
36#define DI_SRC_SEL_AUTO_INDEX 0x2
37
38#define FMT_8 0x1
39#define FMT_5_6_5 0x8
40#define FMT_8_8_8_8 0x1a
41#define COLOR_8 0x1
42#define COLOR_5_6_5 0x8
43#define COLOR_8_8_8_8 0x1a
44
Alex Deucher7dbf41d2011-05-17 05:09:43 -040045#define RECT_UNIT_H 32
46#define RECT_UNIT_W (RADEON_GPU_PAGE_SIZE / 4 / RECT_UNIT_H)
Alex Deucher7dbf41d2011-05-17 05:09:43 -040047
Jerome Glisse3ce0a232009-09-08 10:10:24 +100048/* emits 21 on rv770+, 23 on r600 */
49static void
50set_render_target(struct radeon_device *rdev, int format,
51 int w, int h, u64 gpu_addr)
52{
53 u32 cb_color_info;
54 int pitch, slice;
55
Matt Turnerd964fc52010-02-25 04:23:31 +000056 h = ALIGN(h, 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100057 if (h < 8)
58 h = 8;
59
Ilija Hadzic3a386122011-10-12 23:29:37 -040060 cb_color_info = CB_FORMAT(format) |
61 CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
62 CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100063 pitch = (w / 8) - 1;
64 slice = ((w * h) / 64) - 1;
65
66 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
67 radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
68 radeon_ring_write(rdev, gpu_addr >> 8);
69
70 if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
71 radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
72 radeon_ring_write(rdev, 2 << 0);
73 }
74
75 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
76 radeon_ring_write(rdev, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
77 radeon_ring_write(rdev, (pitch << 0) | (slice << 10));
78
79 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
80 radeon_ring_write(rdev, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
81 radeon_ring_write(rdev, 0);
82
83 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
84 radeon_ring_write(rdev, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
85 radeon_ring_write(rdev, cb_color_info);
86
87 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
88 radeon_ring_write(rdev, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
89 radeon_ring_write(rdev, 0);
90
91 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
92 radeon_ring_write(rdev, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
93 radeon_ring_write(rdev, 0);
94
95 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
96 radeon_ring_write(rdev, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
97 radeon_ring_write(rdev, 0);
98}
99
100/* emits 5dw */
101static void
102cp_set_surface_sync(struct radeon_device *rdev,
103 u32 sync_type, u32 size,
104 u64 mc_addr)
105{
106 u32 cp_coher_size;
107
108 if (size == 0xffffffff)
109 cp_coher_size = 0xffffffff;
110 else
111 cp_coher_size = ((size + 255) >> 8);
112
113 radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
114 radeon_ring_write(rdev, sync_type);
115 radeon_ring_write(rdev, cp_coher_size);
116 radeon_ring_write(rdev, mc_addr >> 8);
117 radeon_ring_write(rdev, 10); /* poll interval */
118}
119
120/* emits 21dw + 1 surface sync = 26dw */
121static void
122set_shaders(struct radeon_device *rdev)
123{
124 u64 gpu_addr;
125 u32 sq_pgm_resources;
126
127 /* setup shader regs */
128 sq_pgm_resources = (1 << 0);
129
130 /* VS */
131 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
132 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
133 radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
134 radeon_ring_write(rdev, gpu_addr >> 8);
135
136 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
137 radeon_ring_write(rdev, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
138 radeon_ring_write(rdev, sq_pgm_resources);
139
140 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
141 radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
142 radeon_ring_write(rdev, 0);
143
144 /* PS */
145 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
146 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
147 radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
148 radeon_ring_write(rdev, gpu_addr >> 8);
149
150 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
151 radeon_ring_write(rdev, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
152 radeon_ring_write(rdev, sq_pgm_resources | (1 << 28));
153
154 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
155 radeon_ring_write(rdev, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
156 radeon_ring_write(rdev, 2);
157
158 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
159 radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
160 radeon_ring_write(rdev, 0);
161
Alex Deucher119e20d2009-09-10 02:53:50 -0400162 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000163 cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
164}
165
166/* emits 9 + 1 sync (5) = 14*/
167static void
168set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
169{
170 u32 sq_vtx_constant_word2;
171
Ilija Hadzic3a386122011-10-12 23:29:37 -0400172 sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
173 SQ_VTXC_STRIDE(16);
Cédric Cano4eace7f2011-02-11 19:45:38 -0500174#ifdef __BIG_ENDIAN
Ilija Hadzic3a386122011-10-12 23:29:37 -0400175 sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
Cédric Cano4eace7f2011-02-11 19:45:38 -0500176#endif
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000177
178 radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));
179 radeon_ring_write(rdev, 0x460);
180 radeon_ring_write(rdev, gpu_addr & 0xffffffff);
181 radeon_ring_write(rdev, 48 - 1);
182 radeon_ring_write(rdev, sq_vtx_constant_word2);
183 radeon_ring_write(rdev, 1 << 0);
184 radeon_ring_write(rdev, 0);
185 radeon_ring_write(rdev, 0);
186 radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
187
188 if ((rdev->family == CHIP_RV610) ||
189 (rdev->family == CHIP_RV620) ||
190 (rdev->family == CHIP_RS780) ||
191 (rdev->family == CHIP_RS880) ||
192 (rdev->family == CHIP_RV710))
193 cp_set_surface_sync(rdev,
194 PACKET3_TC_ACTION_ENA, 48, gpu_addr);
195 else
196 cp_set_surface_sync(rdev,
197 PACKET3_VC_ACTION_ENA, 48, gpu_addr);
198}
199
200/* emits 9 */
201static void
202set_tex_resource(struct radeon_device *rdev,
203 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400204 u64 gpu_addr, u32 size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000205{
206 uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
207
208 if (h < 1)
209 h = 1;
210
Ilija Hadzic3a386122011-10-12 23:29:37 -0400211 sq_tex_resource_word0 = S_038000_DIM(V_038000_SQ_TEX_DIM_2D) |
212 S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
213 sq_tex_resource_word0 |= S_038000_PITCH((pitch >> 3) - 1) |
214 S_038000_TEX_WIDTH(w - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000215
Ilija Hadzic3a386122011-10-12 23:29:37 -0400216 sq_tex_resource_word1 = S_038004_DATA_FORMAT(format);
217 sq_tex_resource_word1 |= S_038004_TEX_HEIGHT(h - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000218
Ilija Hadzic3a386122011-10-12 23:29:37 -0400219 sq_tex_resource_word4 = S_038010_REQUEST_SIZE(1) |
220 S_038010_DST_SEL_X(SQ_SEL_X) |
221 S_038010_DST_SEL_Y(SQ_SEL_Y) |
222 S_038010_DST_SEL_Z(SQ_SEL_Z) |
223 S_038010_DST_SEL_W(SQ_SEL_W);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000224
Alex Deucher9bb77032011-10-22 10:07:09 -0400225 cp_set_surface_sync(rdev,
226 PACKET3_TC_ACTION_ENA, size, gpu_addr);
227
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000228 radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));
229 radeon_ring_write(rdev, 0);
230 radeon_ring_write(rdev, sq_tex_resource_word0);
231 radeon_ring_write(rdev, sq_tex_resource_word1);
232 radeon_ring_write(rdev, gpu_addr >> 8);
233 radeon_ring_write(rdev, gpu_addr >> 8);
234 radeon_ring_write(rdev, sq_tex_resource_word4);
235 radeon_ring_write(rdev, 0);
236 radeon_ring_write(rdev, SQ_TEX_VTX_VALID_TEXTURE << 30);
237}
238
239/* emits 12 */
240static void
241set_scissors(struct radeon_device *rdev, int x1, int y1,
242 int x2, int y2)
243{
244 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
245 radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
246 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
247 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
248
249 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
250 radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
251 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
252 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
253
254 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
255 radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
256 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
257 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
258}
259
260/* emits 10 */
261static void
262draw_auto(struct radeon_device *rdev)
263{
264 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
265 radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
266 radeon_ring_write(rdev, DI_PT_RECTLIST);
267
268 radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
Cédric Cano4eace7f2011-02-11 19:45:38 -0500269 radeon_ring_write(rdev,
270#ifdef __BIG_ENDIAN
271 (2 << 2) |
272#endif
273 DI_INDEX_SIZE_16_BIT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000274
275 radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
276 radeon_ring_write(rdev, 1);
277
278 radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
279 radeon_ring_write(rdev, 3);
280 radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
281
282}
283
284/* emits 14 */
285static void
286set_default_state(struct radeon_device *rdev)
287{
288 u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
289 u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
290 int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
291 int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
292 int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
293 u64 gpu_addr;
Alex Deucher119e20d2009-09-10 02:53:50 -0400294 int dwords;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000295
296 switch (rdev->family) {
297 case CHIP_R600:
298 num_ps_gprs = 192;
299 num_vs_gprs = 56;
300 num_temp_gprs = 4;
301 num_gs_gprs = 0;
302 num_es_gprs = 0;
303 num_ps_threads = 136;
304 num_vs_threads = 48;
305 num_gs_threads = 4;
306 num_es_threads = 4;
307 num_ps_stack_entries = 128;
308 num_vs_stack_entries = 128;
309 num_gs_stack_entries = 0;
310 num_es_stack_entries = 0;
311 break;
312 case CHIP_RV630:
313 case CHIP_RV635:
314 num_ps_gprs = 84;
315 num_vs_gprs = 36;
316 num_temp_gprs = 4;
317 num_gs_gprs = 0;
318 num_es_gprs = 0;
319 num_ps_threads = 144;
320 num_vs_threads = 40;
321 num_gs_threads = 4;
322 num_es_threads = 4;
323 num_ps_stack_entries = 40;
324 num_vs_stack_entries = 40;
325 num_gs_stack_entries = 32;
326 num_es_stack_entries = 16;
327 break;
328 case CHIP_RV610:
329 case CHIP_RV620:
330 case CHIP_RS780:
331 case CHIP_RS880:
332 default:
333 num_ps_gprs = 84;
334 num_vs_gprs = 36;
335 num_temp_gprs = 4;
336 num_gs_gprs = 0;
337 num_es_gprs = 0;
338 num_ps_threads = 136;
339 num_vs_threads = 48;
340 num_gs_threads = 4;
341 num_es_threads = 4;
342 num_ps_stack_entries = 40;
343 num_vs_stack_entries = 40;
344 num_gs_stack_entries = 32;
345 num_es_stack_entries = 16;
346 break;
347 case CHIP_RV670:
348 num_ps_gprs = 144;
349 num_vs_gprs = 40;
350 num_temp_gprs = 4;
351 num_gs_gprs = 0;
352 num_es_gprs = 0;
353 num_ps_threads = 136;
354 num_vs_threads = 48;
355 num_gs_threads = 4;
356 num_es_threads = 4;
357 num_ps_stack_entries = 40;
358 num_vs_stack_entries = 40;
359 num_gs_stack_entries = 32;
360 num_es_stack_entries = 16;
361 break;
362 case CHIP_RV770:
363 num_ps_gprs = 192;
364 num_vs_gprs = 56;
365 num_temp_gprs = 4;
366 num_gs_gprs = 0;
367 num_es_gprs = 0;
368 num_ps_threads = 188;
369 num_vs_threads = 60;
370 num_gs_threads = 0;
371 num_es_threads = 0;
372 num_ps_stack_entries = 256;
373 num_vs_stack_entries = 256;
374 num_gs_stack_entries = 0;
375 num_es_stack_entries = 0;
376 break;
377 case CHIP_RV730:
378 case CHIP_RV740:
379 num_ps_gprs = 84;
380 num_vs_gprs = 36;
381 num_temp_gprs = 4;
382 num_gs_gprs = 0;
383 num_es_gprs = 0;
384 num_ps_threads = 188;
385 num_vs_threads = 60;
386 num_gs_threads = 0;
387 num_es_threads = 0;
388 num_ps_stack_entries = 128;
389 num_vs_stack_entries = 128;
390 num_gs_stack_entries = 0;
391 num_es_stack_entries = 0;
392 break;
393 case CHIP_RV710:
394 num_ps_gprs = 192;
395 num_vs_gprs = 56;
396 num_temp_gprs = 4;
397 num_gs_gprs = 0;
398 num_es_gprs = 0;
399 num_ps_threads = 144;
400 num_vs_threads = 48;
401 num_gs_threads = 0;
402 num_es_threads = 0;
403 num_ps_stack_entries = 128;
404 num_vs_stack_entries = 128;
405 num_gs_stack_entries = 0;
406 num_es_stack_entries = 0;
407 break;
408 }
409
410 if ((rdev->family == CHIP_RV610) ||
411 (rdev->family == CHIP_RV620) ||
412 (rdev->family == CHIP_RS780) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -0500413 (rdev->family == CHIP_RS880) ||
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000414 (rdev->family == CHIP_RV710))
415 sq_config = 0;
416 else
417 sq_config = VC_ENABLE;
418
419 sq_config |= (DX9_CONSTS |
420 ALU_INST_PREFER_VECTOR |
421 PS_PRIO(0) |
422 VS_PRIO(1) |
423 GS_PRIO(2) |
424 ES_PRIO(3));
425
426 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
427 NUM_VS_GPRS(num_vs_gprs) |
428 NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
429 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
430 NUM_ES_GPRS(num_es_gprs));
431 sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
432 NUM_VS_THREADS(num_vs_threads) |
433 NUM_GS_THREADS(num_gs_threads) |
434 NUM_ES_THREADS(num_es_threads));
435 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
436 NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
437 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
438 NUM_ES_STACK_ENTRIES(num_es_stack_entries));
439
440 /* emit an IB pointing at default state */
Matt Turnerd964fc52010-02-25 04:23:31 +0000441 dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000442 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
443 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
Cédric Cano4eace7f2011-02-11 19:45:38 -0500444 radeon_ring_write(rdev,
445#ifdef __BIG_ENDIAN
446 (2 << 0) |
447#endif
448 (gpu_addr & 0xFFFFFFFC));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000449 radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
Alex Deucher119e20d2009-09-10 02:53:50 -0400450 radeon_ring_write(rdev, dwords);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000451
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000452 /* SQ config */
453 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 6));
454 radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
455 radeon_ring_write(rdev, sq_config);
456 radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
457 radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
458 radeon_ring_write(rdev, sq_thread_resource_mgmt);
459 radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
460 radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
461}
462
Andi Kleence580fa2011-10-13 16:08:47 -0700463static uint32_t i2f(uint32_t input)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000464{
465 u32 result, i, exponent, fraction;
466
467 if ((input & 0x3fff) == 0)
468 result = 0; /* 0 is a special case */
469 else {
470 exponent = 140; /* exponent biased by 127; */
471 fraction = (input & 0x3fff) << 10; /* cheat and only
472 handle numbers below 2^^15 */
473 for (i = 0; i < 14; i++) {
474 if (fraction & 0x800000)
475 break;
476 else {
477 fraction = fraction << 1; /* keep
478 shifting left until top bit = 1 */
479 exponent = exponent - 1;
480 }
481 }
482 result = exponent << 23 | (fraction & 0x7fffff); /* mask
483 off top bit; assumed 1 */
484 }
485 return result;
486}
487
488int r600_blit_init(struct radeon_device *rdev)
489{
490 u32 obj_size;
Cédric Cano4eace7f2011-02-11 19:45:38 -0500491 int i, r, dwords;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000492 void *ptr;
Alex Deucher119e20d2009-09-10 02:53:50 -0400493 u32 packet2s[16];
494 int num_packet2s = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000495
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400496 rdev->r600_blit.primitives.set_render_target = set_render_target;
497 rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
498 rdev->r600_blit.primitives.set_shaders = set_shaders;
499 rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
500 rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
501 rdev->r600_blit.primitives.set_scissors = set_scissors;
502 rdev->r600_blit.primitives.draw_auto = draw_auto;
503 rdev->r600_blit.primitives.set_default_state = set_default_state;
504
505 rdev->r600_blit.ring_size_common = 40; /* shaders + def state */
Jerome Glisse77b1bad2011-10-26 11:41:22 -0400506 rdev->r600_blit.ring_size_common += 16; /* fence emit for VB IB */
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400507 rdev->r600_blit.ring_size_common += 5; /* done copy */
Jerome Glisse77b1bad2011-10-26 11:41:22 -0400508 rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400509
510 rdev->r600_blit.ring_size_per_loop = 76;
511 /* set_render_target emits 2 extra dwords on rv6xx */
512 if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
513 rdev->r600_blit.ring_size_per_loop += 2;
514
515 rdev->r600_blit.max_dim = 8192;
516
Alex Deucherb70d6bb2010-08-06 21:36:58 -0400517 /* pin copy shader into vram if already initialized */
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000518 if (rdev->r600_blit.shader_obj)
Alex Deucherb70d6bb2010-08-06 21:36:58 -0400519 goto done;
520
Jerome Glisseff82f052010-01-22 15:19:00 +0100521 mutex_init(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000522 rdev->r600_blit.state_offset = 0;
523
524 if (rdev->family >= CHIP_RV770)
Alex Deucher119e20d2009-09-10 02:53:50 -0400525 rdev->r600_blit.state_len = r7xx_default_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000526 else
Alex Deucher119e20d2009-09-10 02:53:50 -0400527 rdev->r600_blit.state_len = r6xx_default_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000528
Alex Deucher119e20d2009-09-10 02:53:50 -0400529 dwords = rdev->r600_blit.state_len;
530 while (dwords & 0xf) {
Cédric Cano4eace7f2011-02-11 19:45:38 -0500531 packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
Alex Deucher119e20d2009-09-10 02:53:50 -0400532 dwords++;
533 }
534
535 obj_size = dwords * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000536 obj_size = ALIGN(obj_size, 256);
537
538 rdev->r600_blit.vs_offset = obj_size;
539 obj_size += r6xx_vs_size * 4;
540 obj_size = ALIGN(obj_size, 256);
541
542 rdev->r600_blit.ps_offset = obj_size;
543 obj_size += r6xx_ps_size * 4;
544 obj_size = ALIGN(obj_size, 256);
545
Daniel Vetter441921d2011-02-18 17:59:16 +0100546 r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Jerome Glisse4c788672009-11-20 14:29:23 +0100547 &rdev->r600_blit.shader_obj);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000548 if (r) {
549 DRM_ERROR("r600 failed to allocate shader\n");
550 return r;
551 }
552
Dave Airliebc1a6312009-09-15 11:07:52 +1000553 DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
554 obj_size,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000555 rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
556
Jerome Glisse4c788672009-11-20 14:29:23 +0100557 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
558 if (unlikely(r != 0))
559 return r;
560 r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000561 if (r) {
562 DRM_ERROR("failed to map blit object %d\n", r);
563 return r;
564 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000565 if (rdev->family >= CHIP_RV770)
Alex Deucher119e20d2009-09-10 02:53:50 -0400566 memcpy_toio(ptr + rdev->r600_blit.state_offset,
567 r7xx_default_state, rdev->r600_blit.state_len * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000568 else
Alex Deucher119e20d2009-09-10 02:53:50 -0400569 memcpy_toio(ptr + rdev->r600_blit.state_offset,
570 r6xx_default_state, rdev->r600_blit.state_len * 4);
571 if (num_packet2s)
572 memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
573 packet2s, num_packet2s * 4);
Cédric Cano4eace7f2011-02-11 19:45:38 -0500574 for (i = 0; i < r6xx_vs_size; i++)
575 *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);
576 for (i = 0; i < r6xx_ps_size; i++)
577 *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);
Jerome Glisse4c788672009-11-20 14:29:23 +0100578 radeon_bo_kunmap(rdev->r600_blit.shader_obj);
579 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
Alex Deucherb70d6bb2010-08-06 21:36:58 -0400580
581done:
582 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
583 if (unlikely(r != 0))
584 return r;
585 r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
586 &rdev->r600_blit.shader_gpu_addr);
587 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
588 if (r) {
589 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
590 return r;
591 }
Dave Airlie53595332011-03-14 09:47:24 +1000592 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000593 return 0;
594}
595
596void r600_blit_fini(struct radeon_device *rdev)
597{
Jerome Glisse4c788672009-11-20 14:29:23 +0100598 int r;
599
Dave Airlie53595332011-03-14 09:47:24 +1000600 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse30d2d9a2010-01-13 10:29:27 +0100601 if (rdev->r600_blit.shader_obj == NULL)
602 return;
603 /* If we can't reserve the bo, unref should be enough to destroy
604 * it when it becomes idle.
605 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100606 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
Jerome Glisse30d2d9a2010-01-13 10:29:27 +0100607 if (!r) {
608 radeon_bo_unpin(rdev->r600_blit.shader_obj);
609 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
Jerome Glisse4c788672009-11-20 14:29:23 +0100610 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100611 radeon_bo_unref(&rdev->r600_blit.shader_obj);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000612}
613
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400614static int r600_vb_ib_get(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000615{
616 int r;
617 r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
618 if (r) {
619 DRM_ERROR("failed to get IB for vertex buffer\n");
620 return r;
621 }
622
623 rdev->r600_blit.vb_total = 64*1024;
624 rdev->r600_blit.vb_used = 0;
625 return 0;
626}
627
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400628static void r600_vb_ib_put(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000629{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000630 radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000631 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
632}
633
Ilija Hadzicb3530962011-10-12 23:29:42 -0400634static unsigned r600_blit_create_rect(unsigned num_gpu_pages,
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400635 int *width, int *height, int max_dim)
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400636{
637 unsigned max_pages;
Ilija Hadzicb3530962011-10-12 23:29:42 -0400638 unsigned pages = num_gpu_pages;
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400639 int w, h;
640
Ilija Hadzicb3530962011-10-12 23:29:42 -0400641 if (num_gpu_pages == 0) {
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400642 /* not supposed to be called with no pages, but just in case */
643 h = 0;
644 w = 0;
645 pages = 0;
646 WARN_ON(1);
647 } else {
648 int rect_order = 2;
649 h = RECT_UNIT_H;
Ilija Hadzicb3530962011-10-12 23:29:42 -0400650 while (num_gpu_pages / rect_order) {
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400651 h *= 2;
652 rect_order *= 4;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400653 if (h >= max_dim) {
654 h = max_dim;
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400655 break;
656 }
657 }
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400658 max_pages = (max_dim * h) / (RECT_UNIT_W * RECT_UNIT_H);
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400659 if (pages > max_pages)
660 pages = max_pages;
661 w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
662 w = (w / RECT_UNIT_W) * RECT_UNIT_W;
663 pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
664 BUG_ON(pages == 0);
665 }
666
667
668 DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
669
670 /* return width and height only of the caller wants it */
671 if (height)
672 *height = h;
673 if (width)
674 *width = w;
675
676 return pages;
677}
678
679
Ilija Hadzicb3530962011-10-12 23:29:42 -0400680int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000681{
682 int r;
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400683 int ring_size;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400684 int num_loops = 0;
685 int dwords_per_loop = rdev->r600_blit.ring_size_per_loop;
Dave Airlie7cbb3552009-09-17 16:11:31 +1000686
687 r = r600_vb_ib_get(rdev);
Jerome Glisseff82f052010-01-22 15:19:00 +0100688 if (r)
689 return r;
Alex Deucher1be34052009-09-11 12:02:03 -0400690
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400691 /* num loops */
Ilija Hadzicb3530962011-10-12 23:29:42 -0400692 while (num_gpu_pages) {
693 num_gpu_pages -=
694 r600_blit_create_rect(num_gpu_pages, NULL, NULL,
695 rdev->r600_blit.max_dim);
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400696 num_loops++;
697 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000698
Dave Airlie7cbb3552009-09-17 16:11:31 +1000699 /* calculate number of loops correctly */
700 ring_size = num_loops * dwords_per_loop;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400701 ring_size += rdev->r600_blit.ring_size_common;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000702 r = radeon_ring_lock(rdev, ring_size);
Jerome Glisseff82f052010-01-22 15:19:00 +0100703 if (r)
704 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000705
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400706 rdev->r600_blit.primitives.set_default_state(rdev);
707 rdev->r600_blit.primitives.set_shaders(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000708 return 0;
709}
710
711void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
712{
713 int r;
714
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000715 if (rdev->r600_blit.vb_ib)
716 r600_vb_ib_put(rdev);
717
718 if (fence)
719 r = radeon_fence_emit(rdev, fence);
720
721 radeon_ring_unlock_commit(rdev);
722}
723
724void r600_kms_blit_copy(struct radeon_device *rdev,
725 u64 src_gpu_addr, u64 dst_gpu_addr,
Ilija Hadzicb3530962011-10-12 23:29:42 -0400726 unsigned num_gpu_pages)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000727{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000728 u64 vb_gpu_addr;
729 u32 *vb;
730
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400731 DRM_DEBUG("emitting copy %16llx %16llx %d %d\n",
732 src_gpu_addr, dst_gpu_addr,
Ilija Hadzicb3530962011-10-12 23:29:42 -0400733 num_gpu_pages, rdev->r600_blit.vb_used);
Dave Airlieceeb5022009-10-12 13:54:10 +1000734 vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000735
Ilija Hadzicb3530962011-10-12 23:29:42 -0400736 while (num_gpu_pages) {
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400737 int w, h;
738 unsigned size_in_bytes;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400739 unsigned pages_per_loop =
Ilija Hadzicb3530962011-10-12 23:29:42 -0400740 r600_blit_create_rect(num_gpu_pages, &w, &h,
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400741 rdev->r600_blit.max_dim);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000742
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400743 size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
744 DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000745
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400746 if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
747 WARN_ON(1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000748 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000749
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400750 vb[0] = 0;
751 vb[1] = 0;
752 vb[2] = 0;
753 vb[3] = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000754
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400755 vb[4] = 0;
756 vb[5] = i2f(h);
757 vb[6] = 0;
758 vb[7] = i2f(h);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000759
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400760 vb[8] = i2f(w);
761 vb[9] = i2f(h);
762 vb[10] = i2f(w);
763 vb[11] = i2f(h);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000764
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400765 rdev->r600_blit.primitives.set_tex_resource(rdev, FMT_8_8_8_8,
Alex Deucher9bb77032011-10-22 10:07:09 -0400766 w, h, w, src_gpu_addr, size_in_bytes);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400767 rdev->r600_blit.primitives.set_render_target(rdev, COLOR_8_8_8_8,
768 w, h, dst_gpu_addr);
769 rdev->r600_blit.primitives.set_scissors(rdev, 0, 0, w, h);
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400770 vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400771 rdev->r600_blit.primitives.set_vtx_resource(rdev, vb_gpu_addr);
772 rdev->r600_blit.primitives.draw_auto(rdev);
773 rdev->r600_blit.primitives.cp_set_surface_sync(rdev,
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400774 PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
775 size_in_bytes, dst_gpu_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000776
Alex Deucher7dbf41d2011-05-17 05:09:43 -0400777 vb += 12;
778 rdev->r600_blit.vb_used += 4*12;
779 src_gpu_addr += size_in_bytes;
780 dst_gpu_addr += size_in_bytes;
Ilija Hadzicb3530962011-10-12 23:29:42 -0400781 num_gpu_pages -= pages_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000782 }
783}