blob: c7c14ae1935ff4c85b8259fe844ccd6d8a98941d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * cpufreq driver for Enhanced SpeedStep, as found in Intel's Pentium
3 * M (part of the Centrino chipset).
4 *
Jeremy Fitzhardinge491b07c2006-06-21 13:15:48 -07005 * Since the original Pentium M, most new Intel CPUs support Enhanced
6 * SpeedStep.
7 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * Despite the "SpeedStep" in the name, this is almost entirely unlike
9 * traditional SpeedStep.
10 *
11 * Modelled on speedstep.c
12 *
13 * Copyright (C) 2003 Jeremy Fitzhardinge <jeremy@goop.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
15
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/cpufreq.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080020#include <linux/sched.h> /* current */
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/delay.h>
22#include <linux/compiler.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/msr.h>
26#include <asm/processor.h>
27#include <asm/cpufeature.h>
Andi Kleenfa8031a2012-01-26 00:09:12 +010028#include <asm/cpu_device_id.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#define PFX "speedstep-centrino: "
Németh Márton8d592252008-10-09 14:59:17 +020031#define MAINTAINER "cpufreq@vger.kernel.org"
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Gary Hade8b9c6672006-11-10 11:20:47 -080033#define INTEL_MSR_RANGE (0xffff)
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35struct cpu_id
36{
37 __u8 x86; /* CPU family */
38 __u8 x86_model; /* model */
39 __u8 x86_mask; /* stepping */
40};
41
42enum {
43 CPU_BANIAS,
44 CPU_DOTHAN_A1,
45 CPU_DOTHAN_A2,
46 CPU_DOTHAN_B0,
Dave Jones82828642005-05-31 19:03:43 -070047 CPU_MP4HT_D0,
48 CPU_MP4HT_E0,
Linus Torvalds1da177e2005-04-16 15:20:36 -070049};
50
51static const struct cpu_id cpu_ids[] = {
52 [CPU_BANIAS] = { 6, 9, 5 },
53 [CPU_DOTHAN_A1] = { 6, 13, 1 },
54 [CPU_DOTHAN_A2] = { 6, 13, 2 },
55 [CPU_DOTHAN_B0] = { 6, 13, 6 },
Dave Jones82828642005-05-31 19:03:43 -070056 [CPU_MP4HT_D0] = {15, 3, 4 },
57 [CPU_MP4HT_E0] = {15, 4, 1 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070058};
Tobias Klauser38e548e2005-11-07 00:58:31 -080059#define N_IDS ARRAY_SIZE(cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61struct cpu_model
62{
63 const struct cpu_id *cpu_id;
64 const char *model_name;
65 unsigned max_freq; /* max clock in kHz */
66
67 struct cpufreq_frequency_table *op_points; /* clock/voltage pairs */
68};
Mike Travisc4762ab2008-07-18 18:11:34 -070069static int centrino_verify_cpu_id(const struct cpuinfo_x86 *c,
70 const struct cpu_id *x);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72/* Operating points for current CPU */
Mike Travisc4762ab2008-07-18 18:11:34 -070073static DEFINE_PER_CPU(struct cpu_model *, centrino_model);
74static DEFINE_PER_CPU(const struct cpu_id *, centrino_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76static struct cpufreq_driver centrino_driver;
77
78#ifdef CONFIG_X86_SPEEDSTEP_CENTRINO_TABLE
79
80/* Computes the correct form for IA32_PERF_CTL MSR for a particular
81 frequency/voltage operating point; frequency in MHz, volts in mV.
Viresh Kumar50701582013-03-30 16:25:15 +053082 This is stored as "driver_data" in the structure. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#define OP(mhz, mv) \
84 { \
85 .frequency = (mhz) * 1000, \
Viresh Kumar50701582013-03-30 16:25:15 +053086 .driver_data = (((mhz)/100) << 8) | ((mv - 700) / 16) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 }
88
89/*
90 * These voltage tables were derived from the Intel Pentium M
91 * datasheet, document 25261202.pdf, Table 5. I have verified they
92 * are consistent with my IBM ThinkPad X31, which has a 1.3GHz Pentium
93 * M.
94 */
95
96/* Ultra Low Voltage Intel Pentium M processor 900MHz (Banias) */
97static struct cpufreq_frequency_table banias_900[] =
98{
99 OP(600, 844),
100 OP(800, 988),
101 OP(900, 1004),
102 { .frequency = CPUFREQ_TABLE_END }
103};
104
105/* Ultra Low Voltage Intel Pentium M processor 1000MHz (Banias) */
106static struct cpufreq_frequency_table banias_1000[] =
107{
108 OP(600, 844),
109 OP(800, 972),
110 OP(900, 988),
111 OP(1000, 1004),
112 { .frequency = CPUFREQ_TABLE_END }
113};
114
115/* Low Voltage Intel Pentium M processor 1.10GHz (Banias) */
116static struct cpufreq_frequency_table banias_1100[] =
117{
118 OP( 600, 956),
119 OP( 800, 1020),
120 OP( 900, 1100),
121 OP(1000, 1164),
122 OP(1100, 1180),
123 { .frequency = CPUFREQ_TABLE_END }
124};
125
126
127/* Low Voltage Intel Pentium M processor 1.20GHz (Banias) */
128static struct cpufreq_frequency_table banias_1200[] =
129{
130 OP( 600, 956),
131 OP( 800, 1004),
132 OP( 900, 1020),
133 OP(1000, 1100),
134 OP(1100, 1164),
135 OP(1200, 1180),
136 { .frequency = CPUFREQ_TABLE_END }
137};
138
139/* Intel Pentium M processor 1.30GHz (Banias) */
140static struct cpufreq_frequency_table banias_1300[] =
141{
142 OP( 600, 956),
143 OP( 800, 1260),
144 OP(1000, 1292),
145 OP(1200, 1356),
146 OP(1300, 1388),
147 { .frequency = CPUFREQ_TABLE_END }
148};
149
150/* Intel Pentium M processor 1.40GHz (Banias) */
151static struct cpufreq_frequency_table banias_1400[] =
152{
153 OP( 600, 956),
154 OP( 800, 1180),
155 OP(1000, 1308),
156 OP(1200, 1436),
157 OP(1400, 1484),
158 { .frequency = CPUFREQ_TABLE_END }
159};
160
161/* Intel Pentium M processor 1.50GHz (Banias) */
162static struct cpufreq_frequency_table banias_1500[] =
163{
164 OP( 600, 956),
165 OP( 800, 1116),
166 OP(1000, 1228),
167 OP(1200, 1356),
168 OP(1400, 1452),
169 OP(1500, 1484),
170 { .frequency = CPUFREQ_TABLE_END }
171};
172
173/* Intel Pentium M processor 1.60GHz (Banias) */
174static struct cpufreq_frequency_table banias_1600[] =
175{
176 OP( 600, 956),
177 OP( 800, 1036),
178 OP(1000, 1164),
179 OP(1200, 1276),
180 OP(1400, 1420),
181 OP(1600, 1484),
182 { .frequency = CPUFREQ_TABLE_END }
183};
184
185/* Intel Pentium M processor 1.70GHz (Banias) */
186static struct cpufreq_frequency_table banias_1700[] =
187{
188 OP( 600, 956),
189 OP( 800, 1004),
190 OP(1000, 1116),
191 OP(1200, 1228),
192 OP(1400, 1308),
193 OP(1700, 1484),
194 { .frequency = CPUFREQ_TABLE_END }
195};
196#undef OP
197
198#define _BANIAS(cpuid, max, name) \
199{ .cpu_id = cpuid, \
200 .model_name = "Intel(R) Pentium(R) M processor " name "MHz", \
201 .max_freq = (max)*1000, \
202 .op_points = banias_##max, \
203}
204#define BANIAS(max) _BANIAS(&cpu_ids[CPU_BANIAS], max, #max)
205
206/* CPU models, their operating frequency range, and freq/voltage
207 operating points */
208static struct cpu_model models[] =
209{
210 _BANIAS(&cpu_ids[CPU_BANIAS], 900, " 900"),
211 BANIAS(1000),
212 BANIAS(1100),
213 BANIAS(1200),
214 BANIAS(1300),
215 BANIAS(1400),
216 BANIAS(1500),
217 BANIAS(1600),
218 BANIAS(1700),
219
220 /* NULL model_name is a wildcard */
221 { &cpu_ids[CPU_DOTHAN_A1], NULL, 0, NULL },
222 { &cpu_ids[CPU_DOTHAN_A2], NULL, 0, NULL },
223 { &cpu_ids[CPU_DOTHAN_B0], NULL, 0, NULL },
Dave Jones82828642005-05-31 19:03:43 -0700224 { &cpu_ids[CPU_MP4HT_D0], NULL, 0, NULL },
225 { &cpu_ids[CPU_MP4HT_E0], NULL, 0, NULL },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227 { NULL, }
228};
229#undef _BANIAS
230#undef BANIAS
231
232static int centrino_cpu_init_table(struct cpufreq_policy *policy)
233{
Mike Travis92cb7612007-10-19 20:35:04 +0200234 struct cpuinfo_x86 *cpu = &cpu_data(policy->cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 struct cpu_model *model;
236
237 for(model = models; model->cpu_id != NULL; model++)
238 if (centrino_verify_cpu_id(cpu, model->cpu_id) &&
239 (model->model_name == NULL ||
240 strcmp(cpu->x86_model_id, model->model_name) == 0))
241 break;
242
243 if (model->cpu_id == NULL) {
244 /* No match at all */
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200245 pr_debug("no support for CPU model \"%s\": "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 "send /proc/cpuinfo to " MAINTAINER "\n",
247 cpu->x86_model_id);
248 return -ENOENT;
249 }
250
251 if (model->op_points == NULL) {
252 /* Matched a non-match */
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200253 pr_debug("no table support for CPU model \"%s\"\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 cpu->x86_model_id);
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200255 pr_debug("try using the acpi-cpufreq driver\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 return -ENOENT;
257 }
258
Mike Travisc4762ab2008-07-18 18:11:34 -0700259 per_cpu(centrino_model, policy->cpu) = model;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200261 pr_debug("found \"%s\": max frequency: %dkHz\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 model->model_name, model->max_freq);
263
264 return 0;
265}
266
267#else
Mike Travisc4762ab2008-07-18 18:11:34 -0700268static inline int centrino_cpu_init_table(struct cpufreq_policy *policy)
269{
270 return -ENODEV;
271}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#endif /* CONFIG_X86_SPEEDSTEP_CENTRINO_TABLE */
273
Mike Travisc4762ab2008-07-18 18:11:34 -0700274static int centrino_verify_cpu_id(const struct cpuinfo_x86 *c,
275 const struct cpu_id *x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276{
277 if ((c->x86 == x->x86) &&
278 (c->x86_model == x->x86_model) &&
279 (c->x86_mask == x->x86_mask))
280 return 1;
281 return 0;
282}
283
284/* To be called only after centrino_model is initialized */
285static unsigned extract_clock(unsigned msr, unsigned int cpu, int failsafe)
286{
287 int i;
288
289 /*
290 * Extract clock in kHz from PERF_CTL value
291 * for centrino, as some DSDTs are buggy.
292 * Ideally, this can be done using the acpi_data structure.
293 */
Mike Travisc4762ab2008-07-18 18:11:34 -0700294 if ((per_cpu(centrino_cpu, cpu) == &cpu_ids[CPU_BANIAS]) ||
295 (per_cpu(centrino_cpu, cpu) == &cpu_ids[CPU_DOTHAN_A1]) ||
296 (per_cpu(centrino_cpu, cpu) == &cpu_ids[CPU_DOTHAN_B0])) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 msr = (msr >> 8) & 0xff;
298 return msr * 100000;
299 }
300
Mike Travisc4762ab2008-07-18 18:11:34 -0700301 if ((!per_cpu(centrino_model, cpu)) ||
302 (!per_cpu(centrino_model, cpu)->op_points))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 return 0;
304
305 msr &= 0xffff;
Mike Travisc4762ab2008-07-18 18:11:34 -0700306 for (i = 0;
307 per_cpu(centrino_model, cpu)->op_points[i].frequency
308 != CPUFREQ_TABLE_END;
309 i++) {
Viresh Kumar50701582013-03-30 16:25:15 +0530310 if (msr == per_cpu(centrino_model, cpu)->op_points[i].driver_data)
Mike Travisc4762ab2008-07-18 18:11:34 -0700311 return per_cpu(centrino_model, cpu)->
312 op_points[i].frequency;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 }
314 if (failsafe)
Mike Travisc4762ab2008-07-18 18:11:34 -0700315 return per_cpu(centrino_model, cpu)->op_points[i-1].frequency;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 else
317 return 0;
318}
319
320/* Return the current CPU frequency in kHz */
321static unsigned int get_cur_freq(unsigned int cpu)
322{
323 unsigned l, h;
324 unsigned clock_freq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Rusty Russelle3f996c2009-06-11 22:59:58 +0930326 rdmsr_on_cpu(cpu, MSR_IA32_PERF_STATUS, &l, &h);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 clock_freq = extract_clock(l, cpu, 0);
328
329 if (unlikely(clock_freq == 0)) {
330 /*
331 * On some CPUs, we can see transient MSR values (which are
332 * not present in _PSS), while CPU is doing some automatic
333 * P-state transition (like TM2). Get the last freq set
334 * in PERF_CTL.
335 */
Rusty Russelle3f996c2009-06-11 22:59:58 +0930336 rdmsr_on_cpu(cpu, MSR_IA32_PERF_CTL, &l, &h);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 clock_freq = extract_clock(l, cpu, 1);
338 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 return clock_freq;
340}
341
342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343static int centrino_cpu_init(struct cpufreq_policy *policy)
344{
Mike Travis92cb7612007-10-19 20:35:04 +0200345 struct cpuinfo_x86 *cpu = &cpu_data(policy->cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 unsigned freq;
347 unsigned l, h;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 int i;
349
350 /* Only Intel makes Enhanced Speedstep-capable CPUs */
Mike Travisc4762ab2008-07-18 18:11:34 -0700351 if (cpu->x86_vendor != X86_VENDOR_INTEL ||
352 !cpu_has(cpu, X86_FEATURE_EST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 return -ENODEV;
354
Dave Jones8ad54962006-02-28 00:37:44 -0500355 if (cpu_has(cpu, X86_FEATURE_CONSTANT_TSC))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 centrino_driver.flags |= CPUFREQ_CONST_LOOPS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Adrian Bunk68485692007-07-08 23:39:14 +0200358 if (policy->cpu != 0)
359 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Adrian Bunk68485692007-07-08 23:39:14 +0200361 for (i = 0; i < N_IDS; i++)
362 if (centrino_verify_cpu_id(cpu, &cpu_ids[i]))
363 break;
Venkatesh Pallipadif914be72005-08-29 13:54:55 -0700364
Adrian Bunk68485692007-07-08 23:39:14 +0200365 if (i != N_IDS)
Mike Travisc4762ab2008-07-18 18:11:34 -0700366 per_cpu(centrino_cpu, policy->cpu) = &cpu_ids[i];
Venkatesh Pallipadif914be72005-08-29 13:54:55 -0700367
Mike Travisc4762ab2008-07-18 18:11:34 -0700368 if (!per_cpu(centrino_cpu, policy->cpu)) {
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200369 pr_debug("found unsupported CPU with "
Adrian Bunk68485692007-07-08 23:39:14 +0200370 "Enhanced SpeedStep: send /proc/cpuinfo to "
371 MAINTAINER "\n");
372 return -ENODEV;
373 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Adrian Bunk68485692007-07-08 23:39:14 +0200375 if (centrino_cpu_init_table(policy)) {
376 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 }
378
379 /* Check to see if Enhanced SpeedStep is enabled, and try to
380 enable it if not. */
381 rdmsr(MSR_IA32_MISC_ENABLE, l, h);
382
Vegard Nossumecab22a2009-02-20 11:56:38 +0100383 if (!(l & MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP)) {
384 l |= MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP;
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200385 pr_debug("trying to enable Enhanced SpeedStep (%x)\n", l);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 wrmsr(MSR_IA32_MISC_ENABLE, l, h);
387
388 /* check to see if it stuck */
389 rdmsr(MSR_IA32_MISC_ENABLE, l, h);
Vegard Nossumecab22a2009-02-20 11:56:38 +0100390 if (!(l & MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP)) {
Mike Travisc4762ab2008-07-18 18:11:34 -0700391 printk(KERN_INFO PFX
392 "couldn't enable Enhanced SpeedStep\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 return -ENODEV;
394 }
395 }
396
397 freq = get_cur_freq(policy->cpu);
Mike Travisc4762ab2008-07-18 18:11:34 -0700398 policy->cpuinfo.transition_latency = 10000;
399 /* 10uS transition latency */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 policy->cur = freq;
401
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200402 pr_debug("centrino_cpu_init: cur=%dkHz\n", policy->cur);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Viresh Kumar5f3a2d32013-09-16 18:56:38 +0530404 return cpufreq_table_validate_and_show(policy,
Mike Travisc4762ab2008-07-18 18:11:34 -0700405 per_cpu(centrino_model, policy->cpu)->op_points);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406}
407
408static int centrino_cpu_exit(struct cpufreq_policy *policy)
409{
410 unsigned int cpu = policy->cpu;
411
Mike Travisc4762ab2008-07-18 18:11:34 -0700412 if (!per_cpu(centrino_model, cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 return -ENODEV;
414
415 cpufreq_frequency_table_put_attr(cpu);
416
Mike Travisc4762ab2008-07-18 18:11:34 -0700417 per_cpu(centrino_model, cpu) = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 return 0;
420}
421
422/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 * centrino_setpolicy - set a new CPUFreq policy
424 * @policy: new policy
425 * @target_freq: the target frequency
Mike Travisc4762ab2008-07-18 18:11:34 -0700426 * @relation: how that frequency relates to achieved frequency
427 * (CPUFREQ_RELATION_L or CPUFREQ_RELATION_H)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 *
429 * Sets a new CPUFreq policy.
430 */
431static int centrino_target (struct cpufreq_policy *policy,
432 unsigned int target_freq,
433 unsigned int relation)
434{
435 unsigned int newstate = 0;
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500436 unsigned int msr, oldmsr = 0, h = 0, cpu = policy->cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 struct cpufreq_freqs freqs;
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500438 int retval = 0;
Viresh Kumarb43a7ff2013-03-24 11:56:43 +0530439 unsigned int j, first_cpu, tmp;
Rusty Russelle3f996c2009-06-11 22:59:58 +0930440 cpumask_var_t covered_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Rusty Russelle3f996c2009-06-11 22:59:58 +0930442 if (unlikely(!zalloc_cpumask_var(&covered_cpus, GFP_KERNEL)))
Mike Traviseb53fac2008-07-15 14:14:37 -0700443 return -ENOMEM;
444
Mike Travisc4762ab2008-07-18 18:11:34 -0700445 if (unlikely(per_cpu(centrino_model, cpu) == NULL)) {
Mike Traviseb53fac2008-07-15 14:14:37 -0700446 retval = -ENODEV;
447 goto out;
448 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500450 if (unlikely(cpufreq_frequency_table_target(policy,
Mike Travisc4762ab2008-07-18 18:11:34 -0700451 per_cpu(centrino_model, cpu)->op_points,
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500452 target_freq,
453 relation,
454 &newstate))) {
Mike Traviseb53fac2008-07-15 14:14:37 -0700455 retval = -EINVAL;
456 goto out;
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500457 }
458
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500459 first_cpu = 1;
Rusty Russell835481d2009-01-04 05:18:06 -0800460 for_each_cpu(j, policy->cpus) {
Rusty Russelle3f996c2009-06-11 22:59:58 +0930461 int good_cpu;
Rusty Russell9963d1a2008-11-21 21:07:16 +1030462
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500463 /*
464 * Support for SMP systems.
465 * Make sure we are running on CPU that wants to change freq
466 */
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500467 if (policy->shared_type == CPUFREQ_SHARED_TYPE_ANY)
Rusty Russelle3f996c2009-06-11 22:59:58 +0930468 good_cpu = cpumask_any_and(policy->cpus,
469 cpu_online_mask);
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500470 else
Rusty Russelle3f996c2009-06-11 22:59:58 +0930471 good_cpu = j;
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500472
Rusty Russelle3f996c2009-06-11 22:59:58 +0930473 if (good_cpu >= nr_cpu_ids) {
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200474 pr_debug("couldn't limit to CPUs in this domain\n");
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500475 retval = -EAGAIN;
476 if (first_cpu) {
477 /* We haven't started the transition yet. */
Rusty Russelle3f996c2009-06-11 22:59:58 +0930478 goto out;
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500479 }
480 break;
481 }
482
Viresh Kumar50701582013-03-30 16:25:15 +0530483 msr = per_cpu(centrino_model, cpu)->op_points[newstate].driver_data;
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500484
485 if (first_cpu) {
Rusty Russelle3f996c2009-06-11 22:59:58 +0930486 rdmsr_on_cpu(good_cpu, MSR_IA32_PERF_CTL, &oldmsr, &h);
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500487 if (msr == (oldmsr & 0xffff)) {
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200488 pr_debug("no change needed - msr was and needs "
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500489 "to be %x\n", oldmsr);
490 retval = 0;
Rusty Russelle3f996c2009-06-11 22:59:58 +0930491 goto out;
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500492 }
493
494 freqs.old = extract_clock(oldmsr, cpu, 0);
495 freqs.new = extract_clock(msr, cpu, 0);
496
Dominik Brodowski2d06d8c2011-03-27 15:04:46 +0200497 pr_debug("target=%dkHz old=%d new=%d msr=%04x\n",
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500498 target_freq, freqs.old, freqs.new, msr);
499
Viresh Kumarb43a7ff2013-03-24 11:56:43 +0530500 cpufreq_notify_transition(policy, &freqs,
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500501 CPUFREQ_PRECHANGE);
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500502
503 first_cpu = 0;
504 /* all but 16 LSB are reserved, treat them with care */
505 oldmsr &= ~0xffff;
506 msr &= 0xffff;
507 oldmsr |= msr;
508 }
509
Rusty Russelle3f996c2009-06-11 22:59:58 +0930510 wrmsr_on_cpu(good_cpu, MSR_IA32_PERF_CTL, oldmsr, h);
511 if (policy->shared_type == CPUFREQ_SHARED_TYPE_ANY)
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500512 break;
513
Rusty Russelle3f996c2009-06-11 22:59:58 +0930514 cpumask_set_cpu(j, covered_cpus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 }
516
Viresh Kumarb43a7ff2013-03-24 11:56:43 +0530517 cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500519 if (unlikely(retval)) {
520 /*
521 * We have failed halfway through the frequency change.
522 * We have sent callbacks to policy->cpus and
523 * MSRs have already been written on coverd_cpus.
524 * Best effort undo..
525 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Rusty Russelle3f996c2009-06-11 22:59:58 +0930527 for_each_cpu(j, covered_cpus)
528 wrmsr_on_cpu(j, MSR_IA32_PERF_CTL, oldmsr, h);
Venkatesh Pallipadic52851b2005-12-14 15:05:00 -0500529
530 tmp = freqs.new;
531 freqs.new = freqs.old;
532 freqs.old = tmp;
Viresh Kumarb43a7ff2013-03-24 11:56:43 +0530533 cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
534 cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 }
Mike Traviseb53fac2008-07-15 14:14:37 -0700536 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
Mike Traviseb53fac2008-07-15 14:14:37 -0700538out:
Rusty Russell5cb05352009-01-04 05:18:05 -0800539 free_cpumask_var(covered_cpus);
Mike Traviseb53fac2008-07-15 14:14:37 -0700540 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541}
542
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543static struct cpufreq_driver centrino_driver = {
544 .name = "centrino", /* should be speedstep-centrino,
545 but there's a 16 char limit */
546 .init = centrino_cpu_init,
547 .exit = centrino_cpu_exit,
Viresh Kumar3be13942013-10-03 20:28:28 +0530548 .verify = cpufreq_generic_frequency_table_verify,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 .target = centrino_target,
550 .get = get_cur_freq,
Viresh Kumar3be13942013-10-03 20:28:28 +0530551 .attr = cpufreq_generic_attr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552};
553
Andi Kleenfa8031a2012-01-26 00:09:12 +0100554/*
555 * This doesn't replace the detailed checks above because
556 * the generic CPU IDs don't have a way to match for steppings
557 * or ASCII model IDs.
558 */
559static const struct x86_cpu_id centrino_ids[] = {
560 { X86_VENDOR_INTEL, 6, 9, X86_FEATURE_EST },
561 { X86_VENDOR_INTEL, 6, 13, X86_FEATURE_EST },
562 { X86_VENDOR_INTEL, 6, 13, X86_FEATURE_EST },
563 { X86_VENDOR_INTEL, 6, 13, X86_FEATURE_EST },
564 { X86_VENDOR_INTEL, 15, 3, X86_FEATURE_EST },
565 { X86_VENDOR_INTEL, 15, 4, X86_FEATURE_EST },
566 {}
567};
568#if 0
569/* Autoload or not? Do not for now. */
570MODULE_DEVICE_TABLE(x86cpu, centrino_ids);
571#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573/**
574 * centrino_init - initializes the Enhanced SpeedStep CPUFreq driver
575 *
576 * Initializes the Enhanced SpeedStep support. Returns -ENODEV on
577 * unsupported devices, -ENOENT if there's no voltage table for this
578 * particular CPU model, -EINVAL on problems during initiatization,
579 * and zero on success.
580 *
581 * This is quite picky. Not only does the CPU have to advertise the
582 * "est" flag in the cpuid capability flags, we look for a specific
583 * CPU model and stepping, and we need to have the exact model name in
584 * our voltage tables. That is, be paranoid about not releasing
585 * someone's valuable magic smoke.
586 */
587static int __init centrino_init(void)
588{
Andi Kleenfa8031a2012-01-26 00:09:12 +0100589 if (!x86_match_cpu(centrino_ids))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 return cpufreq_register_driver(&centrino_driver);
592}
593
594static void __exit centrino_exit(void)
595{
596 cpufreq_unregister_driver(&centrino_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597}
598
599MODULE_AUTHOR ("Jeremy Fitzhardinge <jeremy@goop.org>");
600MODULE_DESCRIPTION ("Enhanced SpeedStep driver for Intel Pentium M processors.");
601MODULE_LICENSE ("GPL");
602
603late_initcall(centrino_init);
604module_exit(centrino_exit);