blob: 5039fbc88254eabd570e9da6d50d51ed0cff8240 [file] [log] [blame]
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001/*
2 * Renesas SuperH DMA Engine support
3 *
4 * base is drivers/dma/flsdma.c
5 *
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +02006 * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00007 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
8 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
9 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * - DMA of SuperH does not have Hardware DMA chain mode.
17 * - MAX DMA size is 16MB.
18 *
19 */
20
21#include <linux/init.h>
22#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000024#include <linux/interrupt.h>
25#include <linux/dmaengine.h>
26#include <linux/delay.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000027#include <linux/platform_device.h>
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +000028#include <linux/pm_runtime.h>
Magnus Dammb2623a62010-03-19 04:47:10 +000029#include <linux/sh_dma.h>
Paul Mundt03aa18f2010-12-17 19:16:10 +090030#include <linux/notifier.h>
31#include <linux/kdebug.h>
32#include <linux/spinlock.h>
33#include <linux/rculist.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000034
Guennadi Liakhovetskie95be942012-07-02 22:30:53 +020035#include "../dmaengine.h"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000036#include "shdma.h"
37
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020038#define SH_DMAE_DRV_NAME "sh-dma-engine"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000039
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +000040/* Default MEMCPY transfer size = 2^2 = 4 bytes */
41#define LOG2_DEFAULT_XFER_SIZE 2
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020042#define SH_DMA_SLAVE_NUMBER 256
43#define SH_DMA_TCR_MAX (16 * 1024 * 1024 - 1)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000044
Paul Mundt03aa18f2010-12-17 19:16:10 +090045/*
46 * Used for write-side mutual exclusion for the global device list,
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +000047 * read-side synchronization by way of RCU, and per-controller data.
Paul Mundt03aa18f2010-12-17 19:16:10 +090048 */
49static DEFINE_SPINLOCK(sh_dmae_lock);
50static LIST_HEAD(sh_dmae_devices);
51
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010052static void chclr_write(struct sh_dmae_chan *sh_dc, u32 data)
53{
54 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
55
56 __raw_writel(data, shdev->chan_reg +
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020057 shdev->pdata->channel[sh_dc->shdma_chan.id].chclr_offset);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010058}
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -070059
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000060static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
61{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000062 __raw_writel(data, sh_dc->base + reg / sizeof(u32));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000063}
64
65static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
66{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000067 return __raw_readl(sh_dc->base + reg / sizeof(u32));
68}
69
70static u16 dmaor_read(struct sh_dmae_device *shdev)
71{
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000072 u32 __iomem *addr = shdev->chan_reg + DMAOR / sizeof(u32);
73
74 if (shdev->pdata->dmaor_is_32bit)
75 return __raw_readl(addr);
76 else
77 return __raw_readw(addr);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000078}
79
80static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
81{
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000082 u32 __iomem *addr = shdev->chan_reg + DMAOR / sizeof(u32);
83
84 if (shdev->pdata->dmaor_is_32bit)
85 __raw_writel(data, addr);
86 else
87 __raw_writew(data, addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000088}
89
Kuninori Morimoto5899a722011-06-17 08:20:40 +000090static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data)
91{
92 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
93
94 __raw_writel(data, sh_dc->base + shdev->chcr_offset / sizeof(u32));
95}
96
97static u32 chcr_read(struct sh_dmae_chan *sh_dc)
98{
99 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
100
101 return __raw_readl(sh_dc->base + shdev->chcr_offset / sizeof(u32));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000102}
103
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000104/*
105 * Reset DMA controller
106 *
107 * SH7780 has two DMAOR register
108 */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000109static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000110{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000111 unsigned short dmaor;
112 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000113
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000114 spin_lock_irqsave(&sh_dmae_lock, flags);
115
116 dmaor = dmaor_read(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000117 dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000118
119 spin_unlock_irqrestore(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000120}
121
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000122static int sh_dmae_rst(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000123{
124 unsigned short dmaor;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000125 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000126
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000127 spin_lock_irqsave(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000128
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000129 dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME);
130
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100131 if (shdev->pdata->chclr_present) {
132 int i;
133 for (i = 0; i < shdev->pdata->channel_num; i++) {
134 struct sh_dmae_chan *sh_chan = shdev->chan[i];
135 if (sh_chan)
136 chclr_write(sh_chan, 0);
137 }
138 }
139
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000140 dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init);
141
142 dmaor = dmaor_read(shdev);
143
144 spin_unlock_irqrestore(&sh_dmae_lock, flags);
145
146 if (dmaor & (DMAOR_AE | DMAOR_NMIF)) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200147 dev_warn(shdev->shdma_dev.dma_dev.dev, "Can't initialize DMAOR.\n");
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000148 return -EIO;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000149 }
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100150 if (shdev->pdata->dmaor_init & ~dmaor)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200151 dev_warn(shdev->shdma_dev.dma_dev.dev,
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100152 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
153 dmaor, shdev->pdata->dmaor_init);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000154 return 0;
155}
156
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000157static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000158{
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000159 u32 chcr = chcr_read(sh_chan);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000160
161 if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
162 return true; /* working */
163
164 return false; /* waiting */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000165}
166
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000167static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000168{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000169 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000170 struct sh_dmae_pdata *pdata = shdev->pdata;
171 int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
172 ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
Guennadi Liakhovetski623b4ac2010-02-03 14:44:12 +0000173
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000174 if (cnt >= pdata->ts_shift_num)
175 cnt = 0;
176
177 return pdata->ts_shift[cnt];
178}
179
180static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
181{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000182 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000183 struct sh_dmae_pdata *pdata = shdev->pdata;
184 int i;
185
186 for (i = 0; i < pdata->ts_shift_num; i++)
187 if (pdata->ts_shift[i] == l2size)
188 break;
189
190 if (i == pdata->ts_shift_num)
191 i = 0;
192
193 return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
194 ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000195}
196
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700197static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000198{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700199 sh_dmae_writel(sh_chan, hw->sar, SAR);
200 sh_dmae_writel(sh_chan, hw->dar, DAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000201 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000202}
203
204static void dmae_start(struct sh_dmae_chan *sh_chan)
205{
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000206 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000207 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000208
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000209 if (shdev->pdata->needs_tend_set)
210 sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND);
211
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000212 chcr |= CHCR_DE | shdev->chcr_ie_bit;
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000213 chcr_write(sh_chan, chcr & ~CHCR_TE);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000214}
215
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000216static void dmae_init(struct sh_dmae_chan *sh_chan)
217{
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000218 /*
219 * Default configuration for dual address memory-memory transfer.
220 * 0x400 represents auto-request.
221 */
222 u32 chcr = DM_INC | SM_INC | 0x400 | log2size_to_chcr(sh_chan,
223 LOG2_DEFAULT_XFER_SIZE);
224 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000225 chcr_write(sh_chan, chcr);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000226}
227
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000228static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
229{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000230 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000231 if (dmae_is_busy(sh_chan))
232 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000233
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000234 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000235 chcr_write(sh_chan, val);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000236
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000237 return 0;
238}
239
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000240static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
241{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000242 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000243 struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200244 const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->shdma_chan.id];
Magnus Damm26fc02a2011-05-24 10:31:12 +0000245 u16 __iomem *addr = shdev->dmars;
Kuninori Morimoto090b9182011-06-16 05:08:28 +0000246 unsigned int shift = chan_pdata->dmars_bit;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000247
248 if (dmae_is_busy(sh_chan))
249 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000250
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000251 if (pdata->no_dmars)
252 return 0;
253
Magnus Damm26fc02a2011-05-24 10:31:12 +0000254 /* in the case of a missing DMARS resource use first memory window */
255 if (!addr)
256 addr = (u16 __iomem *)shdev->chan_reg;
257 addr += chan_pdata->dmars / sizeof(u16);
258
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000259 __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
260 addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000261
262 return 0;
263}
264
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200265static void sh_dmae_start_xfer(struct shdma_chan *schan,
266 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000267{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200268 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
269 shdma_chan);
270 struct sh_dmae_desc *sh_desc = container_of(sdesc,
271 struct sh_dmae_desc, shdma_desc);
272 dev_dbg(sh_chan->shdma_chan.dev, "Queue #%d to %d: %u@%x -> %x\n",
273 sdesc->async_tx.cookie, sh_chan->shdma_chan.id,
274 sh_desc->hw.tcr, sh_desc->hw.sar, sh_desc->hw.dar);
275 /* Get the ld start address from ld_queue */
276 dmae_set_reg(sh_chan, &sh_desc->hw);
277 dmae_start(sh_chan);
278}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000279
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200280static bool sh_dmae_channel_busy(struct shdma_chan *schan)
281{
282 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
283 shdma_chan);
284 return dmae_is_busy(sh_chan);
285}
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200286
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200287static void sh_dmae_setup_xfer(struct shdma_chan *schan,
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200288 int slave_id)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200289{
290 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
291 shdma_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000292
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200293 if (slave_id >= 0) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200294 const struct sh_dmae_slave_config *cfg =
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200295 sh_chan->config;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000296
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200297 dmae_set_dmars(sh_chan, cfg->mid_rid);
298 dmae_set_chcr(sh_chan, cfg->chcr);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100299 } else {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200300 dmae_init(sh_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200301 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000302}
303
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200304/*
305 * Find a slave channel configuration from the contoller list by either a slave
306 * ID in the non-DT case, or by a MID/RID value in the DT case
307 */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200308static const struct sh_dmae_slave_config *dmae_find_slave(
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200309 struct sh_dmae_chan *sh_chan, int match)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000310{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000311 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000312 struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200313 const struct sh_dmae_slave_config *cfg;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000314 int i;
315
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200316 if (!sh_chan->shdma_chan.dev->of_node) {
317 if (match >= SH_DMA_SLAVE_NUMBER)
318 return NULL;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000319
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200320 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
321 if (cfg->slave_id == match)
322 return cfg;
323 } else {
324 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
325 if (cfg->mid_rid == match) {
326 sh_chan->shdma_chan.slave_id = cfg->slave_id;
327 return cfg;
328 }
329 }
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000330
331 return NULL;
332}
333
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200334static int sh_dmae_set_slave(struct shdma_chan *schan,
Guennadi Liakhovetski1ff8df42012-07-05 12:29:42 +0200335 int slave_id, bool try)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000336{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200337 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
338 shdma_chan);
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200339 const struct sh_dmae_slave_config *cfg = dmae_find_slave(sh_chan, slave_id);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200340 if (!cfg)
Guennadi Liakhovetski7c1119b2012-11-28 06:49:47 +0000341 return -ENXIO;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000342
Guennadi Liakhovetski1ff8df42012-07-05 12:29:42 +0200343 if (!try)
344 sh_chan->config = cfg;
Linus Walleijc3635c72010-03-26 16:44:01 -0700345
346 return 0;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000347}
348
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200349static void dmae_halt(struct sh_dmae_chan *sh_chan)
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700350{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200351 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
352 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000353
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200354 chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit);
355 chcr_write(sh_chan, chcr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000356}
357
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200358static int sh_dmae_desc_setup(struct shdma_chan *schan,
359 struct shdma_desc *sdesc,
360 dma_addr_t src, dma_addr_t dst, size_t *len)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000361{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200362 struct sh_dmae_desc *sh_desc = container_of(sdesc,
363 struct sh_dmae_desc, shdma_desc);
364
365 if (*len > schan->max_xfer_len)
366 *len = schan->max_xfer_len;
367
368 sh_desc->hw.sar = src;
369 sh_desc->hw.dar = dst;
370 sh_desc->hw.tcr = *len;
371
372 return 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000373}
374
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200375static void sh_dmae_halt(struct shdma_chan *schan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000376{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200377 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
378 shdma_chan);
379 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000380}
381
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200382static bool sh_dmae_chan_irq(struct shdma_chan *schan, int irq)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000383{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200384 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
385 shdma_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200386
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200387 if (!(chcr_read(sh_chan) & CHCR_TE))
388 return false;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000389
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200390 /* DMA stop */
391 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000392
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200393 return true;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000394}
395
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200396static size_t sh_dmae_get_partial(struct shdma_chan *schan,
397 struct shdma_desc *sdesc)
398{
399 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
400 shdma_chan);
401 struct sh_dmae_desc *sh_desc = container_of(sdesc,
402 struct sh_dmae_desc, shdma_desc);
Kuninori Morimoto3c4d9272013-07-23 23:12:41 -0700403 return sh_desc->hw.tcr -
404 (sh_dmae_readl(sh_chan, TCR) << sh_chan->xmit_shift);
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200405}
406
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000407/* Called from error IRQ or NMI */
408static bool sh_dmae_reset(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000409{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200410 bool ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000411
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000412 /* halt the dma controller */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000413 sh_dmae_ctl_stop(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000414
415 /* We cannot detect, which channel caused the error, have to reset all */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200416 ret = shdma_reset(&shdev->shdma_dev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900417
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000418 sh_dmae_rst(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000419
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200420 return ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000421}
Paul Mundt03aa18f2010-12-17 19:16:10 +0900422
423static irqreturn_t sh_dmae_err(int irq, void *data)
424{
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000425 struct sh_dmae_device *shdev = data;
426
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000427 if (!(dmaor_read(shdev) & DMAOR_AE))
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000428 return IRQ_NONE;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000429
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200430 sh_dmae_reset(shdev);
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000431 return IRQ_HANDLED;
Paul Mundt03aa18f2010-12-17 19:16:10 +0900432}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000433
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200434static bool sh_dmae_desc_completed(struct shdma_chan *schan,
435 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000436{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200437 struct sh_dmae_chan *sh_chan = container_of(schan,
438 struct sh_dmae_chan, shdma_chan);
439 struct sh_dmae_desc *sh_desc = container_of(sdesc,
440 struct sh_dmae_desc, shdma_desc);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000441 u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000442 u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100443
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200444 return (sdesc->direction == DMA_DEV_TO_MEM &&
445 (sh_desc->hw.dar + sh_desc->hw.tcr) == dar_buf) ||
446 (sdesc->direction != DMA_DEV_TO_MEM &&
447 (sh_desc->hw.sar + sh_desc->hw.tcr) == sar_buf);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000448}
449
Paul Mundt03aa18f2010-12-17 19:16:10 +0900450static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev)
451{
Paul Mundt03aa18f2010-12-17 19:16:10 +0900452 /* Fast path out if NMIF is not asserted for this controller */
453 if ((dmaor_read(shdev) & DMAOR_NMIF) == 0)
454 return false;
455
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000456 return sh_dmae_reset(shdev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900457}
458
459static int sh_dmae_nmi_handler(struct notifier_block *self,
460 unsigned long cmd, void *data)
461{
462 struct sh_dmae_device *shdev;
463 int ret = NOTIFY_DONE;
464 bool triggered;
465
466 /*
467 * Only concern ourselves with NMI events.
468 *
469 * Normally we would check the die chain value, but as this needs
470 * to be architecture independent, check for NMI context instead.
471 */
472 if (!in_nmi())
473 return NOTIFY_DONE;
474
475 rcu_read_lock();
476 list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) {
477 /*
478 * Only stop if one of the controllers has NMIF asserted,
479 * we do not want to interfere with regular address error
480 * handling or NMI events that don't concern the DMACs.
481 */
482 triggered = sh_dmae_nmi_notify(shdev);
483 if (triggered == true)
484 ret = NOTIFY_OK;
485 }
486 rcu_read_unlock();
487
488 return ret;
489}
490
491static struct notifier_block sh_dmae_nmi_notifier __read_mostly = {
492 .notifier_call = sh_dmae_nmi_handler,
493
494 /* Run before NMI debug handler and KGDB */
495 .priority = 1,
496};
497
Bill Pemberton463a1f82012-11-19 13:22:55 -0500498static int sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000499 int irq, unsigned long flags)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000500{
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000501 const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200502 struct shdma_dev *sdev = &shdev->shdma_dev;
503 struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
504 struct sh_dmae_chan *sh_chan;
505 struct shdma_chan *schan;
506 int err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000507
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200508 sh_chan = kzalloc(sizeof(struct sh_dmae_chan), GFP_KERNEL);
509 if (!sh_chan) {
510 dev_err(sdev->dma_dev.dev,
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100511 "No free memory for allocating dma channels!\n");
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000512 return -ENOMEM;
513 }
514
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200515 schan = &sh_chan->shdma_chan;
516 schan->max_xfer_len = SH_DMA_TCR_MAX + 1;
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200517
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200518 shdma_chan_probe(sdev, schan, id);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000519
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200520 sh_chan->base = shdev->chan_reg + chan_pdata->offset / sizeof(u32);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000521
522 /* set up channel irq */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200523 if (pdev->id >= 0)
524 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
525 "sh-dmae%d.%d", pdev->id, id);
526 else
527 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
528 "sh-dma%d", id);
529
530 err = shdma_request_irq(schan, irq, flags, sh_chan->dev_id);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000531 if (err) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200532 dev_err(sdev->dma_dev.dev,
533 "DMA channel %d request_irq error %d\n",
534 id, err);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000535 goto err_no_irq;
536 }
537
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200538 shdev->chan[id] = sh_chan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000539 return 0;
540
541err_no_irq:
542 /* remove from dmaengine device node */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200543 shdma_chan_remove(schan);
544 kfree(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000545 return err;
546}
547
548static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
549{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200550 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
551 struct shdma_chan *schan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000552 int i;
553
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200554 shdma_for_each_chan(schan, &shdev->shdma_dev, i) {
555 struct sh_dmae_chan *sh_chan = container_of(schan,
556 struct sh_dmae_chan, shdma_chan);
557 BUG_ON(!schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000558
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200559 shdma_free_irq(&sh_chan->shdma_chan);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000560
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200561 shdma_chan_remove(schan);
562 kfree(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000563 }
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200564 dma_dev->chancnt = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000565}
566
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200567static void sh_dmae_shutdown(struct platform_device *pdev)
568{
569 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
570 sh_dmae_ctl_stop(shdev);
571}
572
573static int sh_dmae_runtime_suspend(struct device *dev)
574{
575 return 0;
576}
577
578static int sh_dmae_runtime_resume(struct device *dev)
579{
580 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
581
582 return sh_dmae_rst(shdev);
583}
584
585#ifdef CONFIG_PM
586static int sh_dmae_suspend(struct device *dev)
587{
588 return 0;
589}
590
591static int sh_dmae_resume(struct device *dev)
592{
593 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
594 int i, ret;
595
596 ret = sh_dmae_rst(shdev);
597 if (ret < 0)
598 dev_err(dev, "Failed to reset!\n");
599
600 for (i = 0; i < shdev->pdata->channel_num; i++) {
601 struct sh_dmae_chan *sh_chan = shdev->chan[i];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200602
603 if (!sh_chan->shdma_chan.desc_num)
604 continue;
605
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200606 if (sh_chan->shdma_chan.slave_id >= 0) {
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200607 const struct sh_dmae_slave_config *cfg = sh_chan->config;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200608 dmae_set_dmars(sh_chan, cfg->mid_rid);
609 dmae_set_chcr(sh_chan, cfg->chcr);
610 } else {
611 dmae_init(sh_chan);
612 }
613 }
614
615 return 0;
616}
617#else
618#define sh_dmae_suspend NULL
619#define sh_dmae_resume NULL
620#endif
621
622const struct dev_pm_ops sh_dmae_pm = {
623 .suspend = sh_dmae_suspend,
624 .resume = sh_dmae_resume,
625 .runtime_suspend = sh_dmae_runtime_suspend,
626 .runtime_resume = sh_dmae_runtime_resume,
627};
628
629static dma_addr_t sh_dmae_slave_addr(struct shdma_chan *schan)
630{
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200631 struct sh_dmae_chan *sh_chan = container_of(schan,
632 struct sh_dmae_chan, shdma_chan);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200633
634 /*
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200635 * Implicit BUG_ON(!sh_chan->config)
636 * This is an exclusive slave DMA operation, may only be called after a
637 * successful slave configuration.
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200638 */
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200639 return sh_chan->config->addr;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200640}
641
642static struct shdma_desc *sh_dmae_embedded_desc(void *buf, int i)
643{
644 return &((struct sh_dmae_desc *)buf)[i].shdma_desc;
645}
646
647static const struct shdma_ops sh_dmae_shdma_ops = {
648 .desc_completed = sh_dmae_desc_completed,
649 .halt_channel = sh_dmae_halt,
650 .channel_busy = sh_dmae_channel_busy,
651 .slave_addr = sh_dmae_slave_addr,
652 .desc_setup = sh_dmae_desc_setup,
653 .set_slave = sh_dmae_set_slave,
654 .setup_xfer = sh_dmae_setup_xfer,
655 .start_xfer = sh_dmae_start_xfer,
656 .embedded_desc = sh_dmae_embedded_desc,
657 .chan_irq = sh_dmae_chan_irq,
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200658 .get_partial = sh_dmae_get_partial,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200659};
660
Bill Pemberton463a1f82012-11-19 13:22:55 -0500661static int sh_dmae_probe(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000662{
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000663 struct sh_dmae_pdata *pdata = pdev->dev.platform_data;
664 unsigned long irqflags = IRQF_DISABLED,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200665 chan_flag[SH_DMAE_MAX_CHANNELS] = {};
666 int errirq, chan_irq[SH_DMAE_MAX_CHANNELS];
Magnus Damm300e5f92011-05-24 10:31:20 +0000667 int err, i, irq_cnt = 0, irqres = 0, irq_cap = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000668 struct sh_dmae_device *shdev;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200669 struct dma_device *dma_dev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000670 struct resource *chan, *dmars, *errirq_res, *chanirq_res;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000671
Dan Williams56adf7e2009-11-22 12:10:10 -0700672 /* get platform data */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000673 if (!pdata || !pdata->channel_num)
Dan Williams56adf7e2009-11-22 12:10:10 -0700674 return -ENODEV;
675
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000676 chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Damm26fc02a2011-05-24 10:31:12 +0000677 /* DMARS area is optional */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000678 dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
679 /*
680 * IRQ resources:
681 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
682 * the error IRQ, in which case it is the only IRQ in this resource:
683 * start == end. If it is the only IRQ resource, all channels also
684 * use the same IRQ.
685 * 2. DMA channel IRQ resources can be specified one per resource or in
686 * ranges (start != end)
687 * 3. iff all events (channels and, optionally, error) on this
688 * controller use the same IRQ, only one IRQ resource can be
689 * specified, otherwise there must be one IRQ per channel, even if
690 * some of them are equal
691 * 4. if all IRQs on this controller are equal or if some specific IRQs
692 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
693 * requested with the IRQF_SHARED flag
694 */
695 errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
696 if (!chan || !errirq_res)
697 return -ENODEV;
698
699 if (!request_mem_region(chan->start, resource_size(chan), pdev->name)) {
700 dev_err(&pdev->dev, "DMAC register region already claimed\n");
701 return -EBUSY;
702 }
703
704 if (dmars && !request_mem_region(dmars->start, resource_size(dmars), pdev->name)) {
705 dev_err(&pdev->dev, "DMAC DMARS region already claimed\n");
706 err = -EBUSY;
707 goto ermrdmars;
708 }
709
710 err = -ENOMEM;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000711 shdev = kzalloc(sizeof(struct sh_dmae_device), GFP_KERNEL);
712 if (!shdev) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000713 dev_err(&pdev->dev, "Not enough memory\n");
714 goto ealloc;
715 }
716
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200717 dma_dev = &shdev->shdma_dev.dma_dev;
718
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000719 shdev->chan_reg = ioremap(chan->start, resource_size(chan));
720 if (!shdev->chan_reg)
721 goto emapchan;
722 if (dmars) {
723 shdev->dmars = ioremap(dmars->start, resource_size(dmars));
724 if (!shdev->dmars)
725 goto emapdmars;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000726 }
727
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200728 if (!pdata->slave_only)
729 dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
730 if (pdata->slave && pdata->slave_num)
731 dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
732
733 /* Default transfer size of 32 bytes requires 32-byte alignment */
734 dma_dev->copy_align = LOG2_DEFAULT_XFER_SIZE;
735
736 shdev->shdma_dev.ops = &sh_dmae_shdma_ops;
737 shdev->shdma_dev.desc_size = sizeof(struct sh_dmae_desc);
738 err = shdma_init(&pdev->dev, &shdev->shdma_dev,
739 pdata->channel_num);
740 if (err < 0)
741 goto eshdma;
742
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000743 /* platform data */
Guennadi Liakhovetskifa743262013-06-06 17:37:13 +0200744 shdev->pdata = pdata;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000745
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000746 if (pdata->chcr_offset)
747 shdev->chcr_offset = pdata->chcr_offset;
748 else
749 shdev->chcr_offset = CHCR;
750
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000751 if (pdata->chcr_ie_bit)
752 shdev->chcr_ie_bit = pdata->chcr_ie_bit;
753 else
754 shdev->chcr_ie_bit = CHCR_IE;
755
Paul Mundt5c2de442011-05-31 15:53:03 +0900756 platform_set_drvdata(pdev, shdev);
757
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000758 pm_runtime_enable(&pdev->dev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200759 err = pm_runtime_get_sync(&pdev->dev);
760 if (err < 0)
761 dev_err(&pdev->dev, "%s(): GET = %d\n", __func__, err);
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000762
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000763 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900764 list_add_tail_rcu(&shdev->node, &sh_dmae_devices);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000765 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900766
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000767 /* reset dma controller - only needed as a test */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000768 err = sh_dmae_rst(shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000769 if (err)
770 goto rst_err;
771
Magnus Damm927a7c92010-03-19 04:47:19 +0000772#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000773 chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
774
775 if (!chanirq_res)
776 chanirq_res = errirq_res;
777 else
778 irqres++;
779
780 if (chanirq_res == errirq_res ||
781 (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000782 irqflags = IRQF_SHARED;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000783
784 errirq = errirq_res->start;
785
786 err = request_irq(errirq, sh_dmae_err, irqflags,
787 "DMAC Address Error", shdev);
788 if (err) {
789 dev_err(&pdev->dev,
790 "DMA failed requesting irq #%d, error %d\n",
791 errirq, err);
792 goto eirq_err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000793 }
794
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000795#else
796 chanirq_res = errirq_res;
Magnus Damm927a7c92010-03-19 04:47:19 +0000797#endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000798
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000799 if (chanirq_res->start == chanirq_res->end &&
800 !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
801 /* Special case - all multiplexed */
802 for (; irq_cnt < pdata->channel_num; irq_cnt++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200803 if (irq_cnt < SH_DMAE_MAX_CHANNELS) {
Magnus Damm300e5f92011-05-24 10:31:20 +0000804 chan_irq[irq_cnt] = chanirq_res->start;
805 chan_flag[irq_cnt] = IRQF_SHARED;
806 } else {
807 irq_cap = 1;
808 break;
809 }
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000810 }
811 } else {
812 do {
813 for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200814 if (irq_cnt >= SH_DMAE_MAX_CHANNELS) {
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000815 irq_cap = 1;
816 break;
817 }
818
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000819 if ((errirq_res->flags & IORESOURCE_BITS) ==
820 IORESOURCE_IRQ_SHAREABLE)
821 chan_flag[irq_cnt] = IRQF_SHARED;
822 else
823 chan_flag[irq_cnt] = IRQF_DISABLED;
824 dev_dbg(&pdev->dev,
825 "Found IRQ %d for channel %d\n",
826 i, irq_cnt);
827 chan_irq[irq_cnt++] = i;
Magnus Damm300e5f92011-05-24 10:31:20 +0000828 }
829
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200830 if (irq_cnt >= SH_DMAE_MAX_CHANNELS)
Magnus Damm300e5f92011-05-24 10:31:20 +0000831 break;
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000832
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000833 chanirq_res = platform_get_resource(pdev,
834 IORESOURCE_IRQ, ++irqres);
835 } while (irq_cnt < pdata->channel_num && chanirq_res);
836 }
837
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000838 /* Create DMA Channel */
Magnus Damm300e5f92011-05-24 10:31:20 +0000839 for (i = 0; i < irq_cnt; i++) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000840 err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000841 if (err)
842 goto chan_probe_err;
843 }
844
Magnus Damm300e5f92011-05-24 10:31:20 +0000845 if (irq_cap)
846 dev_notice(&pdev->dev, "Attempting to register %d DMA "
847 "channels when a maximum of %d are supported.\n",
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200848 pdata->channel_num, SH_DMAE_MAX_CHANNELS);
Magnus Damm300e5f92011-05-24 10:31:20 +0000849
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000850 pm_runtime_put(&pdev->dev);
851
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200852 err = dma_async_device_register(&shdev->shdma_dev.dma_dev);
853 if (err < 0)
854 goto edmadevreg;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000855
856 return err;
857
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200858edmadevreg:
859 pm_runtime_get(&pdev->dev);
860
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000861chan_probe_err:
862 sh_dmae_chan_remove(shdev);
Magnus Damm300e5f92011-05-24 10:31:20 +0000863
Magnus Damm927a7c92010-03-19 04:47:19 +0000864#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000865 free_irq(errirq, shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000866eirq_err:
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000867#endif
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000868rst_err:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000869 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900870 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000871 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900872
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000873 pm_runtime_put(&pdev->dev);
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000874 pm_runtime_disable(&pdev->dev);
875
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200876 platform_set_drvdata(pdev, NULL);
877 shdma_cleanup(&shdev->shdma_dev);
878eshdma:
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000879 if (dmars)
880 iounmap(shdev->dmars);
881emapdmars:
882 iounmap(shdev->chan_reg);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000883 synchronize_rcu();
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000884emapchan:
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000885 kfree(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000886ealloc:
887 if (dmars)
888 release_mem_region(dmars->start, resource_size(dmars));
889ermrdmars:
890 release_mem_region(chan->start, resource_size(chan));
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000891
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000892 return err;
893}
894
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -0800895static int sh_dmae_remove(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000896{
897 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200898 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000899 struct resource *res;
900 int errirq = platform_get_irq(pdev, 0);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000901
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200902 dma_async_device_unregister(dma_dev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000903
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000904 if (errirq > 0)
905 free_irq(errirq, shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000906
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000907 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900908 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000909 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900910
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000911 pm_runtime_disable(&pdev->dev);
912
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200913 sh_dmae_chan_remove(shdev);
914 shdma_cleanup(&shdev->shdma_dev);
915
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000916 if (shdev->dmars)
917 iounmap(shdev->dmars);
918 iounmap(shdev->chan_reg);
919
Paul Mundt5c2de442011-05-31 15:53:03 +0900920 platform_set_drvdata(pdev, NULL);
921
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000922 synchronize_rcu();
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000923 kfree(shdev);
924
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000925 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
926 if (res)
927 release_mem_region(res->start, resource_size(res));
928 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
929 if (res)
930 release_mem_region(res->start, resource_size(res));
931
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000932 return 0;
933}
934
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200935static const struct of_device_id sh_dmae_of_match[] = {
936 { .compatible = "renesas,shdma", },
937 { }
938};
939MODULE_DEVICE_TABLE(of, sh_dmae_of_match);
940
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000941static struct platform_driver sh_dmae_driver = {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200942 .driver = {
Guennadi Liakhovetski7a5c1062010-05-21 15:28:51 +0000943 .owner = THIS_MODULE,
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000944 .pm = &sh_dmae_pm,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200945 .name = SH_DMAE_DRV_NAME,
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200946 .of_match_table = sh_dmae_of_match,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000947 },
Bill Pembertona7d6e3e2012-11-19 13:20:04 -0500948 .remove = sh_dmae_remove,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200949 .shutdown = sh_dmae_shutdown,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000950};
951
952static int __init sh_dmae_init(void)
953{
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000954 /* Wire up NMI handling */
955 int err = register_die_notifier(&sh_dmae_nmi_notifier);
956 if (err)
957 return err;
958
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000959 return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
960}
961module_init(sh_dmae_init);
962
963static void __exit sh_dmae_exit(void)
964{
965 platform_driver_unregister(&sh_dmae_driver);
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000966
967 unregister_die_notifier(&sh_dmae_nmi_notifier);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000968}
969module_exit(sh_dmae_exit);
970
971MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
972MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
973MODULE_LICENSE("GPL");
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200974MODULE_ALIAS("platform:" SH_DMAE_DRV_NAME);