blob: d7f724b24fd70afa37a049ec39df98a4fe510250 [file] [log] [blame]
Sascha Hauer34f6e152008-09-02 17:16:59 +02001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
18 */
19
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/mtd/mtd.h>
25#include <linux/mtd/nand.h>
26#include <linux/mtd/partitions.h>
27#include <linux/interrupt.h>
28#include <linux/device.h>
29#include <linux/platform_device.h>
30#include <linux/clk.h>
31#include <linux/err.h>
32#include <linux/io.h>
Sascha Hauer63f14742010-10-18 10:16:26 +020033#include <linux/irq.h>
34#include <linux/completion.h>
Sachin Kamatd367e372013-10-18 16:16:35 +053035#include <linux/of.h>
Uwe Kleine-König64363562012-04-23 11:23:41 +020036#include <linux/of_device.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020037
38#include <asm/mach/flash.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020039#include <linux/platform_data/mtd-mxc_nand.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020040
41#define DRIVER_NAME "mxc_nand"
42
43/* Addresses for NFC registers */
Sascha Hauer1bc99182010-08-06 15:53:08 +020044#define NFC_V1_V2_BUF_SIZE (host->regs + 0x00)
45#define NFC_V1_V2_BUF_ADDR (host->regs + 0x04)
46#define NFC_V1_V2_FLASH_ADDR (host->regs + 0x06)
47#define NFC_V1_V2_FLASH_CMD (host->regs + 0x08)
48#define NFC_V1_V2_CONFIG (host->regs + 0x0a)
49#define NFC_V1_V2_ECC_STATUS_RESULT (host->regs + 0x0c)
50#define NFC_V1_V2_RSLTMAIN_AREA (host->regs + 0x0e)
51#define NFC_V1_V2_RSLTSPARE_AREA (host->regs + 0x10)
52#define NFC_V1_V2_WRPROT (host->regs + 0x12)
53#define NFC_V1_UNLOCKSTART_BLKADDR (host->regs + 0x14)
54#define NFC_V1_UNLOCKEND_BLKADDR (host->regs + 0x16)
Baruch Siachd178e3e2011-03-14 09:01:56 +020055#define NFC_V21_UNLOCKSTART_BLKADDR0 (host->regs + 0x20)
56#define NFC_V21_UNLOCKSTART_BLKADDR1 (host->regs + 0x24)
57#define NFC_V21_UNLOCKSTART_BLKADDR2 (host->regs + 0x28)
58#define NFC_V21_UNLOCKSTART_BLKADDR3 (host->regs + 0x2c)
59#define NFC_V21_UNLOCKEND_BLKADDR0 (host->regs + 0x22)
60#define NFC_V21_UNLOCKEND_BLKADDR1 (host->regs + 0x26)
61#define NFC_V21_UNLOCKEND_BLKADDR2 (host->regs + 0x2a)
62#define NFC_V21_UNLOCKEND_BLKADDR3 (host->regs + 0x2e)
Sascha Hauer1bc99182010-08-06 15:53:08 +020063#define NFC_V1_V2_NF_WRPRST (host->regs + 0x18)
64#define NFC_V1_V2_CONFIG1 (host->regs + 0x1a)
65#define NFC_V1_V2_CONFIG2 (host->regs + 0x1c)
Sascha Hauer34f6e152008-09-02 17:16:59 +020066
Sascha Hauer6e85dfd2010-08-06 15:53:10 +020067#define NFC_V2_CONFIG1_ECC_MODE_4 (1 << 0)
Sascha Hauer1bc99182010-08-06 15:53:08 +020068#define NFC_V1_V2_CONFIG1_SP_EN (1 << 2)
69#define NFC_V1_V2_CONFIG1_ECC_EN (1 << 3)
70#define NFC_V1_V2_CONFIG1_INT_MSK (1 << 4)
71#define NFC_V1_V2_CONFIG1_BIG (1 << 5)
72#define NFC_V1_V2_CONFIG1_RST (1 << 6)
73#define NFC_V1_V2_CONFIG1_CE (1 << 7)
Sascha Hauerb8db2f52010-08-09 15:04:19 +020074#define NFC_V2_CONFIG1_ONE_CYCLE (1 << 8)
75#define NFC_V2_CONFIG1_PPB(x) (((x) & 0x3) << 9)
76#define NFC_V2_CONFIG1_FP_INT (1 << 11)
Sascha Hauer34f6e152008-09-02 17:16:59 +020077
Sascha Hauer1bc99182010-08-06 15:53:08 +020078#define NFC_V1_V2_CONFIG2_INT (1 << 15)
Sascha Hauer34f6e152008-09-02 17:16:59 +020079
Sascha Hauer1bc99182010-08-06 15:53:08 +020080/*
81 * Operation modes for the NFC. Valid for v1, v2 and v3
82 * type controllers.
83 */
84#define NFC_CMD (1 << 0)
85#define NFC_ADDR (1 << 1)
86#define NFC_INPUT (1 << 2)
87#define NFC_OUTPUT (1 << 3)
88#define NFC_ID (1 << 4)
89#define NFC_STATUS (1 << 5)
Sascha Hauer34f6e152008-09-02 17:16:59 +020090
Sascha Hauer71ec5152010-08-06 15:53:11 +020091#define NFC_V3_FLASH_CMD (host->regs_axi + 0x00)
92#define NFC_V3_FLASH_ADDR0 (host->regs_axi + 0x04)
Sascha Hauer34f6e152008-09-02 17:16:59 +020093
Sascha Hauer71ec5152010-08-06 15:53:11 +020094#define NFC_V3_CONFIG1 (host->regs_axi + 0x34)
95#define NFC_V3_CONFIG1_SP_EN (1 << 0)
96#define NFC_V3_CONFIG1_RBA(x) (((x) & 0x7 ) << 4)
Sascha Hauer34f6e152008-09-02 17:16:59 +020097
Sascha Hauer71ec5152010-08-06 15:53:11 +020098#define NFC_V3_ECC_STATUS_RESULT (host->regs_axi + 0x38)
Sascha Hauer34f6e152008-09-02 17:16:59 +020099
Sascha Hauer71ec5152010-08-06 15:53:11 +0200100#define NFC_V3_LAUNCH (host->regs_axi + 0x40)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200101
Sascha Hauer71ec5152010-08-06 15:53:11 +0200102#define NFC_V3_WRPROT (host->regs_ip + 0x0)
103#define NFC_V3_WRPROT_LOCK_TIGHT (1 << 0)
104#define NFC_V3_WRPROT_LOCK (1 << 1)
105#define NFC_V3_WRPROT_UNLOCK (1 << 2)
106#define NFC_V3_WRPROT_BLS_UNLOCK (2 << 6)
107
108#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0 (host->regs_ip + 0x04)
109
110#define NFC_V3_CONFIG2 (host->regs_ip + 0x24)
111#define NFC_V3_CONFIG2_PS_512 (0 << 0)
112#define NFC_V3_CONFIG2_PS_2048 (1 << 0)
113#define NFC_V3_CONFIG2_PS_4096 (2 << 0)
114#define NFC_V3_CONFIG2_ONE_CYCLE (1 << 2)
115#define NFC_V3_CONFIG2_ECC_EN (1 << 3)
116#define NFC_V3_CONFIG2_2CMD_PHASES (1 << 4)
117#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0 (1 << 5)
118#define NFC_V3_CONFIG2_ECC_MODE_8 (1 << 6)
Sascha Hauer71718a8e2012-06-06 12:33:15 +0200119#define NFC_V3_CONFIG2_PPB(x, shift) (((x) & 0x3) << shift)
Sascha Hauer71ec5152010-08-06 15:53:11 +0200120#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x) (((x) & 0x3) << 12)
121#define NFC_V3_CONFIG2_INT_MSK (1 << 15)
122#define NFC_V3_CONFIG2_ST_CMD(x) (((x) & 0xff) << 24)
123#define NFC_V3_CONFIG2_SPAS(x) (((x) & 0xff) << 16)
124
125#define NFC_V3_CONFIG3 (host->regs_ip + 0x28)
126#define NFC_V3_CONFIG3_ADD_OP(x) (((x) & 0x3) << 0)
127#define NFC_V3_CONFIG3_FW8 (1 << 3)
128#define NFC_V3_CONFIG3_SBB(x) (((x) & 0x7) << 8)
129#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x) (((x) & 0x7) << 12)
130#define NFC_V3_CONFIG3_RBB_MODE (1 << 15)
131#define NFC_V3_CONFIG3_NO_SDMA (1 << 20)
132
133#define NFC_V3_IPC (host->regs_ip + 0x2C)
134#define NFC_V3_IPC_CREQ (1 << 0)
135#define NFC_V3_IPC_INT (1 << 31)
136
137#define NFC_V3_DELAY_LINE (host->regs_ip + 0x34)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200138
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200139struct mxc_nand_host;
140
141struct mxc_nand_devtype_data {
142 void (*preset)(struct mtd_info *);
143 void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
144 void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
145 void (*send_page)(struct mtd_info *, unsigned int);
146 void (*send_read_id)(struct mxc_nand_host *);
147 uint16_t (*get_dev_status)(struct mxc_nand_host *);
148 int (*check_int)(struct mxc_nand_host *);
149 void (*irq_control)(struct mxc_nand_host *, int);
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200150 u32 (*get_ecc_status)(struct mxc_nand_host *);
Boris Brezillona894cf6c2016-02-03 20:02:54 +0100151 const struct mtd_ooblayout_ops *ooblayout;
Uwe Kleine-König5e05a2d2012-04-23 11:23:38 +0200152 void (*select_chip)(struct mtd_info *mtd, int chip);
Uwe Kleine-König69d023b2012-04-23 11:23:39 +0200153 int (*correct_data)(struct mtd_info *mtd, u_char *dat,
154 u_char *read_ecc, u_char *calc_ecc);
Sascha Hauer82830792016-09-15 10:32:53 +0200155 int (*setup_data_interface)(struct mtd_info *mtd,
156 const struct nand_data_interface *conf,
157 bool check_only);
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200158
159 /*
160 * On i.MX21 the CONFIG2:INT bit cannot be read if interrupts are masked
161 * (CONFIG1:INT_MSK is set). To handle this the driver uses
162 * enable_irq/disable_irq_nosync instead of CONFIG1:INT_MSK
163 */
164 int irqpending_quirk;
165 int needs_ip;
166
167 size_t regs_offset;
168 size_t spare0_offset;
169 size_t axi_offset;
170
171 int spare_len;
172 int eccbytes;
173 int eccsize;
Sascha Hauer71718a8e2012-06-06 12:33:15 +0200174 int ppb_shift;
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200175};
176
Sascha Hauer34f6e152008-09-02 17:16:59 +0200177struct mxc_nand_host {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200178 struct nand_chip nand;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200179 struct device *dev;
180
Uwe Kleine-König4b6f05e2012-04-24 10:05:22 +0200181 void __iomem *spare0;
182 void __iomem *main_area0;
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200183
184 void __iomem *base;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200185 void __iomem *regs;
Sascha Hauer71ec5152010-08-06 15:53:11 +0200186 void __iomem *regs_axi;
187 void __iomem *regs_ip;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200188 int status_request;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200189 struct clk *clk;
190 int clk_act;
191 int irq;
Sascha Hauer94f77e52010-08-06 15:53:09 +0200192 int eccsize;
Baruch Siach7e7e4732015-05-13 11:17:37 +0300193 int used_oobsize;
Baruch Siachd178e3e2011-03-14 09:01:56 +0200194 int active_cs;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200195
Sascha Hauer63f14742010-10-18 10:16:26 +0200196 struct completion op_completion;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200197
198 uint8_t *data_buf;
199 unsigned int buf_start;
Sascha Hauer5f973042010-08-06 15:53:06 +0200200
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200201 const struct mxc_nand_devtype_data *devtype_data;
Uwe Kleine-König64363562012-04-23 11:23:41 +0200202 struct mxc_nand_platform_data pdata;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200203};
204
Jingoo Hanb2ac0372013-08-07 16:18:52 +0900205static const char * const part_probes[] = {
Lothar Waßmann740bb0c2012-12-06 08:42:28 +0100206 "cmdlinepart", "RedBoot", "ofpart", NULL };
Sascha Hauer34f6e152008-09-02 17:16:59 +0200207
Sascha Hauer096bcc22012-05-29 10:16:09 +0200208static void memcpy32_fromio(void *trg, const void __iomem *src, size_t size)
209{
210 int i;
211 u32 *t = trg;
212 const __iomem u32 *s = src;
213
214 for (i = 0; i < (size >> 2); i++)
215 *t++ = __raw_readl(s++);
216}
217
Baruch Siach0d17fc32015-05-13 11:17:38 +0300218static void memcpy16_fromio(void *trg, const void __iomem *src, size_t size)
219{
220 int i;
221 u16 *t = trg;
222 const __iomem u16 *s = src;
223
224 /* We assume that src (IO) is always 32bit aligned */
225 if (PTR_ALIGN(trg, 4) == trg && IS_ALIGNED(size, 4)) {
226 memcpy32_fromio(trg, src, size);
227 return;
228 }
229
230 for (i = 0; i < (size >> 1); i++)
231 *t++ = __raw_readw(s++);
232}
233
Koul, Vinod33a87a12014-10-20 21:36:13 +0530234static inline void memcpy32_toio(void __iomem *trg, const void *src, int size)
Sascha Hauer096bcc22012-05-29 10:16:09 +0200235{
Koul, Vinod33a87a12014-10-20 21:36:13 +0530236 /* __iowrite32_copy use 32bit size values so divide by 4 */
237 __iowrite32_copy(trg, src, size / 4);
Sascha Hauer096bcc22012-05-29 10:16:09 +0200238}
239
Baruch Siach0d17fc32015-05-13 11:17:38 +0300240static void memcpy16_toio(void __iomem *trg, const void *src, int size)
241{
242 int i;
243 __iomem u16 *t = trg;
244 const u16 *s = src;
245
246 /* We assume that trg (IO) is always 32bit aligned */
247 if (PTR_ALIGN(src, 4) == src && IS_ALIGNED(size, 4)) {
248 memcpy32_toio(trg, src, size);
249 return;
250 }
251
252 for (i = 0; i < (size >> 1); i++)
253 __raw_writew(*s++, t++);
254}
255
Sascha Hauer71ec5152010-08-06 15:53:11 +0200256static int check_int_v3(struct mxc_nand_host *host)
257{
258 uint32_t tmp;
259
260 tmp = readl(NFC_V3_IPC);
261 if (!(tmp & NFC_V3_IPC_INT))
262 return 0;
263
264 tmp &= ~NFC_V3_IPC_INT;
265 writel(tmp, NFC_V3_IPC);
266
267 return 1;
268}
269
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200270static int check_int_v1_v2(struct mxc_nand_host *host)
271{
272 uint32_t tmp;
273
Sascha Hauer1bc99182010-08-06 15:53:08 +0200274 tmp = readw(NFC_V1_V2_CONFIG2);
275 if (!(tmp & NFC_V1_V2_CONFIG2_INT))
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200276 return 0;
277
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200278 if (!host->devtype_data->irqpending_quirk)
Sascha Hauer63f14742010-10-18 10:16:26 +0200279 writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200280
281 return 1;
282}
283
Sascha Hauer63f14742010-10-18 10:16:26 +0200284static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
285{
286 uint16_t tmp;
287
288 tmp = readw(NFC_V1_V2_CONFIG1);
289
290 if (activate)
291 tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
292 else
293 tmp |= NFC_V1_V2_CONFIG1_INT_MSK;
294
295 writew(tmp, NFC_V1_V2_CONFIG1);
296}
297
298static void irq_control_v3(struct mxc_nand_host *host, int activate)
299{
300 uint32_t tmp;
301
302 tmp = readl(NFC_V3_CONFIG2);
303
304 if (activate)
305 tmp &= ~NFC_V3_CONFIG2_INT_MSK;
306 else
307 tmp |= NFC_V3_CONFIG2_INT_MSK;
308
309 writel(tmp, NFC_V3_CONFIG2);
310}
311
Uwe Kleine-König85569582012-04-23 11:23:34 +0200312static void irq_control(struct mxc_nand_host *host, int activate)
313{
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200314 if (host->devtype_data->irqpending_quirk) {
Uwe Kleine-König85569582012-04-23 11:23:34 +0200315 if (activate)
316 enable_irq(host->irq);
317 else
318 disable_irq_nosync(host->irq);
319 } else {
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200320 host->devtype_data->irq_control(host, activate);
Uwe Kleine-König85569582012-04-23 11:23:34 +0200321 }
322}
323
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200324static u32 get_ecc_status_v1(struct mxc_nand_host *host)
325{
326 return readw(NFC_V1_V2_ECC_STATUS_RESULT);
327}
328
329static u32 get_ecc_status_v2(struct mxc_nand_host *host)
330{
331 return readl(NFC_V1_V2_ECC_STATUS_RESULT);
332}
333
334static u32 get_ecc_status_v3(struct mxc_nand_host *host)
335{
336 return readl(NFC_V3_ECC_STATUS_RESULT);
337}
338
Uwe Kleine-König85569582012-04-23 11:23:34 +0200339static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
340{
341 struct mxc_nand_host *host = dev_id;
342
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200343 if (!host->devtype_data->check_int(host))
Uwe Kleine-König85569582012-04-23 11:23:34 +0200344 return IRQ_NONE;
345
346 irq_control(host, 0);
347
348 complete(&host->op_completion);
349
350 return IRQ_HANDLED;
351}
352
Sascha Hauer34f6e152008-09-02 17:16:59 +0200353/* This function polls the NANDFC to wait for the basic operation to
354 * complete by checking the INT bit of config2 register.
355 */
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100356static int wait_op_done(struct mxc_nand_host *host, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200357{
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100358 int ret = 0;
359
360 /*
361 * If operation is already complete, don't bother to setup an irq or a
362 * loop.
363 */
364 if (host->devtype_data->check_int(host))
365 return 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200366
367 if (useirq) {
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100368 unsigned long timeout;
369
370 reinit_completion(&host->op_completion);
371
372 irq_control(host, 1);
373
374 timeout = wait_for_completion_timeout(&host->op_completion, HZ);
375 if (!timeout && !host->devtype_data->check_int(host)) {
376 dev_dbg(host->dev, "timeout waiting for irq\n");
377 ret = -ETIMEDOUT;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200378 }
379 } else {
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100380 int max_retries = 8000;
381 int done;
382
383 do {
384 udelay(1);
385
386 done = host->devtype_data->check_int(host);
387 if (done)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200388 break;
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200389
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100390 } while (--max_retries);
391
392 if (!done) {
393 dev_dbg(host->dev, "timeout polling for completion\n");
394 ret = -ETIMEDOUT;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200395 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200396 }
Uwe Kleine-Könige35d1d82015-02-10 19:59:55 +0100397
398 WARN_ONCE(ret < 0, "timeout! useirq=%d\n", useirq);
399
400 return ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200401}
402
Sascha Hauer71ec5152010-08-06 15:53:11 +0200403static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
404{
405 /* fill command */
406 writel(cmd, NFC_V3_FLASH_CMD);
407
408 /* send out command */
409 writel(NFC_CMD, NFC_V3_LAUNCH);
410
411 /* Wait for operation to complete */
412 wait_op_done(host, useirq);
413}
414
Sascha Hauer34f6e152008-09-02 17:16:59 +0200415/* This function issues the specified command to the NAND device and
416 * waits for completion. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200417static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200418{
Brian Norris289c0522011-07-19 10:06:09 -0700419 pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200420
Sascha Hauer1bc99182010-08-06 15:53:08 +0200421 writew(cmd, NFC_V1_V2_FLASH_CMD);
422 writew(NFC_CMD, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200423
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200424 if (host->devtype_data->irqpending_quirk && (cmd == NAND_CMD_RESET)) {
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200425 int max_retries = 100;
426 /* Reset completion is indicated by NFC_CONFIG2 */
427 /* being set to 0 */
428 while (max_retries-- > 0) {
Sascha Hauer1bc99182010-08-06 15:53:08 +0200429 if (readw(NFC_V1_V2_CONFIG2) == 0) {
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200430 break;
431 }
432 udelay(1);
433 }
434 if (max_retries < 0)
Brian Norris0a32a102011-07-19 10:06:10 -0700435 pr_debug("%s: RESET failed\n", __func__);
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200436 } else {
437 /* Wait for operation to complete */
438 wait_op_done(host, useirq);
439 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200440}
441
Sascha Hauer71ec5152010-08-06 15:53:11 +0200442static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
443{
444 /* fill address */
445 writel(addr, NFC_V3_FLASH_ADDR0);
446
447 /* send out address */
448 writel(NFC_ADDR, NFC_V3_LAUNCH);
449
450 wait_op_done(host, 0);
451}
452
Sascha Hauer34f6e152008-09-02 17:16:59 +0200453/* This function sends an address (or partial address) to the
454 * NAND device. The address is used to select the source/destination for
455 * a NAND command. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200456static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200457{
Brian Norris289c0522011-07-19 10:06:09 -0700458 pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200459
Sascha Hauer1bc99182010-08-06 15:53:08 +0200460 writew(addr, NFC_V1_V2_FLASH_ADDR);
461 writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200462
463 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200464 wait_op_done(host, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200465}
466
Sascha Hauer71ec5152010-08-06 15:53:11 +0200467static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
468{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100469 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100470 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer71ec5152010-08-06 15:53:11 +0200471 uint32_t tmp;
472
473 tmp = readl(NFC_V3_CONFIG1);
474 tmp &= ~(7 << 4);
475 writel(tmp, NFC_V3_CONFIG1);
476
477 /* transfer data from NFC ram to nand */
478 writel(ops, NFC_V3_LAUNCH);
479
480 wait_op_done(host, false);
481}
482
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200483static void send_page_v2(struct mtd_info *mtd, unsigned int ops)
484{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100485 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100486 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200487
488 /* NANDFC buffer 0 is used for page read/write */
489 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
490
491 writew(ops, NFC_V1_V2_CONFIG2);
492
493 /* Wait for operation to complete */
494 wait_op_done(host, true);
495}
496
497static void send_page_v1(struct mtd_info *mtd, unsigned int ops)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200498{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100499 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100500 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200501 int bufs, i;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200502
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200503 if (mtd->writesize > 512)
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200504 bufs = 4;
505 else
506 bufs = 1;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200507
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200508 for (i = 0; i < bufs; i++) {
509
510 /* NANDFC buffer 0 is used for page read/write */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200511 writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200512
Sascha Hauer1bc99182010-08-06 15:53:08 +0200513 writew(ops, NFC_V1_V2_CONFIG2);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200514
515 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200516 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200517 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200518}
519
Sascha Hauer71ec5152010-08-06 15:53:11 +0200520static void send_read_id_v3(struct mxc_nand_host *host)
521{
522 /* Read ID into main buffer */
523 writel(NFC_ID, NFC_V3_LAUNCH);
524
525 wait_op_done(host, true);
526
Sascha Hauer096bcc22012-05-29 10:16:09 +0200527 memcpy32_fromio(host->data_buf, host->main_area0, 16);
Sascha Hauer71ec5152010-08-06 15:53:11 +0200528}
529
Sascha Hauer34f6e152008-09-02 17:16:59 +0200530/* Request the NANDFC to perform a read of the NAND device ID. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200531static void send_read_id_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200532{
Sascha Hauer34f6e152008-09-02 17:16:59 +0200533 /* NANDFC buffer 0 is used for device ID output */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200534 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200535
Sascha Hauer1bc99182010-08-06 15:53:08 +0200536 writew(NFC_ID, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200537
538 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200539 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200540
Sascha Hauer096bcc22012-05-29 10:16:09 +0200541 memcpy32_fromio(host->data_buf, host->main_area0, 16);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200542}
543
Sascha Hauer71ec5152010-08-06 15:53:11 +0200544static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200545{
Sascha Hauer71ec5152010-08-06 15:53:11 +0200546 writew(NFC_STATUS, NFC_V3_LAUNCH);
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200547 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200548
Sascha Hauer71ec5152010-08-06 15:53:11 +0200549 return readl(NFC_V3_CONFIG1) >> 16;
550}
551
Sascha Hauer34f6e152008-09-02 17:16:59 +0200552/* This function requests the NANDFC to perform a read of the
553 * NAND device status and returns the current status. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200554static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200555{
Sascha Hauerc29c6072010-08-06 15:53:05 +0200556 void __iomem *main_buf = host->main_area0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200557 uint32_t store;
558 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200559
Baruch Siachd178e3e2011-03-14 09:01:56 +0200560 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200561
562 /*
563 * The device status is stored in main_area0. To
564 * prevent corruption of the buffer save the value
565 * and restore it afterwards.
566 */
Sascha Hauer34f6e152008-09-02 17:16:59 +0200567 store = readl(main_buf);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200568
Sascha Hauer1bc99182010-08-06 15:53:08 +0200569 writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200570 wait_op_done(host, true);
571
Sascha Hauer34f6e152008-09-02 17:16:59 +0200572 ret = readw(main_buf);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200573
Sascha Hauer34f6e152008-09-02 17:16:59 +0200574 writel(store, main_buf);
575
576 return ret;
577}
578
579/* This functions is used by upper layer to checks if device is ready */
580static int mxc_nand_dev_ready(struct mtd_info *mtd)
581{
582 /*
583 * NFC handles R/B internally. Therefore, this function
584 * always returns status as ready.
585 */
586 return 1;
587}
588
589static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
590{
591 /*
592 * If HW ECC is enabled, we turn it on during init. There is
593 * no need to enable again here.
594 */
595}
596
Sascha Hauer94f77e52010-08-06 15:53:09 +0200597static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
Sascha Hauer34f6e152008-09-02 17:16:59 +0200598 u_char *read_ecc, u_char *calc_ecc)
599{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100600 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100601 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200602
603 /*
604 * 1-Bit errors are automatically corrected in HW. No need for
605 * additional correction. 2-Bit errors cannot be corrected by
606 * HW ECC, so we need to return failure
607 */
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200608 uint16_t ecc_status = get_ecc_status_v1(host);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200609
610 if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
Brian Norris289c0522011-07-19 10:06:09 -0700611 pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100612 return -EBADMSG;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200613 }
614
615 return 0;
616}
617
Sascha Hauer94f77e52010-08-06 15:53:09 +0200618static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
619 u_char *read_ecc, u_char *calc_ecc)
620{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100621 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100622 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer94f77e52010-08-06 15:53:09 +0200623 u32 ecc_stat, err;
624 int no_subpages = 1;
625 int ret = 0;
626 u8 ecc_bit_mask, err_limit;
627
628 ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
629 err_limit = (host->eccsize == 4) ? 0x4 : 0x8;
630
631 no_subpages = mtd->writesize >> 9;
632
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200633 ecc_stat = host->devtype_data->get_ecc_status(host);
Sascha Hauer94f77e52010-08-06 15:53:09 +0200634
635 do {
636 err = ecc_stat & ecc_bit_mask;
637 if (err > err_limit) {
638 printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100639 return -EBADMSG;
Sascha Hauer94f77e52010-08-06 15:53:09 +0200640 } else {
641 ret += err;
642 }
643 ecc_stat >>= 4;
644 } while (--no_subpages);
645
Sascha Hauer94f77e52010-08-06 15:53:09 +0200646 pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);
647
648 return ret;
649}
650
Sascha Hauer34f6e152008-09-02 17:16:59 +0200651static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
652 u_char *ecc_code)
653{
654 return 0;
655}
656
657static u_char mxc_nand_read_byte(struct mtd_info *mtd)
658{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100659 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100660 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200661 uint8_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200662
663 /* Check for status request */
664 if (host->status_request)
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200665 return host->devtype_data->get_dev_status(host) & 0xFF;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200666
Uwe Kleine-König3f410692015-02-10 19:59:57 +0100667 if (nand_chip->options & NAND_BUSWIDTH_16) {
668 /* only take the lower byte of each word */
669 ret = *(uint16_t *)(host->data_buf + host->buf_start);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200670
Uwe Kleine-König3f410692015-02-10 19:59:57 +0100671 host->buf_start += 2;
672 } else {
673 ret = *(uint8_t *)(host->data_buf + host->buf_start);
674 host->buf_start++;
675 }
676
677 pr_debug("%s: ret=0x%hhx (start=%u)\n", __func__, ret, host->buf_start);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200678 return ret;
679}
680
681static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
682{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100683 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100684 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200685 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200686
Sascha Hauerf8f96082009-06-04 17:12:26 +0200687 ret = *(uint16_t *)(host->data_buf + host->buf_start);
688 host->buf_start += 2;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200689
690 return ret;
691}
692
693/* Write data of length len to buffer buf. The data to be
694 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
695 * Operation by the NFC, the data is written to NAND Flash */
696static void mxc_nand_write_buf(struct mtd_info *mtd,
697 const u_char *buf, int len)
698{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100699 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100700 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200701 u16 col = host->buf_start;
702 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200703
Sascha Hauerf8f96082009-06-04 17:12:26 +0200704 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200705
Sascha Hauerf8f96082009-06-04 17:12:26 +0200706 memcpy(host->data_buf + col, buf, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200707
Sascha Hauerf8f96082009-06-04 17:12:26 +0200708 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200709}
710
711/* Read the data buffer from the NAND Flash. To read the data from NAND
712 * Flash first the data output cycle is initiated by the NFC, which copies
713 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
714 */
715static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
716{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100717 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100718 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200719 u16 col = host->buf_start;
720 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200721
Sascha Hauerf8f96082009-06-04 17:12:26 +0200722 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200723
Baruch Siach5d9d9932011-03-02 16:47:55 +0200724 memcpy(buf, host->data_buf + col, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200725
Baruch Siach5d9d9932011-03-02 16:47:55 +0200726 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200727}
728
Sascha Hauer34f6e152008-09-02 17:16:59 +0200729/* This function is used by upper layer for select and
730 * deselect of the NAND chip */
Uwe Kleine-König5e05a2d2012-04-23 11:23:38 +0200731static void mxc_nand_select_chip_v1_v3(struct mtd_info *mtd, int chip)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200732{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100733 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100734 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200735
Baruch Siachd178e3e2011-03-14 09:01:56 +0200736 if (chip == -1) {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200737 /* Disable the NFC clock */
738 if (host->clk_act) {
Sascha Hauer97c32132012-03-07 20:56:35 +0100739 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200740 host->clk_act = 0;
741 }
Baruch Siachd178e3e2011-03-14 09:01:56 +0200742 return;
743 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200744
Baruch Siachd178e3e2011-03-14 09:01:56 +0200745 if (!host->clk_act) {
746 /* Enable the NFC clock */
Sascha Hauer97c32132012-03-07 20:56:35 +0100747 clk_prepare_enable(host->clk);
Baruch Siachd178e3e2011-03-14 09:01:56 +0200748 host->clk_act = 1;
749 }
Uwe Kleine-König5e05a2d2012-04-23 11:23:38 +0200750}
Baruch Siachd178e3e2011-03-14 09:01:56 +0200751
Uwe Kleine-König5e05a2d2012-04-23 11:23:38 +0200752static void mxc_nand_select_chip_v2(struct mtd_info *mtd, int chip)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200753{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100754 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100755 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200756
757 if (chip == -1) {
758 /* Disable the NFC clock */
759 if (host->clk_act) {
Fabio Estevam3d059692012-05-25 20:14:50 -0300760 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200761 host->clk_act = 0;
762 }
763 return;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200764 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200765
766 if (!host->clk_act) {
767 /* Enable the NFC clock */
Fabio Estevam3d059692012-05-25 20:14:50 -0300768 clk_prepare_enable(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200769 host->clk_act = 1;
770 }
771
Uwe Kleine-König5e05a2d2012-04-23 11:23:38 +0200772 host->active_cs = chip;
773 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200774}
775
Sascha Hauerf8f96082009-06-04 17:12:26 +0200776/*
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300777 * The controller splits a page into data chunks of 512 bytes + partial oob.
778 * There are writesize / 512 such chunks, the size of the partial oob parts is
779 * oobsize / #chunks rounded down to a multiple of 2. The last oob chunk then
780 * contains additionally the byte lost by rounding (if any).
781 * This function handles the needed shuffling between host->data_buf (which
782 * holds a page in natural order, i.e. writesize bytes data + oobsize bytes
783 * spare) and the NFC buffer.
Sascha Hauerf8f96082009-06-04 17:12:26 +0200784 */
785static void copy_spare(struct mtd_info *mtd, bool bfrom)
786{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100787 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100788 struct mxc_nand_host *host = nand_get_controller_data(this);
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300789 u16 i, oob_chunk_size;
790 u16 num_chunks = mtd->writesize / 512;
791
Sascha Hauerf8f96082009-06-04 17:12:26 +0200792 u8 *d = host->data_buf + mtd->writesize;
Uwe Kleine-König4b6f05e2012-04-24 10:05:22 +0200793 u8 __iomem *s = host->spare0;
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300794 u16 sparebuf_size = host->devtype_data->spare_len;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200795
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300796 /* size of oob chunk for all but possibly the last one */
Baruch Siach7e7e4732015-05-13 11:17:37 +0300797 oob_chunk_size = (host->used_oobsize / num_chunks) & ~1;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200798
799 if (bfrom) {
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300800 for (i = 0; i < num_chunks - 1; i++)
Baruch Siach0d17fc32015-05-13 11:17:38 +0300801 memcpy16_fromio(d + i * oob_chunk_size,
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300802 s + i * sparebuf_size,
803 oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200804
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300805 /* the last chunk */
Baruch Siach0d17fc32015-05-13 11:17:38 +0300806 memcpy16_fromio(d + i * oob_chunk_size,
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300807 s + i * sparebuf_size,
Baruch Siach7e7e4732015-05-13 11:17:37 +0300808 host->used_oobsize - i * oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200809 } else {
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300810 for (i = 0; i < num_chunks - 1; i++)
Baruch Siach0d17fc32015-05-13 11:17:38 +0300811 memcpy16_toio(&s[i * sparebuf_size],
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300812 &d[i * oob_chunk_size],
813 oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200814
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300815 /* the last chunk */
Eric Benarde5a5d922015-09-23 17:07:28 +0200816 memcpy16_toio(&s[i * sparebuf_size],
Uwe Kleine-König35d5d202015-05-13 11:17:36 +0300817 &d[i * oob_chunk_size],
Baruch Siach7e7e4732015-05-13 11:17:37 +0300818 host->used_oobsize - i * oob_chunk_size);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200819 }
820}
821
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100822/*
823 * MXC NANDFC can only perform full page+spare or spare-only read/write. When
824 * the upper layers perform a read/write buf operation, the saved column address
825 * is used to index into the full page. So usually this function is called with
826 * column == 0 (unless no column cycle is needed indicated by column == -1)
827 */
Sascha Hauera3e65b62009-06-02 11:47:59 +0200828static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200829{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100830 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100831 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200832
833 /* Write out column address, if necessary */
834 if (column != -1) {
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100835 host->devtype_data->send_addr(host, column & 0xff,
836 page_addr == -1);
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200837 if (mtd->writesize > 512)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200838 /* another col addr cycle for 2k page */
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +0100839 host->devtype_data->send_addr(host,
840 (column >> 8) & 0xff,
841 false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200842 }
843
844 /* Write out page address, if necessary */
845 if (page_addr != -1) {
846 /* paddr_0 - p_addr_7 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200847 host->devtype_data->send_addr(host, (page_addr & 0xff), false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200848
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200849 if (mtd->writesize > 512) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400850 if (mtd->size >= 0x10000000) {
851 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200852 host->devtype_data->send_addr(host,
853 (page_addr >> 8) & 0xff,
854 false);
855 host->devtype_data->send_addr(host,
856 (page_addr >> 16) & 0xff,
857 true);
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400858 } else
859 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200860 host->devtype_data->send_addr(host,
861 (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200862 } else {
863 /* One more address cycle for higher density devices */
864 if (mtd->size >= 0x4000000) {
865 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200866 host->devtype_data->send_addr(host,
867 (page_addr >> 8) & 0xff,
868 false);
869 host->devtype_data->send_addr(host,
870 (page_addr >> 16) & 0xff,
871 true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200872 } else
873 /* paddr_8 - paddr_15 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +0200874 host->devtype_data->send_addr(host,
875 (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200876 }
877 }
Sascha Hauera3e65b62009-06-02 11:47:59 +0200878}
Sascha Hauer34f6e152008-09-02 17:16:59 +0200879
Boris Brezillona894cf6c2016-02-03 20:02:54 +0100880static int mxc_v1_ooblayout_ecc(struct mtd_info *mtd, int section,
881 struct mtd_oob_region *oobregion)
882{
883 struct nand_chip *nand_chip = mtd_to_nand(mtd);
884
885 if (section >= nand_chip->ecc.steps)
886 return -ERANGE;
887
888 oobregion->offset = (section * 16) + 6;
889 oobregion->length = nand_chip->ecc.bytes;
890
891 return 0;
892}
893
894static int mxc_v1_ooblayout_free(struct mtd_info *mtd, int section,
895 struct mtd_oob_region *oobregion)
896{
897 struct nand_chip *nand_chip = mtd_to_nand(mtd);
898
899 if (section > nand_chip->ecc.steps)
900 return -ERANGE;
901
902 if (!section) {
903 if (mtd->writesize <= 512) {
904 oobregion->offset = 0;
905 oobregion->length = 5;
906 } else {
907 oobregion->offset = 2;
908 oobregion->length = 4;
909 }
910 } else {
911 oobregion->offset = ((section - 1) * 16) +
912 nand_chip->ecc.bytes + 6;
913 if (section < nand_chip->ecc.steps)
914 oobregion->length = (section * 16) + 6 -
915 oobregion->offset;
916 else
917 oobregion->length = mtd->oobsize - oobregion->offset;
918 }
919
920 return 0;
921}
922
923static const struct mtd_ooblayout_ops mxc_v1_ooblayout_ops = {
924 .ecc = mxc_v1_ooblayout_ecc,
925 .free = mxc_v1_ooblayout_free,
926};
927
928static int mxc_v2_ooblayout_ecc(struct mtd_info *mtd, int section,
929 struct mtd_oob_region *oobregion)
930{
931 struct nand_chip *nand_chip = mtd_to_nand(mtd);
932 int stepsize = nand_chip->ecc.bytes == 9 ? 16 : 26;
933
934 if (section >= nand_chip->ecc.steps)
935 return -ERANGE;
936
937 oobregion->offset = (section * stepsize) + 7;
938 oobregion->length = nand_chip->ecc.bytes;
939
940 return 0;
941}
942
943static int mxc_v2_ooblayout_free(struct mtd_info *mtd, int section,
944 struct mtd_oob_region *oobregion)
945{
946 struct nand_chip *nand_chip = mtd_to_nand(mtd);
947 int stepsize = nand_chip->ecc.bytes == 9 ? 16 : 26;
948
Lothar Waßmann38178e72016-09-19 11:09:40 +0200949 if (section >= nand_chip->ecc.steps)
Boris Brezillona894cf6c2016-02-03 20:02:54 +0100950 return -ERANGE;
951
952 if (!section) {
953 if (mtd->writesize <= 512) {
954 oobregion->offset = 0;
955 oobregion->length = 5;
956 } else {
957 oobregion->offset = 2;
958 oobregion->length = 4;
959 }
960 } else {
961 oobregion->offset = section * stepsize;
962 oobregion->length = 7;
963 }
964
965 return 0;
966}
967
968static const struct mtd_ooblayout_ops mxc_v2_ooblayout_ops = {
969 .ecc = mxc_v2_ooblayout_ecc,
970 .free = mxc_v2_ooblayout_free,
971};
972
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200973/*
974 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
975 * on how much oob the nand chip has. For 8bit ecc we need at least
976 * 26 bytes of oob data per 512 byte block.
977 */
978static int get_eccsize(struct mtd_info *mtd)
979{
980 int oobbytes_per_512 = 0;
981
982 oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;
983
984 if (oobbytes_per_512 < 26)
985 return 4;
986 else
987 return 8;
988}
989
Uwe Kleine-König6d38af22012-04-23 11:23:36 +0200990static void preset_v1(struct mtd_info *mtd)
Ivo Claryssed4840182010-04-08 16:14:44 +0200991{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100992 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +0100993 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200994 uint16_t config1 = 0;
Ivo Claryssed4840182010-04-08 16:14:44 +0200995
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +0100996 if (nand_chip->ecc.mode == NAND_ECC_HW && mtd->writesize)
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200997 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
998
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +0200999 if (!host->devtype_data->irqpending_quirk)
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001000 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001001
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001002 host->eccsize = 1;
1003
1004 writew(config1, NFC_V1_V2_CONFIG1);
1005 /* preset operation */
1006
1007 /* Unlock the internal RAM Buffer */
1008 writew(0x2, NFC_V1_V2_CONFIG);
1009
1010 /* Blocks to be unlocked */
1011 writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
1012 writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);
1013
1014 /* Unlock Block Command for given address range */
1015 writew(0x4, NFC_V1_V2_WRPROT);
1016}
1017
Sascha Hauer82830792016-09-15 10:32:53 +02001018static int mxc_nand_v2_setup_data_interface(struct mtd_info *mtd,
1019 const struct nand_data_interface *conf,
1020 bool check_only)
1021{
1022 struct nand_chip *nand_chip = mtd_to_nand(mtd);
1023 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
1024 int tRC_min_ns, tRC_ps, ret;
1025 unsigned long rate, rate_round;
1026 const struct nand_sdr_timings *timings;
1027 u16 config1;
1028
1029 timings = nand_get_sdr_timings(conf);
1030 if (IS_ERR(timings))
1031 return -ENOTSUPP;
1032
1033 config1 = readw(NFC_V1_V2_CONFIG1);
1034
1035 tRC_min_ns = timings->tRC_min / 1000;
1036 rate = 1000000000 / tRC_min_ns;
1037
1038 /*
1039 * For tRC < 30ns we have to use EDO mode. In this case the controller
1040 * does one access per clock cycle. Otherwise the controller does one
1041 * access in two clock cycles, thus we have to double the rate to the
1042 * controller.
1043 */
1044 if (tRC_min_ns < 30) {
1045 rate_round = clk_round_rate(host->clk, rate);
1046 config1 |= NFC_V2_CONFIG1_ONE_CYCLE;
1047 tRC_ps = 1000000000 / (rate_round / 1000);
1048 } else {
1049 rate *= 2;
1050 rate_round = clk_round_rate(host->clk, rate);
1051 config1 &= ~NFC_V2_CONFIG1_ONE_CYCLE;
1052 tRC_ps = 1000000000 / (rate_round / 1000 / 2);
1053 }
1054
1055 /*
1056 * The timing values compared against are from the i.MX25 Automotive
1057 * datasheet, Table 50. NFC Timing Parameters
1058 */
1059 if (timings->tCLS_min > tRC_ps - 1000 ||
1060 timings->tCLH_min > tRC_ps - 2000 ||
1061 timings->tCS_min > tRC_ps - 1000 ||
1062 timings->tCH_min > tRC_ps - 2000 ||
1063 timings->tWP_min > tRC_ps - 1500 ||
1064 timings->tALS_min > tRC_ps ||
1065 timings->tALH_min > tRC_ps - 3000 ||
1066 timings->tDS_min > tRC_ps ||
1067 timings->tDH_min > tRC_ps - 5000 ||
1068 timings->tWC_min > 2 * tRC_ps ||
1069 timings->tWH_min > tRC_ps - 2500 ||
1070 timings->tRR_min > 6 * tRC_ps ||
1071 timings->tRP_min > 3 * tRC_ps / 2 ||
1072 timings->tRC_min > 2 * tRC_ps ||
1073 timings->tREH_min > (tRC_ps / 2) - 2500) {
1074 dev_dbg(host->dev, "Timing out of bounds\n");
1075 return -EINVAL;
1076 }
1077
1078 if (check_only)
1079 return 0;
1080
1081 ret = clk_set_rate(host->clk, rate);
1082 if (ret)
1083 return ret;
1084
1085 writew(config1, NFC_V1_V2_CONFIG1);
1086
1087 dev_dbg(host->dev, "Setting rate to %ldHz, %s mode\n", rate_round,
1088 config1 & NFC_V2_CONFIG1_ONE_CYCLE ? "One cycle (EDO)" :
1089 "normal");
1090
1091 return 0;
1092}
1093
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001094static void preset_v2(struct mtd_info *mtd)
1095{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001096 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +01001097 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001098 uint16_t config1 = 0;
1099
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001100 config1 |= NFC_V2_CONFIG1_FP_INT;
Ivo Claryssed4840182010-04-08 16:14:44 +02001101
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001102 if (!host->devtype_data->irqpending_quirk)
Ivo Claryssed4840182010-04-08 16:14:44 +02001103 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001104
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001105 if (mtd->writesize) {
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001106 uint16_t pages_per_block = mtd->erasesize / mtd->writesize;
1107
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +01001108 if (nand_chip->ecc.mode == NAND_ECC_HW)
1109 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
1110
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001111 host->eccsize = get_eccsize(mtd);
1112 if (host->eccsize == 4)
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001113 config1 |= NFC_V2_CONFIG1_ECC_MODE_4;
1114
1115 config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001116 } else {
1117 host->eccsize = 1;
1118 }
1119
Sascha Hauerb8db2f52010-08-09 15:04:19 +02001120 writew(config1, NFC_V1_V2_CONFIG1);
Ivo Claryssed4840182010-04-08 16:14:44 +02001121 /* preset operation */
1122
1123 /* Unlock the internal RAM Buffer */
Sascha Hauer1bc99182010-08-06 15:53:08 +02001124 writew(0x2, NFC_V1_V2_CONFIG);
Ivo Claryssed4840182010-04-08 16:14:44 +02001125
1126 /* Blocks to be unlocked */
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001127 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
1128 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
1129 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
1130 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
1131 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
1132 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
1133 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
1134 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
Ivo Claryssed4840182010-04-08 16:14:44 +02001135
1136 /* Unlock Block Command for given address range */
Sascha Hauer1bc99182010-08-06 15:53:08 +02001137 writew(0x4, NFC_V1_V2_WRPROT);
Ivo Claryssed4840182010-04-08 16:14:44 +02001138}
1139
Sascha Hauer71ec5152010-08-06 15:53:11 +02001140static void preset_v3(struct mtd_info *mtd)
1141{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001142 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +01001143 struct mxc_nand_host *host = nand_get_controller_data(chip);
Sascha Hauer71ec5152010-08-06 15:53:11 +02001144 uint32_t config2, config3;
1145 int i, addr_phases;
1146
1147 writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
1148 writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);
1149
1150 /* Unlock the internal RAM Buffer */
1151 writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
1152 NFC_V3_WRPROT);
1153
1154 /* Blocks to be unlocked */
1155 for (i = 0; i < NAND_MAX_CHIPS; i++)
Fabio Estevam1b15b1f2015-11-17 13:58:50 -02001156 writel(0xffff << 16, NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));
Sascha Hauer71ec5152010-08-06 15:53:11 +02001157
1158 writel(0, NFC_V3_IPC);
1159
1160 config2 = NFC_V3_CONFIG2_ONE_CYCLE |
1161 NFC_V3_CONFIG2_2CMD_PHASES |
1162 NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
1163 NFC_V3_CONFIG2_ST_CMD(0x70) |
Sascha Hauer63f14742010-10-18 10:16:26 +02001164 NFC_V3_CONFIG2_INT_MSK |
Sascha Hauer71ec5152010-08-06 15:53:11 +02001165 NFC_V3_CONFIG2_NUM_ADDR_PHASE0;
1166
Sascha Hauer71ec5152010-08-06 15:53:11 +02001167 addr_phases = fls(chip->pagemask) >> 3;
1168
1169 if (mtd->writesize == 2048) {
1170 config2 |= NFC_V3_CONFIG2_PS_2048;
1171 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
1172 } else if (mtd->writesize == 4096) {
1173 config2 |= NFC_V3_CONFIG2_PS_4096;
1174 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
1175 } else {
1176 config2 |= NFC_V3_CONFIG2_PS_512;
1177 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
1178 }
1179
1180 if (mtd->writesize) {
Uwe Kleine-König1f42adc2015-02-10 19:59:56 +01001181 if (chip->ecc.mode == NAND_ECC_HW)
1182 config2 |= NFC_V3_CONFIG2_ECC_EN;
1183
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001184 config2 |= NFC_V3_CONFIG2_PPB(
1185 ffs(mtd->erasesize / mtd->writesize) - 6,
1186 host->devtype_data->ppb_shift);
Sascha Hauer71ec5152010-08-06 15:53:11 +02001187 host->eccsize = get_eccsize(mtd);
1188 if (host->eccsize == 8)
1189 config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
1190 }
1191
1192 writel(config2, NFC_V3_CONFIG2);
1193
1194 config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
1195 NFC_V3_CONFIG3_NO_SDMA |
1196 NFC_V3_CONFIG3_RBB_MODE |
1197 NFC_V3_CONFIG3_SBB(6) | /* Reset default */
1198 NFC_V3_CONFIG3_ADD_OP(0);
1199
1200 if (!(chip->options & NAND_BUSWIDTH_16))
1201 config3 |= NFC_V3_CONFIG3_FW8;
1202
1203 writel(config3, NFC_V3_CONFIG3);
1204
1205 writel(0, NFC_V3_DELAY_LINE);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001206}
1207
Sascha Hauer34f6e152008-09-02 17:16:59 +02001208/* Used by the upper layer to write command to NAND Flash for
1209 * different operations to be carried out on NAND Flash */
1210static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
1211 int column, int page_addr)
1212{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001213 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLONd699ed22015-12-10 09:00:41 +01001214 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001215
Brian Norris289c0522011-07-19 10:06:09 -07001216 pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
Sascha Hauer34f6e152008-09-02 17:16:59 +02001217 command, column, page_addr);
1218
1219 /* Reset command state information */
1220 host->status_request = false;
1221
1222 /* Command pre-processing step */
Sascha Hauer34f6e152008-09-02 17:16:59 +02001223 switch (command) {
Ivo Claryssed4840182010-04-08 16:14:44 +02001224 case NAND_CMD_RESET:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001225 host->devtype_data->preset(mtd);
1226 host->devtype_data->send_cmd(host, command, false);
Ivo Claryssed4840182010-04-08 16:14:44 +02001227 break;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001228
Sascha Hauer34f6e152008-09-02 17:16:59 +02001229 case NAND_CMD_STATUS:
Sascha Hauerf8f96082009-06-04 17:12:26 +02001230 host->buf_start = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001231 host->status_request = true;
Sascha Hauer89121a62009-06-04 17:18:01 +02001232
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001233 host->devtype_data->send_cmd(host, command, true);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001234 WARN_ONCE(column != -1 || page_addr != -1,
1235 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1236 command, column, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001237 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001238 break;
1239
Sascha Hauer34f6e152008-09-02 17:16:59 +02001240 case NAND_CMD_READ0:
Sascha Hauer34f6e152008-09-02 17:16:59 +02001241 case NAND_CMD_READOOB:
Sascha Hauer89121a62009-06-04 17:18:01 +02001242 if (command == NAND_CMD_READ0)
1243 host->buf_start = column;
1244 else
1245 host->buf_start = column + mtd->writesize;
Sascha Hauerf8f96082009-06-04 17:12:26 +02001246
Sascha Hauer5ea32022010-04-27 15:24:01 +02001247 command = NAND_CMD_READ0; /* only READ0 is valid */
Sascha Hauer89121a62009-06-04 17:18:01 +02001248
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001249 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001250 WARN_ONCE(column < 0,
1251 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1252 command, column, page_addr);
1253 mxc_do_addr_cycle(mtd, 0, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001254
Sascha Hauer2d69c7f2009-10-05 11:24:02 +02001255 if (mtd->writesize > 512)
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001256 host->devtype_data->send_cmd(host,
1257 NAND_CMD_READSTART, true);
Sascha Hauerc5d23f12009-06-04 17:25:53 +02001258
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001259 host->devtype_data->send_page(mtd, NFC_OUTPUT);
Sascha Hauer89121a62009-06-04 17:18:01 +02001260
Sascha Hauer096bcc22012-05-29 10:16:09 +02001261 memcpy32_fromio(host->data_buf, host->main_area0,
1262 mtd->writesize);
Sascha Hauer89121a62009-06-04 17:18:01 +02001263 copy_spare(mtd, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001264 break;
1265
Sascha Hauer34f6e152008-09-02 17:16:59 +02001266 case NAND_CMD_SEQIN:
Sascha Hauer5ea32022010-04-27 15:24:01 +02001267 if (column >= mtd->writesize)
1268 /* call ourself to read a page */
1269 mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001270
Sascha Hauer5ea32022010-04-27 15:24:01 +02001271 host->buf_start = column;
Sascha Hauer89121a62009-06-04 17:18:01 +02001272
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001273 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001274 WARN_ONCE(column < -1,
1275 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1276 command, column, page_addr);
1277 mxc_do_addr_cycle(mtd, 0, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001278 break;
1279
1280 case NAND_CMD_PAGEPROG:
Sascha Hauer096bcc22012-05-29 10:16:09 +02001281 memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
Sascha Hauerf8f96082009-06-04 17:12:26 +02001282 copy_spare(mtd, false);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001283 host->devtype_data->send_page(mtd, NFC_INPUT);
1284 host->devtype_data->send_cmd(host, command, true);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001285 WARN_ONCE(column != -1 || page_addr != -1,
1286 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1287 command, column, page_addr);
Sascha Hauer89121a62009-06-04 17:18:01 +02001288 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001289 break;
1290
Sascha Hauer34f6e152008-09-02 17:16:59 +02001291 case NAND_CMD_READID:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001292 host->devtype_data->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +02001293 mxc_do_addr_cycle(mtd, column, page_addr);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001294 host->devtype_data->send_read_id(host);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001295 host->buf_start = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001296 break;
1297
Sascha Hauer89121a62009-06-04 17:18:01 +02001298 case NAND_CMD_ERASE1:
Sascha Hauer34f6e152008-09-02 17:16:59 +02001299 case NAND_CMD_ERASE2:
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001300 host->devtype_data->send_cmd(host, command, false);
Uwe Kleine-Königc4ca3992015-02-10 19:59:58 +01001301 WARN_ONCE(column != -1,
1302 "Unexpected column value (cmd=%u, col=%d)\n",
1303 command, column);
Sascha Hauer89121a62009-06-04 17:18:01 +02001304 mxc_do_addr_cycle(mtd, column, page_addr);
1305
Sascha Hauer34f6e152008-09-02 17:16:59 +02001306 break;
Uwe Kleine-König3d6e81c2015-02-10 19:59:59 +01001307 case NAND_CMD_PARAM:
1308 host->devtype_data->send_cmd(host, command, false);
1309 mxc_do_addr_cycle(mtd, column, page_addr);
1310 host->devtype_data->send_page(mtd, NFC_OUTPUT);
1311 memcpy32_fromio(host->data_buf, host->main_area0, 512);
1312 host->buf_start = 0;
1313 break;
Uwe Kleine-König98ebb522015-02-10 20:00:00 +01001314 default:
1315 WARN_ONCE(1, "Unimplemented command (cmd=%u)\n",
1316 command);
1317 break;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001318 }
1319}
1320
Sascha Hauer4123ea32016-09-15 10:32:52 +02001321static int mxc_nand_onfi_set_features(struct mtd_info *mtd,
1322 struct nand_chip *chip, int addr,
1323 u8 *subfeature_param)
1324{
1325 struct nand_chip *nand_chip = mtd_to_nand(mtd);
1326 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
1327 int i;
1328
1329 if (!chip->onfi_version ||
1330 !(le16_to_cpu(chip->onfi_params.opt_cmd)
1331 & ONFI_OPT_CMD_SET_GET_FEATURES))
1332 return -EINVAL;
1333
1334 host->buf_start = 0;
1335
1336 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
1337 chip->write_byte(mtd, subfeature_param[i]);
1338
1339 memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
1340 host->devtype_data->send_cmd(host, NAND_CMD_SET_FEATURES, false);
1341 mxc_do_addr_cycle(mtd, addr, -1);
1342 host->devtype_data->send_page(mtd, NFC_INPUT);
1343
1344 return 0;
1345}
1346
1347static int mxc_nand_onfi_get_features(struct mtd_info *mtd,
1348 struct nand_chip *chip, int addr,
1349 u8 *subfeature_param)
1350{
1351 struct nand_chip *nand_chip = mtd_to_nand(mtd);
1352 struct mxc_nand_host *host = nand_get_controller_data(nand_chip);
1353 int i;
1354
1355 if (!chip->onfi_version ||
1356 !(le16_to_cpu(chip->onfi_params.opt_cmd)
1357 & ONFI_OPT_CMD_SET_GET_FEATURES))
1358 return -EINVAL;
1359
Sascha Hauer4123ea32016-09-15 10:32:52 +02001360 host->devtype_data->send_cmd(host, NAND_CMD_GET_FEATURES, false);
1361 mxc_do_addr_cycle(mtd, addr, -1);
1362 host->devtype_data->send_page(mtd, NFC_OUTPUT);
1363 memcpy32_fromio(host->data_buf, host->main_area0, 512);
1364 host->buf_start = 0;
1365
1366 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
1367 *subfeature_param++ = chip->read_byte(mtd);
1368
1369 return 0;
1370}
1371
Sascha Hauerf1372052009-10-21 14:25:27 +02001372/*
1373 * The generic flash bbt decriptors overlap with our ecc
1374 * hardware, so define some i.MX specific ones.
1375 */
1376static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
1377static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };
1378
1379static struct nand_bbt_descr bbt_main_descr = {
1380 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1381 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1382 .offs = 0,
1383 .len = 4,
1384 .veroffs = 4,
1385 .maxblocks = 4,
1386 .pattern = bbt_pattern,
1387};
1388
1389static struct nand_bbt_descr bbt_mirror_descr = {
1390 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1391 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1392 .offs = 0,
1393 .len = 4,
1394 .veroffs = 4,
1395 .maxblocks = 4,
1396 .pattern = mirror_pattern,
1397};
1398
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001399/* v1 + irqpending_quirk: i.MX21 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001400static const struct mxc_nand_devtype_data imx21_nand_devtype_data = {
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001401 .preset = preset_v1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001402 .send_cmd = send_cmd_v1_v2,
1403 .send_addr = send_addr_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001404 .send_page = send_page_v1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001405 .send_read_id = send_read_id_v1_v2,
1406 .get_dev_status = get_dev_status_v1_v2,
1407 .check_int = check_int_v1_v2,
1408 .irq_control = irq_control_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001409 .get_ecc_status = get_ecc_status_v1,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001410 .ooblayout = &mxc_v1_ooblayout_ops,
Uwe Kleine-König5e05a2d2012-04-23 11:23:38 +02001411 .select_chip = mxc_nand_select_chip_v1_v3,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001412 .correct_data = mxc_nand_correct_data_v1,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001413 .irqpending_quirk = 1,
1414 .needs_ip = 0,
1415 .regs_offset = 0xe00,
1416 .spare0_offset = 0x800,
1417 .spare_len = 16,
1418 .eccbytes = 3,
1419 .eccsize = 1,
1420};
1421
1422/* v1 + !irqpending_quirk: i.MX27, i.MX31 */
1423static const struct mxc_nand_devtype_data imx27_nand_devtype_data = {
1424 .preset = preset_v1,
1425 .send_cmd = send_cmd_v1_v2,
1426 .send_addr = send_addr_v1_v2,
1427 .send_page = send_page_v1,
1428 .send_read_id = send_read_id_v1_v2,
1429 .get_dev_status = get_dev_status_v1_v2,
1430 .check_int = check_int_v1_v2,
1431 .irq_control = irq_control_v1_v2,
1432 .get_ecc_status = get_ecc_status_v1,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001433 .ooblayout = &mxc_v1_ooblayout_ops,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001434 .select_chip = mxc_nand_select_chip_v1_v3,
1435 .correct_data = mxc_nand_correct_data_v1,
1436 .irqpending_quirk = 0,
1437 .needs_ip = 0,
1438 .regs_offset = 0xe00,
1439 .spare0_offset = 0x800,
1440 .axi_offset = 0,
1441 .spare_len = 16,
1442 .eccbytes = 3,
1443 .eccsize = 1,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001444};
1445
1446/* v21: i.MX25, i.MX35 */
1447static const struct mxc_nand_devtype_data imx25_nand_devtype_data = {
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001448 .preset = preset_v2,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001449 .send_cmd = send_cmd_v1_v2,
1450 .send_addr = send_addr_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001451 .send_page = send_page_v2,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001452 .send_read_id = send_read_id_v1_v2,
1453 .get_dev_status = get_dev_status_v1_v2,
1454 .check_int = check_int_v1_v2,
1455 .irq_control = irq_control_v1_v2,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001456 .get_ecc_status = get_ecc_status_v2,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001457 .ooblayout = &mxc_v2_ooblayout_ops,
Uwe Kleine-König5e05a2d2012-04-23 11:23:38 +02001458 .select_chip = mxc_nand_select_chip_v2,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001459 .correct_data = mxc_nand_correct_data_v2_v3,
Sascha Hauer82830792016-09-15 10:32:53 +02001460 .setup_data_interface = mxc_nand_v2_setup_data_interface,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001461 .irqpending_quirk = 0,
1462 .needs_ip = 0,
1463 .regs_offset = 0x1e00,
1464 .spare0_offset = 0x1000,
1465 .axi_offset = 0,
1466 .spare_len = 64,
1467 .eccbytes = 9,
1468 .eccsize = 0,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001469};
1470
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001471/* v3.2a: i.MX51 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001472static const struct mxc_nand_devtype_data imx51_nand_devtype_data = {
1473 .preset = preset_v3,
1474 .send_cmd = send_cmd_v3,
1475 .send_addr = send_addr_v3,
1476 .send_page = send_page_v3,
1477 .send_read_id = send_read_id_v3,
1478 .get_dev_status = get_dev_status_v3,
1479 .check_int = check_int_v3,
1480 .irq_control = irq_control_v3,
Uwe Kleine-König6d38af22012-04-23 11:23:36 +02001481 .get_ecc_status = get_ecc_status_v3,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001482 .ooblayout = &mxc_v2_ooblayout_ops,
Uwe Kleine-König5e05a2d2012-04-23 11:23:38 +02001483 .select_chip = mxc_nand_select_chip_v1_v3,
Uwe Kleine-König69d023b2012-04-23 11:23:39 +02001484 .correct_data = mxc_nand_correct_data_v2_v3,
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001485 .irqpending_quirk = 0,
1486 .needs_ip = 1,
1487 .regs_offset = 0,
1488 .spare0_offset = 0x1000,
1489 .axi_offset = 0x1e00,
1490 .spare_len = 64,
1491 .eccbytes = 0,
1492 .eccsize = 0,
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001493 .ppb_shift = 7,
1494};
1495
1496/* v3.2b: i.MX53 */
1497static const struct mxc_nand_devtype_data imx53_nand_devtype_data = {
1498 .preset = preset_v3,
1499 .send_cmd = send_cmd_v3,
1500 .send_addr = send_addr_v3,
1501 .send_page = send_page_v3,
1502 .send_read_id = send_read_id_v3,
1503 .get_dev_status = get_dev_status_v3,
1504 .check_int = check_int_v3,
1505 .irq_control = irq_control_v3,
1506 .get_ecc_status = get_ecc_status_v3,
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001507 .ooblayout = &mxc_v2_ooblayout_ops,
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001508 .select_chip = mxc_nand_select_chip_v1_v3,
1509 .correct_data = mxc_nand_correct_data_v2_v3,
1510 .irqpending_quirk = 0,
1511 .needs_ip = 1,
1512 .regs_offset = 0,
1513 .spare0_offset = 0x1000,
1514 .axi_offset = 0x1e00,
1515 .spare_len = 64,
1516 .eccbytes = 0,
1517 .eccsize = 0,
1518 .ppb_shift = 8,
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001519};
1520
Shawn Guo4d624352012-09-15 13:34:09 +08001521static inline int is_imx21_nfc(struct mxc_nand_host *host)
1522{
1523 return host->devtype_data == &imx21_nand_devtype_data;
1524}
1525
1526static inline int is_imx27_nfc(struct mxc_nand_host *host)
1527{
1528 return host->devtype_data == &imx27_nand_devtype_data;
1529}
1530
1531static inline int is_imx25_nfc(struct mxc_nand_host *host)
1532{
1533 return host->devtype_data == &imx25_nand_devtype_data;
1534}
1535
1536static inline int is_imx51_nfc(struct mxc_nand_host *host)
1537{
1538 return host->devtype_data == &imx51_nand_devtype_data;
1539}
1540
1541static inline int is_imx53_nfc(struct mxc_nand_host *host)
1542{
1543 return host->devtype_data == &imx53_nand_devtype_data;
1544}
1545
Krzysztof Kozlowski8d1e5682015-05-02 00:50:01 +09001546static const struct platform_device_id mxcnd_devtype[] = {
Shawn Guo4d624352012-09-15 13:34:09 +08001547 {
1548 .name = "imx21-nand",
1549 .driver_data = (kernel_ulong_t) &imx21_nand_devtype_data,
1550 }, {
1551 .name = "imx27-nand",
1552 .driver_data = (kernel_ulong_t) &imx27_nand_devtype_data,
1553 }, {
1554 .name = "imx25-nand",
1555 .driver_data = (kernel_ulong_t) &imx25_nand_devtype_data,
1556 }, {
1557 .name = "imx51-nand",
1558 .driver_data = (kernel_ulong_t) &imx51_nand_devtype_data,
1559 }, {
1560 .name = "imx53-nand",
1561 .driver_data = (kernel_ulong_t) &imx53_nand_devtype_data,
1562 }, {
1563 /* sentinel */
1564 }
1565};
1566MODULE_DEVICE_TABLE(platform, mxcnd_devtype);
1567
Boris Brezillonba52b4d2016-09-17 19:44:43 +02001568#ifdef CONFIG_OF
Uwe Kleine-König64363562012-04-23 11:23:41 +02001569static const struct of_device_id mxcnd_dt_ids[] = {
1570 {
1571 .compatible = "fsl,imx21-nand",
1572 .data = &imx21_nand_devtype_data,
1573 }, {
1574 .compatible = "fsl,imx27-nand",
1575 .data = &imx27_nand_devtype_data,
1576 }, {
1577 .compatible = "fsl,imx25-nand",
1578 .data = &imx25_nand_devtype_data,
1579 }, {
1580 .compatible = "fsl,imx51-nand",
1581 .data = &imx51_nand_devtype_data,
Sascha Hauer71718a8e2012-06-06 12:33:15 +02001582 }, {
1583 .compatible = "fsl,imx53-nand",
1584 .data = &imx53_nand_devtype_data,
Uwe Kleine-König64363562012-04-23 11:23:41 +02001585 },
1586 { /* sentinel */ }
1587};
Luis de Bethencourtb33c35b2015-09-18 00:13:28 +02001588MODULE_DEVICE_TABLE(of, mxcnd_dt_ids);
Uwe Kleine-König64363562012-04-23 11:23:41 +02001589
1590static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
1591{
1592 struct device_node *np = host->dev->of_node;
Uwe Kleine-König64363562012-04-23 11:23:41 +02001593 const struct of_device_id *of_id =
1594 of_match_device(mxcnd_dt_ids, host->dev);
Uwe Kleine-König64363562012-04-23 11:23:41 +02001595
1596 if (!np)
1597 return 1;
1598
Uwe Kleine-König64363562012-04-23 11:23:41 +02001599 host->devtype_data = of_id->data;
1600
1601 return 0;
1602}
1603#else
1604static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
1605{
1606 return 1;
1607}
1608#endif
1609
Bill Pemberton06f25512012-11-19 13:23:07 -05001610static int mxcnd_probe(struct platform_device *pdev)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001611{
1612 struct nand_chip *this;
1613 struct mtd_info *mtd;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001614 struct mxc_nand_host *host;
1615 struct resource *res;
Dmitry Eremin-Solenikovd4ed8f12011-06-02 18:00:43 +04001616 int err = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001617
1618 /* Allocate memory for MTD device structure and private data */
Huang Shijiea5900552013-12-21 00:02:27 +08001619 host = devm_kzalloc(&pdev->dev, sizeof(struct mxc_nand_host),
1620 GFP_KERNEL);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001621 if (!host)
1622 return -ENOMEM;
1623
Huang Shijiea5900552013-12-21 00:02:27 +08001624 /* allocate a temporary buffer for the nand_scan_ident() */
1625 host->data_buf = devm_kzalloc(&pdev->dev, PAGE_SIZE, GFP_KERNEL);
1626 if (!host->data_buf)
1627 return -ENOMEM;
Sascha Hauerf8f96082009-06-04 17:12:26 +02001628
Sascha Hauer34f6e152008-09-02 17:16:59 +02001629 host->dev = &pdev->dev;
1630 /* structures must be linked */
1631 this = &host->nand;
Boris BREZILLONa008deb2015-12-10 09:00:12 +01001632 mtd = nand_to_mtd(this);
David Brownell87f39f02009-03-26 00:42:50 -07001633 mtd->dev.parent = &pdev->dev;
Sascha Hauer1fbff0a2009-10-21 16:06:27 +02001634 mtd->name = DRIVER_NAME;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001635
1636 /* 50 us command delay time */
1637 this->chip_delay = 5;
1638
Boris BREZILLONd699ed22015-12-10 09:00:41 +01001639 nand_set_controller_data(this, host);
Brian Norrisa61ae812015-10-30 20:33:25 -07001640 nand_set_flash_node(this, pdev->dev.of_node),
Sascha Hauer34f6e152008-09-02 17:16:59 +02001641 this->dev_ready = mxc_nand_dev_ready;
1642 this->cmdfunc = mxc_nand_command;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001643 this->read_byte = mxc_nand_read_byte;
1644 this->read_word = mxc_nand_read_word;
1645 this->write_buf = mxc_nand_write_buf;
1646 this->read_buf = mxc_nand_read_buf;
Sascha Hauer4123ea32016-09-15 10:32:52 +02001647 this->onfi_set_features = mxc_nand_onfi_set_features;
1648 this->onfi_get_features = mxc_nand_onfi_get_features;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001649
Fabio Estevam24b82d32012-09-05 11:52:27 -03001650 host->clk = devm_clk_get(&pdev->dev, NULL);
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001651 if (IS_ERR(host->clk))
1652 return PTR_ERR(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001653
Sascha Hauer71885b62012-06-06 12:33:14 +02001654 err = mxcnd_probe_dt(host);
Shawn Guo4d624352012-09-15 13:34:09 +08001655 if (err > 0) {
Jingoo Han453810b2013-07-30 17:18:33 +09001656 struct mxc_nand_platform_data *pdata =
1657 dev_get_platdata(&pdev->dev);
Shawn Guo4d624352012-09-15 13:34:09 +08001658 if (pdata) {
1659 host->pdata = *pdata;
1660 host->devtype_data = (struct mxc_nand_devtype_data *)
1661 pdev->id_entry->driver_data;
1662 } else {
1663 err = -ENODEV;
1664 }
1665 }
Sascha Hauer71885b62012-06-06 12:33:14 +02001666 if (err < 0)
1667 return err;
1668
Sascha Hauer82830792016-09-15 10:32:53 +02001669 this->setup_data_interface = host->devtype_data->setup_data_interface;
1670
Sascha Hauer71885b62012-06-06 12:33:14 +02001671 if (host->devtype_data->needs_ip) {
1672 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingb0de7742013-01-21 11:09:12 +01001673 host->regs_ip = devm_ioremap_resource(&pdev->dev, res);
1674 if (IS_ERR(host->regs_ip))
1675 return PTR_ERR(host->regs_ip);
Sascha Hauer71885b62012-06-06 12:33:14 +02001676
1677 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1678 } else {
1679 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1680 }
1681
Thierry Redingb0de7742013-01-21 11:09:12 +01001682 host->base = devm_ioremap_resource(&pdev->dev, res);
1683 if (IS_ERR(host->base))
1684 return PTR_ERR(host->base);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001685
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001686 host->main_area0 = host->base;
Sascha Hauer94671142009-10-05 12:14:21 +02001687
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001688 if (host->devtype_data->regs_offset)
1689 host->regs = host->base + host->devtype_data->regs_offset;
1690 host->spare0 = host->base + host->devtype_data->spare0_offset;
1691 if (host->devtype_data->axi_offset)
1692 host->regs_axi = host->base + host->devtype_data->axi_offset;
1693
1694 this->ecc.bytes = host->devtype_data->eccbytes;
1695 host->eccsize = host->devtype_data->eccsize;
1696
1697 this->select_chip = host->devtype_data->select_chip;
1698 this->ecc.size = 512;
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001699 mtd_set_ooblayout(mtd, host->devtype_data->ooblayout);
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001700
Uwe Kleine-König64363562012-04-23 11:23:41 +02001701 if (host->pdata.hw_ecc) {
Sascha Hauer13e1add2009-10-21 10:39:05 +02001702 this->ecc.mode = NAND_ECC_HW;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001703 } else {
1704 this->ecc.mode = NAND_ECC_SOFT;
Rafał Miłeckic1c70402016-04-08 12:23:46 +02001705 this->ecc.algo = NAND_ECC_HAMMING;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001706 }
1707
Uwe Kleine-König64363562012-04-23 11:23:41 +02001708 /* NAND bus width determines access functions used by upper layer */
1709 if (host->pdata.width == 2)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001710 this->options |= NAND_BUSWIDTH_16;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001711
Boris Brezillon609468f2016-04-01 14:54:29 +02001712 /* update flash based bbt */
1713 if (host->pdata.flash_bbt)
Brian Norrisbb9ebd42011-05-31 16:31:23 -07001714 this->bbt_options |= NAND_BBT_USE_FLASH;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001715
Sascha Hauer63f14742010-10-18 10:16:26 +02001716 init_completion(&host->op_completion);
Ivo Claryssed4840182010-04-08 16:14:44 +02001717
1718 host->irq = platform_get_irq(pdev, 0);
Fabio Estevam26fbf482014-02-14 01:09:34 -02001719 if (host->irq < 0)
1720 return host->irq;
Ivo Claryssed4840182010-04-08 16:14:44 +02001721
Sascha Hauer63f14742010-10-18 10:16:26 +02001722 /*
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001723 * Use host->devtype_data->irq_control() here instead of irq_control()
1724 * because we must not disable_irq_nosync without having requested the
1725 * irq.
Sascha Hauer63f14742010-10-18 10:16:26 +02001726 */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001727 host->devtype_data->irq_control(host, 0);
Sascha Hauer63f14742010-10-18 10:16:26 +02001728
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001729 err = devm_request_irq(&pdev->dev, host->irq, mxc_nfc_irq,
Michael Opdenackerb1eb2342013-10-13 08:21:32 +02001730 0, DRIVER_NAME, host);
Ivo Claryssed4840182010-04-08 16:14:44 +02001731 if (err)
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001732 return err;
1733
Fabio Estevamdcedf622013-12-02 00:50:02 -02001734 err = clk_prepare_enable(host->clk);
1735 if (err)
1736 return err;
Sascha Hauere4a09cb2012-06-06 12:33:13 +02001737 host->clk_act = 1;
Ivo Claryssed4840182010-04-08 16:14:44 +02001738
Sascha Hauer63f14742010-10-18 10:16:26 +02001739 /*
Uwe Kleine-König85569582012-04-23 11:23:34 +02001740 * Now that we "own" the interrupt make sure the interrupt mask bit is
1741 * cleared on i.MX21. Otherwise we can't read the interrupt status bit
1742 * on this machine.
Sascha Hauer63f14742010-10-18 10:16:26 +02001743 */
Uwe Kleine-Königf48d0f92012-04-23 11:23:40 +02001744 if (host->devtype_data->irqpending_quirk) {
Uwe Kleine-König85569582012-04-23 11:23:34 +02001745 disable_irq_nosync(host->irq);
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001746 host->devtype_data->irq_control(host, 1);
Uwe Kleine-König85569582012-04-23 11:23:34 +02001747 }
Sascha Hauer63f14742010-10-18 10:16:26 +02001748
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001749 /* first scan to find the device and get the page size */
Shawn Guo4d624352012-09-15 13:34:09 +08001750 if (nand_scan_ident(mtd, is_imx25_nfc(host) ? 4 : 1, NULL)) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001751 err = -ENXIO;
1752 goto escan;
1753 }
Sascha Hauer34f6e152008-09-02 17:16:59 +02001754
Boris Brezillon609468f2016-04-01 14:54:29 +02001755 switch (this->ecc.mode) {
1756 case NAND_ECC_HW:
1757 this->ecc.calculate = mxc_nand_calculate_ecc;
1758 this->ecc.hwctl = mxc_nand_enable_hwecc;
1759 this->ecc.correct = host->devtype_data->correct_data;
1760 break;
1761
1762 case NAND_ECC_SOFT:
Boris Brezillon609468f2016-04-01 14:54:29 +02001763 break;
1764
1765 default:
1766 err = -EINVAL;
1767 goto escan;
1768 }
1769
1770 if (this->bbt_options & NAND_BBT_USE_FLASH) {
1771 this->bbt_td = &bbt_main_descr;
1772 this->bbt_md = &bbt_mirror_descr;
1773 }
1774
Huang Shijiea5900552013-12-21 00:02:27 +08001775 /* allocate the right size buffer now */
1776 devm_kfree(&pdev->dev, (void *)host->data_buf);
1777 host->data_buf = devm_kzalloc(&pdev->dev, mtd->writesize + mtd->oobsize,
1778 GFP_KERNEL);
1779 if (!host->data_buf) {
1780 err = -ENOMEM;
1781 goto escan;
1782 }
1783
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001784 /* Call preset again, with correct writesize this time */
Uwe Kleine-Könige4303b22012-04-23 11:23:35 +02001785 host->devtype_data->preset(mtd);
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001786
Boris Brezillona894cf6c2016-02-03 20:02:54 +01001787 if (!this->ecc.bytes) {
1788 if (host->eccsize == 8)
1789 this->ecc.bytes = 18;
1790 else if (host->eccsize == 4)
1791 this->ecc.bytes = 9;
Baruch Siach8eeb4c52015-05-13 11:17:39 +03001792 }
Sascha Hauer34f6e152008-09-02 17:16:59 +02001793
Baruch Siach7e7e4732015-05-13 11:17:37 +03001794 /*
1795 * Experimentation shows that i.MX NFC can only handle up to 218 oob
1796 * bytes. Limit used_oobsize to 218 so as to not confuse copy_spare()
1797 * into copying invalid data to/from the spare IO buffer, as this
1798 * might cause ECC data corruption when doing sub-page write to a
1799 * partially written page.
1800 */
1801 host->used_oobsize = min(mtd->oobsize, 218U);
1802
Mike Dunn6a918ba2012-03-11 14:21:11 -07001803 if (this->ecc.mode == NAND_ECC_HW) {
Shawn Guo4d624352012-09-15 13:34:09 +08001804 if (is_imx21_nfc(host) || is_imx27_nfc(host))
Mike Dunn6a918ba2012-03-11 14:21:11 -07001805 this->ecc.strength = 1;
1806 else
1807 this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
1808 }
1809
Sascha Hauer4a43faf2012-05-25 16:22:42 +02001810 /* second phase scan */
1811 if (nand_scan_tail(mtd)) {
1812 err = -ENXIO;
1813 goto escan;
1814 }
1815
Sascha Hauer34f6e152008-09-02 17:16:59 +02001816 /* Register the partitions */
Uwe Kleine-König64363562012-04-23 11:23:41 +02001817 mtd_device_parse_register(mtd, part_probes,
Brian Norrisa61ae812015-10-30 20:33:25 -07001818 NULL,
Uwe Kleine-König64363562012-04-23 11:23:41 +02001819 host->pdata.parts,
1820 host->pdata.nr_parts);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001821
1822 platform_set_drvdata(pdev, host);
1823
1824 return 0;
1825
1826escan:
Lothar Waßmannc10d8ee2012-12-06 08:42:27 +01001827 if (host->clk_act)
1828 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001829
1830 return err;
1831}
1832
Bill Pemberton810b7e02012-11-19 13:26:04 -05001833static int mxcnd_remove(struct platform_device *pdev)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001834{
1835 struct mxc_nand_host *host = platform_get_drvdata(pdev);
1836
Boris BREZILLONa008deb2015-12-10 09:00:12 +01001837 nand_release(nand_to_mtd(&host->nand));
Wei Yongjun8bfd4f72013-12-17 11:35:35 +08001838 if (host->clk_act)
1839 clk_disable_unprepare(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001840
1841 return 0;
1842}
1843
Sascha Hauer34f6e152008-09-02 17:16:59 +02001844static struct platform_driver mxcnd_driver = {
1845 .driver = {
1846 .name = DRIVER_NAME,
Uwe Kleine-König64363562012-04-23 11:23:41 +02001847 .of_match_table = of_match_ptr(mxcnd_dt_ids),
Eric Bénard04dd0d32010-06-17 20:59:04 +02001848 },
Shawn Guo4d624352012-09-15 13:34:09 +08001849 .id_table = mxcnd_devtype,
Fabio Estevamddf16d62012-09-05 11:35:25 -03001850 .probe = mxcnd_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -05001851 .remove = mxcnd_remove,
Sascha Hauer34f6e152008-09-02 17:16:59 +02001852};
Fabio Estevamddf16d62012-09-05 11:35:25 -03001853module_platform_driver(mxcnd_driver);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001854
1855MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1856MODULE_DESCRIPTION("MXC NAND MTD driver");
1857MODULE_LICENSE("GPL");