blob: d163455552b0ee85c83d642cc21ce2cf6485a016 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000 Ralf Baechle ralf@gnu.org
8 * Carsten Langgaard, carstenl@mips.com
9 * Copyright (C) 2002 MIPS Technologies, Inc. All rights reserved.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
12#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010013#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/mm.h>
David Daneyfd062c82009-05-27 17:47:44 -070015#include <linux/hugetlb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <asm/cpu.h>
18#include <asm/bootinfo.h>
19#include <asm/mmu_context.h>
20#include <asm/pgtable.h>
21#include <asm/system.h>
Ralf Baechle3d18c982011-11-28 16:11:28 +000022#include <asm/tlbmisc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24extern void build_tlb_refill_handler(void);
25
Thiemo Seufer172546b2005-04-02 10:21:56 +000026/*
27 * Make sure all entries differ. If they're not different
28 * MIPS32 will take revenge ...
29 */
30#define UNIQUE_ENTRYHI(idx) (CKSEG0 + ((idx) << (PAGE_SHIFT + 1)))
31
Ralf Baechle41c594a2006-04-05 09:45:45 +010032/* Atomicity and interruptability */
33#ifdef CONFIG_MIPS_MT_SMTC
34
35#include <asm/smtc.h>
36#include <asm/mipsmtregs.h>
37
38#define ENTER_CRITICAL(flags) \
39 { \
40 unsigned int mvpflags; \
41 local_irq_save(flags);\
42 mvpflags = dvpe()
43#define EXIT_CRITICAL(flags) \
44 evpe(mvpflags); \
45 local_irq_restore(flags); \
46 }
47#else
48
49#define ENTER_CRITICAL(flags) local_irq_save(flags)
50#define EXIT_CRITICAL(flags) local_irq_restore(flags)
51
52#endif /* CONFIG_MIPS_MT_SMTC */
53
Fuxin Zhang2a21c732007-06-06 14:52:43 +080054#if defined(CONFIG_CPU_LOONGSON2)
55/*
56 * LOONGSON2 has a 4 entry itlb which is a subset of dtlb,
57 * unfortrunately, itlb is not totally transparent to software.
58 */
59#define FLUSH_ITLB write_c0_diag(4);
60
61#define FLUSH_ITLB_VM(vma) { if ((vma)->vm_flags & VM_EXEC) write_c0_diag(4); }
62
63#else
64
65#define FLUSH_ITLB
66#define FLUSH_ITLB_VM(vma)
67
68#endif
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070void local_flush_tlb_all(void)
71{
72 unsigned long flags;
73 unsigned long old_ctx;
74 int entry;
75
Ralf Baechle41c594a2006-04-05 09:45:45 +010076 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 /* Save old context and create impossible VPN2 value */
78 old_ctx = read_c0_entryhi();
79 write_c0_entrylo0(0);
80 write_c0_entrylo1(0);
81
82 entry = read_c0_wired();
83
84 /* Blast 'em all away. */
85 while (entry < current_cpu_data.tlbsize) {
Thiemo Seufer172546b2005-04-02 10:21:56 +000086 /* Make sure all entries differ. */
87 write_c0_entryhi(UNIQUE_ENTRYHI(entry));
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 write_c0_index(entry);
89 mtc0_tlbw_hazard();
90 tlb_write_indexed();
91 entry++;
92 }
93 tlbw_use_hazard();
94 write_c0_entryhi(old_ctx);
Fuxin Zhang2a21c732007-06-06 14:52:43 +080095 FLUSH_ITLB;
Ralf Baechle41c594a2006-04-05 09:45:45 +010096 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097}
98
Thiemo Seufer172546b2005-04-02 10:21:56 +000099/* All entries common to a mm share an asid. To effectively flush
100 these entries, we just bump the asid. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101void local_flush_tlb_mm(struct mm_struct *mm)
102{
Thiemo Seufer172546b2005-04-02 10:21:56 +0000103 int cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Thiemo Seufer172546b2005-04-02 10:21:56 +0000105 preempt_disable();
106
107 cpu = smp_processor_id();
108
109 if (cpu_context(cpu, mm) != 0) {
110 drop_mmu_context(mm, cpu);
111 }
112
113 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114}
115
116void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
117 unsigned long end)
118{
119 struct mm_struct *mm = vma->vm_mm;
120 int cpu = smp_processor_id();
121
122 if (cpu_context(cpu, mm) != 0) {
Greg Ungerera5e696e2009-05-20 16:12:32 +1000123 unsigned long size, flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Ralf Baechle41c594a2006-04-05 09:45:45 +0100125 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT;
127 size = (size + 1) >> 1;
128 if (size <= current_cpu_data.tlbsize/2) {
129 int oldpid = read_c0_entryhi();
130 int newpid = cpu_asid(cpu, mm);
131
132 start &= (PAGE_MASK << 1);
133 end += ((PAGE_SIZE << 1) - 1);
134 end &= (PAGE_MASK << 1);
135 while (start < end) {
136 int idx;
137
138 write_c0_entryhi(start | newpid);
139 start += (PAGE_SIZE << 1);
140 mtc0_tlbw_hazard();
141 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200142 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 idx = read_c0_index();
144 write_c0_entrylo0(0);
145 write_c0_entrylo1(0);
146 if (idx < 0)
147 continue;
148 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000149 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 mtc0_tlbw_hazard();
151 tlb_write_indexed();
152 }
153 tlbw_use_hazard();
154 write_c0_entryhi(oldpid);
155 } else {
156 drop_mmu_context(mm, cpu);
157 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800158 FLUSH_ITLB;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100159 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 }
161}
162
163void local_flush_tlb_kernel_range(unsigned long start, unsigned long end)
164{
Greg Ungerera5e696e2009-05-20 16:12:32 +1000165 unsigned long size, flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Ralf Baechle41c594a2006-04-05 09:45:45 +0100167 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT;
169 size = (size + 1) >> 1;
170 if (size <= current_cpu_data.tlbsize / 2) {
171 int pid = read_c0_entryhi();
172
173 start &= (PAGE_MASK << 1);
174 end += ((PAGE_SIZE << 1) - 1);
175 end &= (PAGE_MASK << 1);
176
177 while (start < end) {
178 int idx;
179
180 write_c0_entryhi(start);
181 start += (PAGE_SIZE << 1);
182 mtc0_tlbw_hazard();
183 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200184 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 idx = read_c0_index();
186 write_c0_entrylo0(0);
187 write_c0_entrylo1(0);
188 if (idx < 0)
189 continue;
190 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000191 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 mtc0_tlbw_hazard();
193 tlb_write_indexed();
194 }
195 tlbw_use_hazard();
196 write_c0_entryhi(pid);
197 } else {
198 local_flush_tlb_all();
199 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800200 FLUSH_ITLB;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100201 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202}
203
204void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
205{
206 int cpu = smp_processor_id();
207
208 if (cpu_context(cpu, vma->vm_mm) != 0) {
209 unsigned long flags;
210 int oldpid, newpid, idx;
211
212 newpid = cpu_asid(cpu, vma->vm_mm);
213 page &= (PAGE_MASK << 1);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100214 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 oldpid = read_c0_entryhi();
216 write_c0_entryhi(page | newpid);
217 mtc0_tlbw_hazard();
218 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200219 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 idx = read_c0_index();
221 write_c0_entrylo0(0);
222 write_c0_entrylo1(0);
223 if (idx < 0)
224 goto finish;
225 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000226 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 mtc0_tlbw_hazard();
228 tlb_write_indexed();
229 tlbw_use_hazard();
230
231 finish:
232 write_c0_entryhi(oldpid);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800233 FLUSH_ITLB_VM(vma);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100234 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 }
236}
237
238/*
239 * This one is only used for pages with the global bit set so we don't care
240 * much about the ASID.
241 */
242void local_flush_tlb_one(unsigned long page)
243{
244 unsigned long flags;
245 int oldpid, idx;
246
Ralf Baechle41c594a2006-04-05 09:45:45 +0100247 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 oldpid = read_c0_entryhi();
Thiemo Seufer172546b2005-04-02 10:21:56 +0000249 page &= (PAGE_MASK << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 write_c0_entryhi(page);
251 mtc0_tlbw_hazard();
252 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200253 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 idx = read_c0_index();
255 write_c0_entrylo0(0);
256 write_c0_entrylo1(0);
257 if (idx >= 0) {
258 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000259 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 mtc0_tlbw_hazard();
261 tlb_write_indexed();
262 tlbw_use_hazard();
263 }
264 write_c0_entryhi(oldpid);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800265 FLUSH_ITLB;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100266 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267}
268
269/*
270 * We will need multiple versions of update_mmu_cache(), one that just
271 * updates the TLB with the new pte(s), and another which also checks
272 * for the R4k "end of page" hardware bug and does the needy.
273 */
274void __update_tlb(struct vm_area_struct * vma, unsigned long address, pte_t pte)
275{
276 unsigned long flags;
277 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000278 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 pmd_t *pmdp;
280 pte_t *ptep;
281 int idx, pid;
282
283 /*
284 * Handle debugger faulting in for debugee.
285 */
286 if (current->active_mm != vma->vm_mm)
287 return;
288
Ralf Baechle41c594a2006-04-05 09:45:45 +0100289 ENTER_CRITICAL(flags);
Thiemo Seufer172546b2005-04-02 10:21:56 +0000290
291 pid = read_c0_entryhi() & ASID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 address &= (PAGE_MASK << 1);
293 write_c0_entryhi(address | pid);
294 pgdp = pgd_offset(vma->vm_mm, address);
295 mtc0_tlbw_hazard();
296 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200297 tlb_probe_hazard();
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000298 pudp = pud_offset(pgdp, address);
299 pmdp = pmd_offset(pudp, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 idx = read_c0_index();
David Daneyfd062c82009-05-27 17:47:44 -0700301#ifdef CONFIG_HUGETLB_PAGE
302 /* this could be a huge page */
303 if (pmd_huge(*pmdp)) {
304 unsigned long lo;
305 write_c0_pagemask(PM_HUGE_MASK);
306 ptep = (pte_t *)pmdp;
David Daney6dd93442010-02-10 15:12:47 -0800307 lo = pte_to_entrylo(pte_val(*ptep));
David Daneyfd062c82009-05-27 17:47:44 -0700308 write_c0_entrylo0(lo);
309 write_c0_entrylo1(lo + (HPAGE_SIZE >> 7));
310
311 mtc0_tlbw_hazard();
312 if (idx < 0)
313 tlb_write_random();
314 else
315 tlb_write_indexed();
316 write_c0_pagemask(PM_DEFAULT_MASK);
317 } else
318#endif
319 {
320 ptep = pte_offset_map(pmdp, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Chris Dearman962f4802007-09-19 00:46:32 +0100322#if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
David Daneyfd062c82009-05-27 17:47:44 -0700323 write_c0_entrylo0(ptep->pte_high);
324 ptep++;
325 write_c0_entrylo1(ptep->pte_high);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326#else
David Daney6dd93442010-02-10 15:12:47 -0800327 write_c0_entrylo0(pte_to_entrylo(pte_val(*ptep++)));
328 write_c0_entrylo1(pte_to_entrylo(pte_val(*ptep)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329#endif
David Daneyfd062c82009-05-27 17:47:44 -0700330 mtc0_tlbw_hazard();
331 if (idx < 0)
332 tlb_write_random();
333 else
334 tlb_write_indexed();
335 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 tlbw_use_hazard();
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800337 FLUSH_ITLB_VM(vma);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100338 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339}
340
Manuel Lauss694b8c32011-08-02 19:51:08 +0200341void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
342 unsigned long entryhi, unsigned long pagemask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343{
344 unsigned long flags;
345 unsigned long wired;
346 unsigned long old_pagemask;
347 unsigned long old_ctx;
348
Ralf Baechle41c594a2006-04-05 09:45:45 +0100349 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 /* Save old context and create impossible VPN2 value */
351 old_ctx = read_c0_entryhi();
352 old_pagemask = read_c0_pagemask();
353 wired = read_c0_wired();
354 write_c0_wired(wired + 1);
355 write_c0_index(wired);
Ralf Baechle432bef22006-09-08 04:16:21 +0200356 tlbw_use_hazard(); /* What is the hazard here? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 write_c0_pagemask(pagemask);
358 write_c0_entryhi(entryhi);
359 write_c0_entrylo0(entrylo0);
360 write_c0_entrylo1(entrylo1);
361 mtc0_tlbw_hazard();
362 tlb_write_indexed();
363 tlbw_use_hazard();
364
365 write_c0_entryhi(old_ctx);
Ralf Baechle432bef22006-09-08 04:16:21 +0200366 tlbw_use_hazard(); /* What is the hazard here? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 write_c0_pagemask(old_pagemask);
368 local_flush_tlb_all();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100369 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371
372/*
373 * Used for loading TLB entries before trap_init() has started, when we
374 * don't actually want to add a wired entry which remains throughout the
375 * lifetime of the system
376 */
377
Ralf Baechle234fcd12008-03-08 09:56:28 +0000378static int temp_tlb_entry __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380__init int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
381 unsigned long entryhi, unsigned long pagemask)
382{
383 int ret = 0;
384 unsigned long flags;
385 unsigned long wired;
386 unsigned long old_pagemask;
387 unsigned long old_ctx;
388
Ralf Baechle41c594a2006-04-05 09:45:45 +0100389 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 /* Save old context and create impossible VPN2 value */
391 old_ctx = read_c0_entryhi();
392 old_pagemask = read_c0_pagemask();
393 wired = read_c0_wired();
394 if (--temp_tlb_entry < wired) {
Maciej W. Rozycki30442992005-02-01 23:02:12 +0000395 printk(KERN_WARNING
396 "No TLB space left for add_temporary_entry\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 ret = -ENOSPC;
398 goto out;
399 }
400
401 write_c0_index(temp_tlb_entry);
402 write_c0_pagemask(pagemask);
403 write_c0_entryhi(entryhi);
404 write_c0_entrylo0(entrylo0);
405 write_c0_entrylo1(entrylo1);
406 mtc0_tlbw_hazard();
407 tlb_write_indexed();
408 tlbw_use_hazard();
409
410 write_c0_entryhi(old_ctx);
411 write_c0_pagemask(old_pagemask);
412out:
Ralf Baechle41c594a2006-04-05 09:45:45 +0100413 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 return ret;
415}
416
Ralf Baechle982f6ff2009-09-17 02:25:07 +0200417static int __cpuinitdata ntlb;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100418static int __init set_ntlb(char *str)
419{
420 get_option(&str, &ntlb);
421 return 1;
422}
423
424__setup("ntlb=", set_ntlb);
425
Ralf Baechle234fcd12008-03-08 09:56:28 +0000426void __cpuinit tlb_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 /*
429 * You should never change this register:
430 * - On R4600 1.7 the tlbp never hits for pages smaller than
431 * the value in the c0_pagemask register.
432 * - The entire mm handling assumes the c0_pagemask register to
Thiemo Seufera7c29962008-02-29 00:43:47 +0000433 * be set to fixed-size pages.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 write_c0_pagemask(PM_DEFAULT_MASK);
436 write_c0_wired(0);
Ralf Baechlecde15b52009-01-06 23:07:20 +0000437 if (current_cpu_type() == CPU_R10000 ||
438 current_cpu_type() == CPU_R12000 ||
439 current_cpu_type() == CPU_R14000)
440 write_c0_framemask(0);
David Daney6dd93442010-02-10 15:12:47 -0800441
442 if (kernel_uses_smartmips_rixi) {
443 /*
444 * Enable the no read, no exec bits, and enable large virtual
445 * address.
446 */
447 u32 pg = PG_RIE | PG_XIE;
448#ifdef CONFIG_64BIT
449 pg |= PG_ELPA;
450#endif
451 write_c0_pagegrain(pg);
452 }
453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 temp_tlb_entry = current_cpu_data.tlbsize - 1;
Thiemo Seuferc6281ed2006-03-14 14:35:27 +0000455
456 /* From this point on the ARC firmware is dead. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 local_flush_tlb_all();
458
Thiemo Seuferc6281ed2006-03-14 14:35:27 +0000459 /* Did I tell you that ARC SUCKS? */
460
Ralf Baechle41c594a2006-04-05 09:45:45 +0100461 if (ntlb) {
462 if (ntlb > 1 && ntlb <= current_cpu_data.tlbsize) {
463 int wired = current_cpu_data.tlbsize - ntlb;
464 write_c0_wired(wired);
465 write_c0_index(wired-1);
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100466 printk("Restricting TLB to %d entries\n", ntlb);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100467 } else
468 printk("Ignoring invalid argument ntlb=%d\n", ntlb);
469 }
470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 build_tlb_refill_handler();
472}