blob: 487575f2340d3bd24f7464a9afa1394f9b50affe [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilson6f392d5482010-08-07 11:01:22 +010037static u32 i915_gem_get_seqno(struct drm_device *dev)
38{
39 drm_i915_private_t *dev_priv = dev->dev_private;
40 u32 seqno;
41
42 seqno = dev_priv->next_seqno;
43
44 /* reserve 0 for non-seqno */
45 if (++dev_priv->next_seqno == 0)
46 dev_priv->next_seqno = 1;
47
48 return seqno;
49}
50
Zou Nan hai8187a2b2010-05-21 09:08:55 +080051static void
52render_ring_flush(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +010053 struct intel_ring_buffer *ring,
54 u32 invalidate_domains,
55 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070056{
Chris Wilson6f392d5482010-08-07 11:01:22 +010057 drm_i915_private_t *dev_priv = dev->dev_private;
58 u32 cmd;
59
Eric Anholt62fdfea2010-05-21 13:26:39 -070060#if WATCH_EXEC
61 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
62 invalidate_domains, flush_domains);
63#endif
Chris Wilson6f392d5482010-08-07 11:01:22 +010064
65 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
Eric Anholt62fdfea2010-05-21 13:26:39 -070066 invalidate_domains, flush_domains);
67
Eric Anholt62fdfea2010-05-21 13:26:39 -070068 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
69 /*
70 * read/write caches:
71 *
72 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
73 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
74 * also flushed at 2d versus 3d pipeline switches.
75 *
76 * read-only caches:
77 *
78 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
79 * MI_READ_FLUSH is set, and is always flushed on 965.
80 *
81 * I915_GEM_DOMAIN_COMMAND may not exist?
82 *
83 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
84 * invalidated when MI_EXE_FLUSH is set.
85 *
86 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
87 * invalidated with every MI_FLUSH.
88 *
89 * TLBs:
90 *
91 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
92 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
93 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
94 * are flushed at any MI_FLUSH.
95 */
96
97 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
98 if ((invalidate_domains|flush_domains) &
99 I915_GEM_DOMAIN_RENDER)
100 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100101 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102 /*
103 * On the 965, the sampler cache always gets flushed
104 * and this bit is reserved.
105 */
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108 }
109 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
110 cmd |= MI_EXE_FLUSH;
111
112#if WATCH_EXEC
113 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
114#endif
Zou Nan haibe26a102010-06-12 17:40:24 +0800115 intel_ring_begin(dev, ring, 2);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800116 intel_ring_emit(dev, ring, cmd);
117 intel_ring_emit(dev, ring, MI_NOOP);
118 intel_ring_advance(dev, ring);
119 }
120}
121
Daniel Vetter870e86d2010-08-02 16:29:44 +0200122static void ring_set_tail(struct drm_device *dev,
123 struct intel_ring_buffer *ring,
124 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800125{
126 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200127 I915_WRITE_TAIL(ring, ring->tail);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800128}
129
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800130static unsigned int render_ring_get_active_head(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100131 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800132{
133 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter3d281d82010-09-24 21:14:22 +0200134 u32 acthd_reg = INTEL_INFO(dev)->gen >= 4 ?
135 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136
137 return I915_READ(acthd_reg);
138}
139
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800140static int init_ring_common(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100141 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800142{
143 u32 head;
144 drm_i915_private_t *dev_priv = dev->dev_private;
145 struct drm_i915_gem_object *obj_priv;
146 obj_priv = to_intel_bo(ring->gem_object);
147
148 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200149 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200150 I915_WRITE_HEAD(ring, 0);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200151 ring->set_tail(dev, ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800152
153 /* Initialize the ring. */
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200154 I915_WRITE_START(ring, obj_priv->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200155 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800156
157 /* G45 ring initialization fails to reset head to zero */
158 if (head != 0) {
159 DRM_ERROR("%s head not reset to zero "
160 "ctl %08x head %08x tail %08x start %08x\n",
161 ring->name,
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200162 I915_READ_CTL(ring),
Daniel Vetter570ef602010-08-02 17:06:23 +0200163 I915_READ_HEAD(ring),
Daniel Vetter870e86d2010-08-02 16:29:44 +0200164 I915_READ_TAIL(ring),
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200165 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800166
Daniel Vetter570ef602010-08-02 17:06:23 +0200167 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800168
169 DRM_ERROR("%s head forced to zero "
170 "ctl %08x head %08x tail %08x start %08x\n",
171 ring->name,
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200172 I915_READ_CTL(ring),
Daniel Vetter570ef602010-08-02 17:06:23 +0200173 I915_READ_HEAD(ring),
Daniel Vetter870e86d2010-08-02 16:29:44 +0200174 I915_READ_TAIL(ring),
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200175 I915_READ_START(ring));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700176 }
177
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200178 I915_WRITE_CTL(ring,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800179 ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
180 | RING_NO_REPORT | RING_VALID);
181
Daniel Vetter570ef602010-08-02 17:06:23 +0200182 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800183 /* If the head is still not zero, the ring is dead */
184 if (head != 0) {
185 DRM_ERROR("%s initialization failed "
186 "ctl %08x head %08x tail %08x start %08x\n",
187 ring->name,
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200188 I915_READ_CTL(ring),
Daniel Vetter570ef602010-08-02 17:06:23 +0200189 I915_READ_HEAD(ring),
Daniel Vetter870e86d2010-08-02 16:29:44 +0200190 I915_READ_TAIL(ring),
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200191 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800192 return -EIO;
193 }
194
195 if (!drm_core_check_feature(dev, DRIVER_MODESET))
196 i915_kernel_lost_context(dev);
197 else {
Daniel Vetter570ef602010-08-02 17:06:23 +0200198 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200199 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800200 ring->space = ring->head - (ring->tail + 8);
201 if (ring->space < 0)
202 ring->space += ring->size;
203 }
204 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700205}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800206
207static int init_render_ring(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100208 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800209{
210 drm_i915_private_t *dev_priv = dev->dev_private;
211 int ret = init_ring_common(dev, ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800212 int mode;
213
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100214 if (INTEL_INFO(dev)->gen > 3) {
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800215 mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
216 if (IS_GEN6(dev))
217 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
218 I915_WRITE(MI_MODE, mode);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800219 }
220 return ret;
221}
222
Eric Anholt62fdfea2010-05-21 13:26:39 -0700223#define PIPE_CONTROL_FLUSH(addr) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800224do { \
Eric Anholt62fdfea2010-05-21 13:26:39 -0700225 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
Zhenyu Wangca764822010-05-27 10:26:42 +0800226 PIPE_CONTROL_DEPTH_STALL | 2); \
Eric Anholt62fdfea2010-05-21 13:26:39 -0700227 OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
228 OUT_RING(0); \
229 OUT_RING(0); \
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800230} while (0)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700231
232/**
233 * Creates a new sequence number, emitting a write of it to the status page
234 * plus an interrupt, which will trigger i915_user_interrupt_handler.
235 *
236 * Must be called with struct_lock held.
237 *
238 * Returned sequence numbers are nonzero on success.
239 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800240static u32
241render_ring_add_request(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100242 struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100243 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700244{
245 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100246 u32 seqno;
247
248 seqno = i915_gem_get_seqno(dev);
Zhenyu Wangca764822010-05-27 10:26:42 +0800249
250 if (IS_GEN6(dev)) {
251 BEGIN_LP_RING(6);
252 OUT_RING(GFX_OP_PIPE_CONTROL | 3);
253 OUT_RING(PIPE_CONTROL_QW_WRITE |
254 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
255 PIPE_CONTROL_NOTIFY);
256 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
257 OUT_RING(seqno);
258 OUT_RING(0);
259 OUT_RING(0);
260 ADVANCE_LP_RING();
261 } else if (HAS_PIPE_CONTROL(dev)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700262 u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
263
264 /*
265 * Workaround qword write incoherence by flushing the
266 * PIPE_NOTIFY buffers out to memory before requesting
267 * an interrupt.
268 */
269 BEGIN_LP_RING(32);
270 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
271 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
272 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
273 OUT_RING(seqno);
274 OUT_RING(0);
275 PIPE_CONTROL_FLUSH(scratch_addr);
276 scratch_addr += 128; /* write to separate cachelines */
277 PIPE_CONTROL_FLUSH(scratch_addr);
278 scratch_addr += 128;
279 PIPE_CONTROL_FLUSH(scratch_addr);
280 scratch_addr += 128;
281 PIPE_CONTROL_FLUSH(scratch_addr);
282 scratch_addr += 128;
283 PIPE_CONTROL_FLUSH(scratch_addr);
284 scratch_addr += 128;
285 PIPE_CONTROL_FLUSH(scratch_addr);
286 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
287 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
288 PIPE_CONTROL_NOTIFY);
289 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
290 OUT_RING(seqno);
291 OUT_RING(0);
292 ADVANCE_LP_RING();
293 } else {
294 BEGIN_LP_RING(4);
295 OUT_RING(MI_STORE_DWORD_INDEX);
296 OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
297 OUT_RING(seqno);
298
299 OUT_RING(MI_USER_INTERRUPT);
300 ADVANCE_LP_RING();
301 }
302 return seqno;
303}
304
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800305static u32
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100306render_ring_get_seqno(struct drm_device *dev,
307 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800308{
309 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
310 if (HAS_PIPE_CONTROL(dev))
311 return ((volatile u32 *)(dev_priv->seqno_page))[0];
312 else
313 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
314}
315
316static void
317render_ring_get_user_irq(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100318 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700319{
320 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
321 unsigned long irqflags;
322
323 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800324 if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700325 if (HAS_PCH_SPLIT(dev))
326 ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
327 else
328 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
329 }
330 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
331}
332
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800333static void
334render_ring_put_user_irq(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100335 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700336{
337 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
338 unsigned long irqflags;
339
340 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800341 BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
342 if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700343 if (HAS_PCH_SPLIT(dev))
344 ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
345 else
346 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
347 }
348 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
349}
350
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800351static void render_setup_status_page(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100352 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800353{
354 drm_i915_private_t *dev_priv = dev->dev_private;
355 if (IS_GEN6(dev)) {
Daniel Vetter3d281d82010-09-24 21:14:22 +0200356 I915_WRITE(RING_HWS_PGA_GEN6(ring->mmio_base),
357 ring->status_page.gfx_addr);
358 I915_READ(RING_HWS_PGA_GEN6(ring->mmio_base)); /* posting read */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800359 } else {
Daniel Vetter3d281d82010-09-24 21:14:22 +0200360 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
361 ring->status_page.gfx_addr);
362 I915_READ(RING_HWS_PGA(ring->mmio_base)); /* posting read */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800363 }
364
365}
366
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100367static void
Zou Nan haid1b851f2010-05-21 09:08:57 +0800368bsd_ring_flush(struct drm_device *dev,
369 struct intel_ring_buffer *ring,
370 u32 invalidate_domains,
371 u32 flush_domains)
372{
Zou Nan haibe26a102010-06-12 17:40:24 +0800373 intel_ring_begin(dev, ring, 2);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800374 intel_ring_emit(dev, ring, MI_FLUSH);
375 intel_ring_emit(dev, ring, MI_NOOP);
376 intel_ring_advance(dev, ring);
377}
378
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100379static unsigned int bsd_ring_get_active_head(struct drm_device *dev,
380 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800381{
382 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter3d281d82010-09-24 21:14:22 +0200383 return I915_READ(RING_ACTHD(ring->mmio_base));
Zou Nan haid1b851f2010-05-21 09:08:57 +0800384}
385
Zou Nan haid1b851f2010-05-21 09:08:57 +0800386static int init_bsd_ring(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100387 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800388{
389 return init_ring_common(dev, ring);
390}
391
392static u32
393bsd_ring_add_request(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100394 struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100395 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800396{
397 u32 seqno;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100398
399 seqno = i915_gem_get_seqno(dev);
400
Zou Nan haid1b851f2010-05-21 09:08:57 +0800401 intel_ring_begin(dev, ring, 4);
402 intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
403 intel_ring_emit(dev, ring,
404 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
405 intel_ring_emit(dev, ring, seqno);
406 intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
407 intel_ring_advance(dev, ring);
408
409 DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
410
411 return seqno;
412}
413
414static void bsd_setup_status_page(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100415 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800416{
417 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter3d281d82010-09-24 21:14:22 +0200418 I915_WRITE(RING_HWS_PGA(ring->mmio_base), ring->status_page.gfx_addr);
419 I915_READ(RING_HWS_PGA(ring->mmio_base));
Zou Nan haid1b851f2010-05-21 09:08:57 +0800420}
421
422static void
423bsd_ring_get_user_irq(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100424 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800425{
426 /* do nothing */
427}
428static void
429bsd_ring_put_user_irq(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100430 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800431{
432 /* do nothing */
433}
434
435static u32
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100436bsd_ring_get_seqno(struct drm_device *dev,
437 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800438{
439 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
440}
441
442static int
443bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100444 struct intel_ring_buffer *ring,
445 struct drm_i915_gem_execbuffer2 *exec,
446 struct drm_clip_rect *cliprects,
447 uint64_t exec_offset)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800448{
449 uint32_t exec_start;
450 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
451 intel_ring_begin(dev, ring, 2);
452 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
453 (2 << 6) | MI_BATCH_NON_SECURE_I965);
454 intel_ring_emit(dev, ring, exec_start);
455 intel_ring_advance(dev, ring);
456 return 0;
457}
458
459
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800460static int
461render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100462 struct intel_ring_buffer *ring,
463 struct drm_i915_gem_execbuffer2 *exec,
464 struct drm_clip_rect *cliprects,
465 uint64_t exec_offset)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700466{
467 drm_i915_private_t *dev_priv = dev->dev_private;
468 int nbox = exec->num_cliprects;
469 int i = 0, count;
470 uint32_t exec_start, exec_len;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700471 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
472 exec_len = (uint32_t) exec->batch_len;
473
Chris Wilson6f392d5482010-08-07 11:01:22 +0100474 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700475
476 count = nbox ? nbox : 1;
477
478 for (i = 0; i < count; i++) {
479 if (i < nbox) {
480 int ret = i915_emit_box(dev, cliprects, i,
481 exec->DR1, exec->DR4);
482 if (ret)
483 return ret;
484 }
485
486 if (IS_I830(dev) || IS_845G(dev)) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800487 intel_ring_begin(dev, ring, 4);
488 intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
489 intel_ring_emit(dev, ring,
490 exec_start | MI_BATCH_NON_SECURE);
491 intel_ring_emit(dev, ring, exec_start + exec_len - 4);
492 intel_ring_emit(dev, ring, 0);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700493 } else {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800494 intel_ring_begin(dev, ring, 4);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100495 if (INTEL_INFO(dev)->gen >= 4) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800496 intel_ring_emit(dev, ring,
497 MI_BATCH_BUFFER_START | (2 << 6)
498 | MI_BATCH_NON_SECURE_I965);
499 intel_ring_emit(dev, ring, exec_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700500 } else {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800501 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
502 | (2 << 6));
503 intel_ring_emit(dev, ring, exec_start |
504 MI_BATCH_NON_SECURE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700505 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700506 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800507 intel_ring_advance(dev, ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700508 }
509
Zou Nan hai1cafd342010-06-25 13:40:24 +0800510 if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
511 intel_ring_begin(dev, ring, 2);
512 intel_ring_emit(dev, ring, MI_FLUSH |
513 MI_NO_WRITE_FLUSH |
514 MI_INVALIDATE_ISP );
515 intel_ring_emit(dev, ring, MI_NOOP);
516 intel_ring_advance(dev, ring);
517 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700518 /* XXX breadcrumb */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800519
Eric Anholt62fdfea2010-05-21 13:26:39 -0700520 return 0;
521}
522
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800523static void cleanup_status_page(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100524 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700525{
526 drm_i915_private_t *dev_priv = dev->dev_private;
527 struct drm_gem_object *obj;
528 struct drm_i915_gem_object *obj_priv;
529
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800530 obj = ring->status_page.obj;
531 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700532 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700533 obj_priv = to_intel_bo(obj);
534
535 kunmap(obj_priv->pages[0]);
536 i915_gem_object_unpin(obj);
537 drm_gem_object_unreference(obj);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700539
540 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700541}
542
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800543static int init_status_page(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100544 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700545{
546 drm_i915_private_t *dev_priv = dev->dev_private;
547 struct drm_gem_object *obj;
548 struct drm_i915_gem_object *obj_priv;
549 int ret;
550
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 obj = i915_gem_alloc_object(dev, 4096);
552 if (obj == NULL) {
553 DRM_ERROR("Failed to allocate status page\n");
554 ret = -ENOMEM;
555 goto err;
556 }
557 obj_priv = to_intel_bo(obj);
558 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
559
560 ret = i915_gem_object_pin(obj, 4096);
561 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700562 goto err_unref;
563 }
564
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800565 ring->status_page.gfx_addr = obj_priv->gtt_offset;
566 ring->status_page.page_addr = kmap(obj_priv->pages[0]);
567 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700568 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700569 goto err_unpin;
570 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800571 ring->status_page.obj = obj;
572 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700573
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800574 ring->setup_status_page(dev, ring);
575 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
576 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700577
578 return 0;
579
580err_unpin:
581 i915_gem_object_unpin(obj);
582err_unref:
583 drm_gem_object_unreference(obj);
584err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800585 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700586}
587
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588int intel_init_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100589 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700590{
Daniel Vetter870e86d2010-08-02 16:29:44 +0200591 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 struct drm_i915_gem_object *obj_priv;
593 struct drm_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100594 int ret;
595
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800596 ring->dev = dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700597
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800598 if (I915_NEED_GFX_HWS(dev)) {
599 ret = init_status_page(dev, ring);
600 if (ret)
601 return ret;
602 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700603
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700605 if (obj == NULL) {
606 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800607 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100608 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700609 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700610
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800611 ring->gem_object = obj;
612
Daniel Vettera9db5c82010-08-02 17:22:48 +0200613 ret = i915_gem_object_pin(obj, PAGE_SIZE);
Chris Wilsondd785e32010-08-07 11:01:34 +0100614 if (ret)
615 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700616
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800617 obj_priv = to_intel_bo(obj);
618 ring->map.size = ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700619 ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700620 ring->map.type = 0;
621 ring->map.flags = 0;
622 ring->map.mtrr = 0;
623
624 drm_core_ioremap_wc(&ring->map, dev);
625 if (ring->map.handle == NULL) {
626 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100628 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700629 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800630
Eric Anholt62fdfea2010-05-21 13:26:39 -0700631 ring->virtual_start = ring->map.handle;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800632 ret = ring->init(dev, ring);
Chris Wilsondd785e32010-08-07 11:01:34 +0100633 if (ret)
634 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700635
Eric Anholt62fdfea2010-05-21 13:26:39 -0700636 if (!drm_core_check_feature(dev, DRIVER_MODESET))
637 i915_kernel_lost_context(dev);
638 else {
Daniel Vetter570ef602010-08-02 17:06:23 +0200639 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200640 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700641 ring->space = ring->head - (ring->tail + 8);
642 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700644 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800645 INIT_LIST_HEAD(&ring->active_list);
646 INIT_LIST_HEAD(&ring->request_list);
647 return ret;
Chris Wilsondd785e32010-08-07 11:01:34 +0100648
649err_unmap:
650 drm_core_ioremapfree(&ring->map, dev);
651err_unpin:
652 i915_gem_object_unpin(obj);
653err_unref:
654 drm_gem_object_unreference(obj);
655 ring->gem_object = NULL;
656err_hws:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800657 cleanup_status_page(dev, ring);
658 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700659}
660
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800661void intel_cleanup_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100662 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700663{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800664 if (ring->gem_object == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700665 return;
666
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800667 drm_core_ioremapfree(&ring->map, dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700668
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800669 i915_gem_object_unpin(ring->gem_object);
670 drm_gem_object_unreference(ring->gem_object);
671 ring->gem_object = NULL;
672 cleanup_status_page(dev, ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700673}
674
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100675static int intel_wrap_ring_buffer(struct drm_device *dev,
676 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700677{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800678 unsigned int *virt;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700679 int rem;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800680 rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700681
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800682 if (ring->space < rem) {
683 int ret = intel_wait_ring_buffer(dev, ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700684 if (ret)
685 return ret;
686 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700687
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800688 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +0100689 rem /= 8;
690 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700691 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +0100692 *virt++ = MI_NOOP;
693 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700694
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800695 ring->tail = 0;
Chris Wilson43ed3402010-07-01 17:53:00 +0100696 ring->space = ring->head - 8;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700697
698 return 0;
699}
700
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800701int intel_wait_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100702 struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700703{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800704 unsigned long end;
Daniel Vetter570ef602010-08-02 17:06:23 +0200705 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700706
707 trace_i915_ring_wait_begin (dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800708 end = jiffies + 3 * HZ;
709 do {
Daniel Vetter570ef602010-08-02 17:06:23 +0200710 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700711 ring->space = ring->head - (ring->tail + 8);
712 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800713 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700714 if (ring->space >= n) {
715 trace_i915_ring_wait_end (dev);
716 return 0;
717 }
718
719 if (dev->primary->master) {
720 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
721 if (master_priv->sarea_priv)
722 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
723 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800724
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800725 yield();
726 } while (!time_after(jiffies, end));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700727 trace_i915_ring_wait_end (dev);
728 return -EBUSY;
729}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800730
731void intel_ring_begin(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100732 struct intel_ring_buffer *ring,
733 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800734{
Zou Nan haibe26a102010-06-12 17:40:24 +0800735 int n = 4*num_dwords;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800736 if (unlikely(ring->tail + n > ring->size))
737 intel_wrap_ring_buffer(dev, ring);
738 if (unlikely(ring->space < n))
739 intel_wait_ring_buffer(dev, ring, n);
Chris Wilsond97ed332010-08-04 15:18:13 +0100740
741 ring->space -= n;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800742}
743
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800744void intel_ring_advance(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100745 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800746{
Chris Wilsond97ed332010-08-04 15:18:13 +0100747 ring->tail &= ring->size - 1;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200748 ring->set_tail(dev, ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800749}
750
751void intel_fill_struct(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100752 struct intel_ring_buffer *ring,
753 void *data,
754 unsigned int len)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800755{
756 unsigned int *virt = ring->virtual_start + ring->tail;
757 BUG_ON((len&~(4-1)) != 0);
Zou Nan haibe26a102010-06-12 17:40:24 +0800758 intel_ring_begin(dev, ring, len/4);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800759 memcpy(virt, data, len);
760 ring->tail += len;
761 ring->tail &= ring->size - 1;
762 ring->space -= len;
763 intel_ring_advance(dev, ring);
764}
765
Chris Wilsone0708682010-09-19 14:46:27 +0100766static const struct intel_ring_buffer render_ring = {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800767 .name = "render ring",
Chris Wilson92204342010-09-18 11:02:01 +0100768 .id = RING_RENDER,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200769 .mmio_base = RENDER_RING_BASE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800770 .size = 32 * PAGE_SIZE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800771 .setup_status_page = render_setup_status_page,
772 .init = init_render_ring,
Daniel Vetter870e86d2010-08-02 16:29:44 +0200773 .set_tail = ring_set_tail,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800774 .get_active_head = render_ring_get_active_head,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800775 .flush = render_ring_flush,
776 .add_request = render_ring_add_request,
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100777 .get_seqno = render_ring_get_seqno,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800778 .user_irq_get = render_ring_get_user_irq,
779 .user_irq_put = render_ring_put_user_irq,
780 .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800781};
Zou Nan haid1b851f2010-05-21 09:08:57 +0800782
783/* ring buffer for bit-stream decoder */
784
Chris Wilsone0708682010-09-19 14:46:27 +0100785static const struct intel_ring_buffer bsd_ring = {
Zou Nan haid1b851f2010-05-21 09:08:57 +0800786 .name = "bsd ring",
Chris Wilson92204342010-09-18 11:02:01 +0100787 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200788 .mmio_base = BSD_RING_BASE,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800789 .size = 32 * PAGE_SIZE,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800790 .setup_status_page = bsd_setup_status_page,
791 .init = init_bsd_ring,
Daniel Vetter870e86d2010-08-02 16:29:44 +0200792 .set_tail = ring_set_tail,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800793 .get_active_head = bsd_ring_get_active_head,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800794 .flush = bsd_ring_flush,
795 .add_request = bsd_ring_add_request,
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100796 .get_seqno = bsd_ring_get_seqno,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800797 .user_irq_get = bsd_ring_get_user_irq,
798 .user_irq_put = bsd_ring_put_user_irq,
799 .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800800};
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800801
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100802
803static void gen6_bsd_setup_status_page(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100804 struct intel_ring_buffer *ring)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100805{
806 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter3d281d82010-09-24 21:14:22 +0200807 I915_WRITE(RING_HWS_PGA_GEN6(ring->mmio_base), ring->status_page.gfx_addr);
808 I915_READ(RING_HWS_PGA_GEN6(ring->mmio_base));
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100809}
810
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100811static void gen6_bsd_ring_set_tail(struct drm_device *dev,
812 struct intel_ring_buffer *ring,
813 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100814{
815 drm_i915_private_t *dev_priv = dev->dev_private;
816
817 /* Every tail move must follow the sequence below */
818 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
819 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
820 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
821 I915_WRITE(GEN6_BSD_RNCID, 0x0);
822
823 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
824 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
825 50))
826 DRM_ERROR("timed out waiting for IDLE Indicator\n");
827
Daniel Vetter870e86d2010-08-02 16:29:44 +0200828 I915_WRITE_TAIL(ring, value);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100829 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
830 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
831 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
832}
833
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100834static unsigned int gen6_bsd_ring_get_active_head(struct drm_device *dev,
835 struct intel_ring_buffer *ring)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100836{
837 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter3d281d82010-09-24 21:14:22 +0200838 return I915_READ(RING_ACTHD(ring->mmio_base));
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100839}
840
841static void gen6_bsd_ring_flush(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100842 struct intel_ring_buffer *ring,
843 u32 invalidate_domains,
844 u32 flush_domains)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100845{
846 intel_ring_begin(dev, ring, 4);
847 intel_ring_emit(dev, ring, MI_FLUSH_DW);
848 intel_ring_emit(dev, ring, 0);
849 intel_ring_emit(dev, ring, 0);
850 intel_ring_emit(dev, ring, 0);
851 intel_ring_advance(dev, ring);
852}
853
854static int
855gen6_bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100856 struct intel_ring_buffer *ring,
857 struct drm_i915_gem_execbuffer2 *exec,
858 struct drm_clip_rect *cliprects,
859 uint64_t exec_offset)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100860{
861 uint32_t exec_start;
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100862
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100863 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100864
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100865 intel_ring_begin(dev, ring, 2);
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100866 intel_ring_emit(dev, ring,
867 MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
868 /* bit0-7 is the length on GEN6+ */
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100869 intel_ring_emit(dev, ring, exec_start);
870 intel_ring_advance(dev, ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100871
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100872 return 0;
873}
874
875/* ring buffer for Video Codec for Gen6+ */
Chris Wilsone0708682010-09-19 14:46:27 +0100876static const struct intel_ring_buffer gen6_bsd_ring = {
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100877 .name = "gen6 bsd ring",
878 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200879 .mmio_base = GEN6_BSD_RING_BASE,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100880 .size = 32 * PAGE_SIZE,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100881 .setup_status_page = gen6_bsd_setup_status_page,
882 .init = init_bsd_ring,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100883 .set_tail = gen6_bsd_ring_set_tail,
884 .get_active_head = gen6_bsd_ring_get_active_head,
885 .flush = gen6_bsd_ring_flush,
886 .add_request = bsd_ring_add_request,
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100887 .get_seqno = bsd_ring_get_seqno,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100888 .user_irq_get = bsd_ring_get_user_irq,
889 .user_irq_put = bsd_ring_put_user_irq,
890 .dispatch_gem_execbuffer = gen6_bsd_ring_dispatch_gem_execbuffer,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100891};
892
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800893int intel_init_render_ring_buffer(struct drm_device *dev)
894{
895 drm_i915_private_t *dev_priv = dev->dev_private;
896
897 dev_priv->render_ring = render_ring;
898
899 if (!I915_NEED_GFX_HWS(dev)) {
900 dev_priv->render_ring.status_page.page_addr
901 = dev_priv->status_page_dmah->vaddr;
902 memset(dev_priv->render_ring.status_page.page_addr,
903 0, PAGE_SIZE);
904 }
905
906 return intel_init_ring_buffer(dev, &dev_priv->render_ring);
907}
908
909int intel_init_bsd_ring_buffer(struct drm_device *dev)
910{
911 drm_i915_private_t *dev_priv = dev->dev_private;
912
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100913 if (IS_GEN6(dev))
914 dev_priv->bsd_ring = gen6_bsd_ring;
915 else
916 dev_priv->bsd_ring = bsd_ring;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800917
918 return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
919}