blob: 56cdaa3b030f1bcddc70b296930e7891435603a7 [file] [log] [blame]
Benjamin Chan99eb63b2016-12-21 15:45:26 -05001/* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
Alan Kwong9487de22016-01-16 22:06:36 -05002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/platform_device.h>
17#include <linux/module.h>
18#include <linux/fs.h>
19#include <linux/file.h>
Alan Kwong9487de22016-01-16 22:06:36 -050020#include <linux/delay.h>
21#include <linux/debugfs.h>
22#include <linux/interrupt.h>
23#include <linux/dma-mapping.h>
24#include <linux/dma-buf.h>
25#include <linux/msm_ion.h>
Alan Kwong6ce448d2016-11-24 18:45:20 -080026#include <linux/clk.h>
27#include <linux/clk/qcom.h>
Alan Kwong9487de22016-01-16 22:06:36 -050028
29#include "sde_rotator_core.h"
30#include "sde_rotator_util.h"
31#include "sde_rotator_smmu.h"
32#include "sde_rotator_r3.h"
33#include "sde_rotator_r3_internal.h"
34#include "sde_rotator_r3_hwio.h"
35#include "sde_rotator_r3_debug.h"
36#include "sde_rotator_trace.h"
Benjamin Chan53e3bce2016-08-31 14:43:29 -040037#include "sde_rotator_debug.h"
Alan Kwong9487de22016-01-16 22:06:36 -050038
Benjamin Chan99eb63b2016-12-21 15:45:26 -050039#define RES_UHD (3840*2160)
40
41/* traffic shaping clock ticks = finish_time x 19.2MHz */
42#define TRAFFIC_SHAPE_CLKTICK_14MS 268800
43#define TRAFFIC_SHAPE_CLKTICK_12MS 230400
Alan Kwong498d59f2017-02-11 18:56:34 -080044#define TRAFFIC_SHAPE_VSYNC_CLK 19200000
Benjamin Chan99eb63b2016-12-21 15:45:26 -050045
Alan Kwong9487de22016-01-16 22:06:36 -050046/* XIN mapping */
47#define XIN_SSPP 0
48#define XIN_WRITEBACK 1
49
50/* wait for at most 2 vsync for lowest refresh rate (24hz) */
Alan Kwong9a11c452017-05-01 15:11:31 -070051#define KOFF_TIMEOUT (42 * 32)
Alan Kwong6bc64622017-02-04 17:36:03 -080052
53/* default stream buffer headroom in lines */
54#define DEFAULT_SBUF_HEADROOM 20
Clarence Ip37e013c2017-05-04 12:23:13 -070055#define DEFAULT_UBWC_MALSIZE 0
56#define DEFAULT_UBWC_SWIZZLE 0
Alan Kwong9487de22016-01-16 22:06:36 -050057
Alan Kwongb6c049c2017-03-31 12:50:27 -070058#define DEFAULT_MAXLINEWIDTH 4096
59
Alan Kwong9487de22016-01-16 22:06:36 -050060/* Macro for constructing the REGDMA command */
61#define SDE_REGDMA_WRITE(p, off, data) \
62 do { \
Alan Kwong6bc64622017-02-04 17:36:03 -080063 SDEROT_DBG("SDEREG.W:[%s:0x%X] <= 0x%X\n", #off, (off),\
64 (u32)(data));\
Alan Kwong9487de22016-01-16 22:06:36 -050065 *p++ = REGDMA_OP_REGWRITE | \
66 ((off) & REGDMA_ADDR_OFFSET_MASK); \
67 *p++ = (data); \
68 } while (0)
69
70#define SDE_REGDMA_MODIFY(p, off, mask, data) \
71 do { \
Alan Kwong6bc64622017-02-04 17:36:03 -080072 SDEROT_DBG("SDEREG.M:[%s:0x%X] <= 0x%X\n", #off, (off),\
73 (u32)(data));\
Alan Kwong9487de22016-01-16 22:06:36 -050074 *p++ = REGDMA_OP_REGMODIFY | \
75 ((off) & REGDMA_ADDR_OFFSET_MASK); \
76 *p++ = (mask); \
77 *p++ = (data); \
78 } while (0)
79
80#define SDE_REGDMA_BLKWRITE_INC(p, off, len) \
81 do { \
Alan Kwong6bc64622017-02-04 17:36:03 -080082 SDEROT_DBG("SDEREG.B:[%s:0x%X:0x%X]\n", #off, (off),\
83 (u32)(len));\
Alan Kwong9487de22016-01-16 22:06:36 -050084 *p++ = REGDMA_OP_BLKWRITE_INC | \
85 ((off) & REGDMA_ADDR_OFFSET_MASK); \
86 *p++ = (len); \
87 } while (0)
88
89#define SDE_REGDMA_BLKWRITE_DATA(p, data) \
90 do { \
Alan Kwong6bc64622017-02-04 17:36:03 -080091 SDEROT_DBG("SDEREG.I:[:] <= 0x%X\n", (u32)(data));\
Alan Kwong9487de22016-01-16 22:06:36 -050092 *(p) = (data); \
93 (p)++; \
94 } while (0)
95
96/* Macro for directly accessing mapped registers */
97#define SDE_ROTREG_WRITE(base, off, data) \
Alan Kwong6bc64622017-02-04 17:36:03 -080098 do { \
99 SDEROT_DBG("SDEREG.D:[%s:0x%X] <= 0x%X\n", #off, (off)\
100 , (u32)(data));\
101 writel_relaxed(data, (base + (off))); \
102 } while (0)
Alan Kwong9487de22016-01-16 22:06:36 -0500103
104#define SDE_ROTREG_READ(base, off) \
105 readl_relaxed(base + (off))
106
Alan Kwong6bc64622017-02-04 17:36:03 -0800107static u32 sde_hw_rotator_v3_inpixfmts[] = {
Alan Kwongda16e442016-08-14 20:47:18 -0400108 SDE_PIX_FMT_XRGB_8888,
109 SDE_PIX_FMT_ARGB_8888,
110 SDE_PIX_FMT_ABGR_8888,
111 SDE_PIX_FMT_RGBA_8888,
112 SDE_PIX_FMT_BGRA_8888,
113 SDE_PIX_FMT_RGBX_8888,
114 SDE_PIX_FMT_BGRX_8888,
115 SDE_PIX_FMT_XBGR_8888,
116 SDE_PIX_FMT_RGBA_5551,
117 SDE_PIX_FMT_ARGB_1555,
118 SDE_PIX_FMT_ABGR_1555,
119 SDE_PIX_FMT_BGRA_5551,
120 SDE_PIX_FMT_BGRX_5551,
121 SDE_PIX_FMT_RGBX_5551,
122 SDE_PIX_FMT_XBGR_1555,
123 SDE_PIX_FMT_XRGB_1555,
124 SDE_PIX_FMT_ARGB_4444,
125 SDE_PIX_FMT_RGBA_4444,
126 SDE_PIX_FMT_BGRA_4444,
127 SDE_PIX_FMT_ABGR_4444,
128 SDE_PIX_FMT_RGBX_4444,
129 SDE_PIX_FMT_XRGB_4444,
130 SDE_PIX_FMT_BGRX_4444,
131 SDE_PIX_FMT_XBGR_4444,
132 SDE_PIX_FMT_RGB_888,
133 SDE_PIX_FMT_BGR_888,
134 SDE_PIX_FMT_RGB_565,
135 SDE_PIX_FMT_BGR_565,
136 SDE_PIX_FMT_Y_CB_CR_H2V2,
137 SDE_PIX_FMT_Y_CR_CB_H2V2,
138 SDE_PIX_FMT_Y_CR_CB_GH2V2,
139 SDE_PIX_FMT_Y_CBCR_H2V2,
140 SDE_PIX_FMT_Y_CRCB_H2V2,
141 SDE_PIX_FMT_Y_CBCR_H1V2,
142 SDE_PIX_FMT_Y_CRCB_H1V2,
143 SDE_PIX_FMT_Y_CBCR_H2V1,
144 SDE_PIX_FMT_Y_CRCB_H2V1,
145 SDE_PIX_FMT_YCBYCR_H2V1,
146 SDE_PIX_FMT_Y_CBCR_H2V2_VENUS,
147 SDE_PIX_FMT_Y_CRCB_H2V2_VENUS,
148 SDE_PIX_FMT_RGBA_8888_UBWC,
149 SDE_PIX_FMT_RGBX_8888_UBWC,
150 SDE_PIX_FMT_RGB_565_UBWC,
151 SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
152 SDE_PIX_FMT_RGBA_1010102,
153 SDE_PIX_FMT_RGBX_1010102,
154 SDE_PIX_FMT_ARGB_2101010,
155 SDE_PIX_FMT_XRGB_2101010,
156 SDE_PIX_FMT_BGRA_1010102,
157 SDE_PIX_FMT_BGRX_1010102,
158 SDE_PIX_FMT_ABGR_2101010,
159 SDE_PIX_FMT_XBGR_2101010,
160 SDE_PIX_FMT_RGBA_1010102_UBWC,
161 SDE_PIX_FMT_RGBX_1010102_UBWC,
162 SDE_PIX_FMT_Y_CBCR_H2V2_P010,
163 SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
164 SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
165};
166
Alan Kwong6bc64622017-02-04 17:36:03 -0800167static u32 sde_hw_rotator_v3_outpixfmts[] = {
Alan Kwongda16e442016-08-14 20:47:18 -0400168 SDE_PIX_FMT_XRGB_8888,
169 SDE_PIX_FMT_ARGB_8888,
170 SDE_PIX_FMT_ABGR_8888,
171 SDE_PIX_FMT_RGBA_8888,
172 SDE_PIX_FMT_BGRA_8888,
173 SDE_PIX_FMT_RGBX_8888,
174 SDE_PIX_FMT_BGRX_8888,
175 SDE_PIX_FMT_XBGR_8888,
176 SDE_PIX_FMT_RGBA_5551,
177 SDE_PIX_FMT_ARGB_1555,
178 SDE_PIX_FMT_ABGR_1555,
179 SDE_PIX_FMT_BGRA_5551,
180 SDE_PIX_FMT_BGRX_5551,
181 SDE_PIX_FMT_RGBX_5551,
182 SDE_PIX_FMT_XBGR_1555,
183 SDE_PIX_FMT_XRGB_1555,
184 SDE_PIX_FMT_ARGB_4444,
185 SDE_PIX_FMT_RGBA_4444,
186 SDE_PIX_FMT_BGRA_4444,
187 SDE_PIX_FMT_ABGR_4444,
188 SDE_PIX_FMT_RGBX_4444,
189 SDE_PIX_FMT_XRGB_4444,
190 SDE_PIX_FMT_BGRX_4444,
191 SDE_PIX_FMT_XBGR_4444,
192 SDE_PIX_FMT_RGB_888,
193 SDE_PIX_FMT_BGR_888,
194 SDE_PIX_FMT_RGB_565,
195 SDE_PIX_FMT_BGR_565,
196 /* SDE_PIX_FMT_Y_CB_CR_H2V2 */
197 /* SDE_PIX_FMT_Y_CR_CB_H2V2 */
198 /* SDE_PIX_FMT_Y_CR_CB_GH2V2 */
199 SDE_PIX_FMT_Y_CBCR_H2V2,
200 SDE_PIX_FMT_Y_CRCB_H2V2,
201 SDE_PIX_FMT_Y_CBCR_H1V2,
202 SDE_PIX_FMT_Y_CRCB_H1V2,
203 SDE_PIX_FMT_Y_CBCR_H2V1,
204 SDE_PIX_FMT_Y_CRCB_H2V1,
205 /* SDE_PIX_FMT_YCBYCR_H2V1 */
206 SDE_PIX_FMT_Y_CBCR_H2V2_VENUS,
207 SDE_PIX_FMT_Y_CRCB_H2V2_VENUS,
208 SDE_PIX_FMT_RGBA_8888_UBWC,
209 SDE_PIX_FMT_RGBX_8888_UBWC,
210 SDE_PIX_FMT_RGB_565_UBWC,
211 SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
212 SDE_PIX_FMT_RGBA_1010102,
213 SDE_PIX_FMT_RGBX_1010102,
214 /* SDE_PIX_FMT_ARGB_2101010 */
215 /* SDE_PIX_FMT_XRGB_2101010 */
216 SDE_PIX_FMT_BGRA_1010102,
217 SDE_PIX_FMT_BGRX_1010102,
218 /* SDE_PIX_FMT_ABGR_2101010 */
219 /* SDE_PIX_FMT_XBGR_2101010 */
220 SDE_PIX_FMT_RGBA_1010102_UBWC,
221 SDE_PIX_FMT_RGBX_1010102_UBWC,
222 SDE_PIX_FMT_Y_CBCR_H2V2_P010,
223 SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
224 SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
225};
226
Alan Kwong6bc64622017-02-04 17:36:03 -0800227static u32 sde_hw_rotator_v4_inpixfmts[] = {
228 SDE_PIX_FMT_XRGB_8888,
229 SDE_PIX_FMT_ARGB_8888,
230 SDE_PIX_FMT_ABGR_8888,
231 SDE_PIX_FMT_RGBA_8888,
232 SDE_PIX_FMT_BGRA_8888,
233 SDE_PIX_FMT_RGBX_8888,
234 SDE_PIX_FMT_BGRX_8888,
235 SDE_PIX_FMT_XBGR_8888,
236 SDE_PIX_FMT_RGBA_5551,
237 SDE_PIX_FMT_ARGB_1555,
238 SDE_PIX_FMT_ABGR_1555,
239 SDE_PIX_FMT_BGRA_5551,
240 SDE_PIX_FMT_BGRX_5551,
241 SDE_PIX_FMT_RGBX_5551,
242 SDE_PIX_FMT_XBGR_1555,
243 SDE_PIX_FMT_XRGB_1555,
244 SDE_PIX_FMT_ARGB_4444,
245 SDE_PIX_FMT_RGBA_4444,
246 SDE_PIX_FMT_BGRA_4444,
247 SDE_PIX_FMT_ABGR_4444,
248 SDE_PIX_FMT_RGBX_4444,
249 SDE_PIX_FMT_XRGB_4444,
250 SDE_PIX_FMT_BGRX_4444,
251 SDE_PIX_FMT_XBGR_4444,
252 SDE_PIX_FMT_RGB_888,
253 SDE_PIX_FMT_BGR_888,
254 SDE_PIX_FMT_RGB_565,
255 SDE_PIX_FMT_BGR_565,
256 SDE_PIX_FMT_Y_CB_CR_H2V2,
257 SDE_PIX_FMT_Y_CR_CB_H2V2,
258 SDE_PIX_FMT_Y_CR_CB_GH2V2,
259 SDE_PIX_FMT_Y_CBCR_H2V2,
260 SDE_PIX_FMT_Y_CRCB_H2V2,
261 SDE_PIX_FMT_Y_CBCR_H1V2,
262 SDE_PIX_FMT_Y_CRCB_H1V2,
263 SDE_PIX_FMT_Y_CBCR_H2V1,
264 SDE_PIX_FMT_Y_CRCB_H2V1,
265 SDE_PIX_FMT_YCBYCR_H2V1,
266 SDE_PIX_FMT_Y_CBCR_H2V2_VENUS,
267 SDE_PIX_FMT_Y_CRCB_H2V2_VENUS,
268 SDE_PIX_FMT_RGBA_8888_UBWC,
269 SDE_PIX_FMT_RGBX_8888_UBWC,
270 SDE_PIX_FMT_RGB_565_UBWC,
271 SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
272 SDE_PIX_FMT_RGBA_1010102,
273 SDE_PIX_FMT_RGBX_1010102,
274 SDE_PIX_FMT_ARGB_2101010,
275 SDE_PIX_FMT_XRGB_2101010,
276 SDE_PIX_FMT_BGRA_1010102,
277 SDE_PIX_FMT_BGRX_1010102,
278 SDE_PIX_FMT_ABGR_2101010,
279 SDE_PIX_FMT_XBGR_2101010,
280 SDE_PIX_FMT_RGBA_1010102_UBWC,
281 SDE_PIX_FMT_RGBX_1010102_UBWC,
282 SDE_PIX_FMT_Y_CBCR_H2V2_P010,
283 SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
284 SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
Alan Kwong2ad00bc2017-02-06 23:32:17 -0800285 SDE_PIX_FMT_Y_CBCR_H2V2_P010_UBWC,
286 SDE_PIX_FMT_Y_CBCR_H2V2_P010_TILE,
Alan Kwong6bc64622017-02-04 17:36:03 -0800287 SDE_PIX_FMT_Y_CBCR_H2V2_TILE,
288 SDE_PIX_FMT_Y_CRCB_H2V2_TILE,
289 SDE_PIX_FMT_XRGB_8888_TILE,
290 SDE_PIX_FMT_ARGB_8888_TILE,
291 SDE_PIX_FMT_ABGR_8888_TILE,
292 SDE_PIX_FMT_XBGR_8888_TILE,
293 SDE_PIX_FMT_RGBA_8888_TILE,
294 SDE_PIX_FMT_BGRA_8888_TILE,
295 SDE_PIX_FMT_RGBX_8888_TILE,
296 SDE_PIX_FMT_BGRX_8888_TILE,
297 SDE_PIX_FMT_RGBA_1010102_TILE,
298 SDE_PIX_FMT_RGBX_1010102_TILE,
299 SDE_PIX_FMT_ARGB_2101010_TILE,
300 SDE_PIX_FMT_XRGB_2101010_TILE,
301 SDE_PIX_FMT_BGRA_1010102_TILE,
302 SDE_PIX_FMT_BGRX_1010102_TILE,
303 SDE_PIX_FMT_ABGR_2101010_TILE,
304 SDE_PIX_FMT_XBGR_2101010_TILE,
305};
306
307static u32 sde_hw_rotator_v4_outpixfmts[] = {
308 SDE_PIX_FMT_XRGB_8888,
309 SDE_PIX_FMT_ARGB_8888,
310 SDE_PIX_FMT_ABGR_8888,
311 SDE_PIX_FMT_RGBA_8888,
312 SDE_PIX_FMT_BGRA_8888,
313 SDE_PIX_FMT_RGBX_8888,
314 SDE_PIX_FMT_BGRX_8888,
315 SDE_PIX_FMT_XBGR_8888,
316 SDE_PIX_FMT_RGBA_5551,
317 SDE_PIX_FMT_ARGB_1555,
318 SDE_PIX_FMT_ABGR_1555,
319 SDE_PIX_FMT_BGRA_5551,
320 SDE_PIX_FMT_BGRX_5551,
321 SDE_PIX_FMT_RGBX_5551,
322 SDE_PIX_FMT_XBGR_1555,
323 SDE_PIX_FMT_XRGB_1555,
324 SDE_PIX_FMT_ARGB_4444,
325 SDE_PIX_FMT_RGBA_4444,
326 SDE_PIX_FMT_BGRA_4444,
327 SDE_PIX_FMT_ABGR_4444,
328 SDE_PIX_FMT_RGBX_4444,
329 SDE_PIX_FMT_XRGB_4444,
330 SDE_PIX_FMT_BGRX_4444,
331 SDE_PIX_FMT_XBGR_4444,
332 SDE_PIX_FMT_RGB_888,
333 SDE_PIX_FMT_BGR_888,
334 SDE_PIX_FMT_RGB_565,
335 SDE_PIX_FMT_BGR_565,
336 /* SDE_PIX_FMT_Y_CB_CR_H2V2 */
337 /* SDE_PIX_FMT_Y_CR_CB_H2V2 */
338 /* SDE_PIX_FMT_Y_CR_CB_GH2V2 */
339 SDE_PIX_FMT_Y_CBCR_H2V2,
340 SDE_PIX_FMT_Y_CRCB_H2V2,
341 SDE_PIX_FMT_Y_CBCR_H1V2,
342 SDE_PIX_FMT_Y_CRCB_H1V2,
343 SDE_PIX_FMT_Y_CBCR_H2V1,
344 SDE_PIX_FMT_Y_CRCB_H2V1,
345 /* SDE_PIX_FMT_YCBYCR_H2V1 */
346 SDE_PIX_FMT_Y_CBCR_H2V2_VENUS,
347 SDE_PIX_FMT_Y_CRCB_H2V2_VENUS,
348 SDE_PIX_FMT_RGBA_8888_UBWC,
349 SDE_PIX_FMT_RGBX_8888_UBWC,
350 SDE_PIX_FMT_RGB_565_UBWC,
351 SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
352 SDE_PIX_FMT_RGBA_1010102,
353 SDE_PIX_FMT_RGBX_1010102,
354 /* SDE_PIX_FMT_ARGB_2101010 */
355 /* SDE_PIX_FMT_XRGB_2101010 */
356 SDE_PIX_FMT_BGRA_1010102,
357 SDE_PIX_FMT_BGRX_1010102,
358 /* SDE_PIX_FMT_ABGR_2101010 */
359 /* SDE_PIX_FMT_XBGR_2101010 */
360 SDE_PIX_FMT_RGBA_1010102_UBWC,
361 SDE_PIX_FMT_RGBX_1010102_UBWC,
362 SDE_PIX_FMT_Y_CBCR_H2V2_P010,
363 SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
364 SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
Alan Kwong2ad00bc2017-02-06 23:32:17 -0800365 SDE_PIX_FMT_Y_CBCR_H2V2_P010_UBWC,
366 SDE_PIX_FMT_Y_CBCR_H2V2_P010_TILE,
Alan Kwong6bc64622017-02-04 17:36:03 -0800367 SDE_PIX_FMT_Y_CBCR_H2V2_TILE,
368 SDE_PIX_FMT_Y_CRCB_H2V2_TILE,
369 SDE_PIX_FMT_XRGB_8888_TILE,
370 SDE_PIX_FMT_ARGB_8888_TILE,
371 SDE_PIX_FMT_ABGR_8888_TILE,
372 SDE_PIX_FMT_XBGR_8888_TILE,
373 SDE_PIX_FMT_RGBA_8888_TILE,
374 SDE_PIX_FMT_BGRA_8888_TILE,
375 SDE_PIX_FMT_RGBX_8888_TILE,
376 SDE_PIX_FMT_BGRX_8888_TILE,
377 SDE_PIX_FMT_RGBA_1010102_TILE,
378 SDE_PIX_FMT_RGBX_1010102_TILE,
379 SDE_PIX_FMT_ARGB_2101010_TILE,
380 SDE_PIX_FMT_XRGB_2101010_TILE,
381 SDE_PIX_FMT_BGRA_1010102_TILE,
382 SDE_PIX_FMT_BGRX_1010102_TILE,
383 SDE_PIX_FMT_ABGR_2101010_TILE,
384 SDE_PIX_FMT_XBGR_2101010_TILE,
385};
386
Benjamin Chan53e3bce2016-08-31 14:43:29 -0400387static struct sde_rot_vbif_debug_bus nrt_vbif_dbg_bus_r3[] = {
Benjamin Chan2d6411a2017-03-28 18:01:53 -0400388 {0x214, 0x21c, 16, 1, 0x200}, /* arb clients main */
Benjamin Chan53e3bce2016-08-31 14:43:29 -0400389 {0x214, 0x21c, 0, 12, 0x13}, /* xin blocks - axi side */
390 {0x21c, 0x214, 0, 12, 0xc}, /* xin blocks - clock side */
391};
392
Benjamin Chan2d6411a2017-03-28 18:01:53 -0400393static struct sde_rot_debug_bus rot_dbgbus_r3[] = {
394 /*
395 * rottop - 0xA8850
396 */
397 /* REGDMA */
398 { 0XA8850, 0, 0 },
399 { 0XA8850, 0, 1 },
400 { 0XA8850, 0, 2 },
401 { 0XA8850, 0, 3 },
402 { 0XA8850, 0, 4 },
403
404 /* ROT_WB */
405 { 0XA8850, 1, 0 },
406 { 0XA8850, 1, 1 },
407 { 0XA8850, 1, 2 },
408 { 0XA8850, 1, 3 },
409 { 0XA8850, 1, 4 },
410 { 0XA8850, 1, 5 },
411 { 0XA8850, 1, 6 },
412 { 0XA8850, 1, 7 },
413
414 /* UBWC_DEC */
415 { 0XA8850, 2, 0 },
416
417 /* UBWC_ENC */
418 { 0XA8850, 3, 0 },
419
420 /* ROT_FETCH_0 */
421 { 0XA8850, 4, 0 },
422 { 0XA8850, 4, 1 },
423 { 0XA8850, 4, 2 },
424 { 0XA8850, 4, 3 },
425 { 0XA8850, 4, 4 },
426 { 0XA8850, 4, 5 },
427 { 0XA8850, 4, 6 },
428 { 0XA8850, 4, 7 },
429
430 /* ROT_FETCH_1 */
431 { 0XA8850, 5, 0 },
432 { 0XA8850, 5, 1 },
433 { 0XA8850, 5, 2 },
434 { 0XA8850, 5, 3 },
435 { 0XA8850, 5, 4 },
436 { 0XA8850, 5, 5 },
437 { 0XA8850, 5, 6 },
438 { 0XA8850, 5, 7 },
439
440 /* ROT_FETCH_2 */
441 { 0XA8850, 6, 0 },
442 { 0XA8850, 6, 1 },
443 { 0XA8850, 6, 2 },
444 { 0XA8850, 6, 3 },
445 { 0XA8850, 6, 4 },
446 { 0XA8850, 6, 5 },
447 { 0XA8850, 6, 6 },
448 { 0XA8850, 6, 7 },
449
450 /* ROT_FETCH_3 */
451 { 0XA8850, 7, 0 },
452 { 0XA8850, 7, 1 },
453 { 0XA8850, 7, 2 },
454 { 0XA8850, 7, 3 },
455 { 0XA8850, 7, 4 },
456 { 0XA8850, 7, 5 },
457 { 0XA8850, 7, 6 },
458 { 0XA8850, 7, 7 },
459
460 /* ROT_FETCH_4 */
461 { 0XA8850, 8, 0 },
462 { 0XA8850, 8, 1 },
463 { 0XA8850, 8, 2 },
464 { 0XA8850, 8, 3 },
465 { 0XA8850, 8, 4 },
466 { 0XA8850, 8, 5 },
467 { 0XA8850, 8, 6 },
468 { 0XA8850, 8, 7 },
469
470 /* ROT_UNPACK_0*/
471 { 0XA8850, 9, 0 },
472 { 0XA8850, 9, 1 },
473 { 0XA8850, 9, 2 },
474 { 0XA8850, 9, 3 },
475};
476
Benjamin Chan53e3bce2016-08-31 14:43:29 -0400477static struct sde_rot_regdump sde_rot_r3_regdump[] = {
478 { "SDEROT_ROTTOP", SDE_ROT_ROTTOP_OFFSET, 0x100, SDE_ROT_REGDUMP_READ },
479 { "SDEROT_SSPP", SDE_ROT_SSPP_OFFSET, 0x200, SDE_ROT_REGDUMP_READ },
480 { "SDEROT_WB", SDE_ROT_WB_OFFSET, 0x300, SDE_ROT_REGDUMP_READ },
481 { "SDEROT_REGDMA_CSR", SDE_ROT_REGDMA_OFFSET, 0x100,
482 SDE_ROT_REGDUMP_READ },
483 /*
484 * Need to perform a SW reset to REGDMA in order to access the
485 * REGDMA RAM especially if REGDMA is waiting for Rotator IDLE.
486 * REGDMA RAM should be dump at last.
487 */
488 { "SDEROT_REGDMA_RESET", ROTTOP_SW_RESET_OVERRIDE, 1,
489 SDE_ROT_REGDUMP_WRITE },
490 { "SDEROT_REGDMA_RAM", SDE_ROT_REGDMA_RAM_OFFSET, 0x2000,
491 SDE_ROT_REGDUMP_READ },
Benjamin Chan59a06052017-01-12 18:06:03 -0500492 { "SDEROT_VBIF_NRT", SDE_ROT_VBIF_NRT_OFFSET, 0x590,
493 SDE_ROT_REGDUMP_VBIF },
Benjamin Chan53e3bce2016-08-31 14:43:29 -0400494};
495
Veera Sundaram Sankaran3f0141e2017-05-10 18:19:29 -0700496struct sde_rot_cdp_params {
497 bool enable;
498 struct sde_mdp_format_params *fmt;
499 u32 offset;
500};
501
Alan Kwong818b7fc2016-07-24 22:07:41 -0400502/* Invalid software timestamp value for initialization */
503#define SDE_REGDMA_SWTS_INVALID (~0)
504
505/**
506 * sde_hw_rotator_elapsed_swts - Find difference of 2 software timestamps
507 * @ts_curr: current software timestamp
508 * @ts_prev: previous software timestamp
509 * @return: the amount ts_curr is ahead of ts_prev
510 */
511static int sde_hw_rotator_elapsed_swts(u32 ts_curr, u32 ts_prev)
512{
513 u32 diff = (ts_curr - ts_prev) & SDE_REGDMA_SWTS_MASK;
514
515 return sign_extend32(diff, (SDE_REGDMA_SWTS_SHIFT - 1));
516}
517
518/**
519 * sde_hw_rotator_pending_swts - Check if the given context is still pending
520 * @rot: Pointer to hw rotator
521 * @ctx: Pointer to rotator context
522 * @pswts: Pointer to returned reference software timestamp, optional
523 * @return: true if context has pending requests
524 */
525static int sde_hw_rotator_pending_swts(struct sde_hw_rotator *rot,
526 struct sde_hw_rotator_context *ctx, u32 *pswts)
527{
528 u32 swts;
529 int ts_diff;
530 bool pending;
531
532 if (ctx->last_regdma_timestamp == SDE_REGDMA_SWTS_INVALID)
533 swts = SDE_ROTREG_READ(rot->mdss_base, REGDMA_TIMESTAMP_REG);
534 else
535 swts = ctx->last_regdma_timestamp;
536
537 if (ctx->q_id == ROT_QUEUE_LOW_PRIORITY)
538 swts >>= SDE_REGDMA_SWTS_SHIFT;
539
540 swts &= SDE_REGDMA_SWTS_MASK;
541
542 ts_diff = sde_hw_rotator_elapsed_swts(ctx->timestamp, swts);
543
544 if (pswts)
545 *pswts = swts;
546
547 pending = (ts_diff > 0) ? true : false;
548
549 SDEROT_DBG("ts:0x%x, queue_id:%d, swts:0x%x, pending:%d\n",
550 ctx->timestamp, ctx->q_id, swts, pending);
Benjamin Chan0f9e61d2016-09-16 16:01:09 -0400551 SDEROT_EVTLOG(ctx->timestamp, swts, ctx->q_id, ts_diff);
Alan Kwong818b7fc2016-07-24 22:07:41 -0400552 return pending;
553}
554
555/**
Alan Kwong6bc64622017-02-04 17:36:03 -0800556 * sde_hw_rotator_update_swts - update software timestamp with given value
557 * @rot: Pointer to hw rotator
558 * @ctx: Pointer to rotator contxt
559 * @swts: new software timestamp
560 * @return: new combined swts
561 */
562static u32 sde_hw_rotator_update_swts(struct sde_hw_rotator *rot,
563 struct sde_hw_rotator_context *ctx, u32 swts)
564{
565 u32 mask = SDE_REGDMA_SWTS_MASK;
566
567 swts &= SDE_REGDMA_SWTS_MASK;
568 if (ctx->q_id == ROT_QUEUE_LOW_PRIORITY) {
569 swts <<= SDE_REGDMA_SWTS_SHIFT;
570 mask <<= SDE_REGDMA_SWTS_SHIFT;
571 }
572
573 swts |= (SDE_ROTREG_READ(rot->mdss_base, REGDMA_TIMESTAMP_REG) & ~mask);
574 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_TIMESTAMP_REG, swts);
575
576 return swts;
577}
578
579/**
Alan Kwong818b7fc2016-07-24 22:07:41 -0400580 * sde_hw_rotator_enable_irq - Enable hw rotator interrupt with ref. count
581 * Also, clear rotator/regdma irq status.
582 * @rot: Pointer to hw rotator
583 */
584static void sde_hw_rotator_enable_irq(struct sde_hw_rotator *rot)
585{
586 SDEROT_DBG("irq_num:%d enabled:%d\n", rot->irq_num,
587 atomic_read(&rot->irq_enabled));
588
589 if (!atomic_read(&rot->irq_enabled)) {
590 if (rot->mode == ROT_REGDMA_OFF)
591 SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_INTR_CLEAR,
592 ROT_DONE_MASK);
593 else
594 SDE_ROTREG_WRITE(rot->mdss_base,
595 REGDMA_CSR_REGDMA_INT_CLEAR, REGDMA_INT_MASK);
596
597 enable_irq(rot->irq_num);
598 }
599 atomic_inc(&rot->irq_enabled);
600}
601
602/**
603 * sde_hw_rotator_disable_irq - Disable hw rotator interrupt with ref. count
604 * Also, clear rotator/regdma irq enable masks.
605 * @rot: Pointer to hw rotator
606 */
607static void sde_hw_rotator_disable_irq(struct sde_hw_rotator *rot)
608{
609 SDEROT_DBG("irq_num:%d enabled:%d\n", rot->irq_num,
610 atomic_read(&rot->irq_enabled));
611
612 if (!atomic_read(&rot->irq_enabled)) {
613 SDEROT_ERR("irq %d is already disabled\n", rot->irq_num);
614 return;
615 }
616
617 if (!atomic_dec_return(&rot->irq_enabled)) {
618 if (rot->mode == ROT_REGDMA_OFF)
619 SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_INTR_EN, 0);
620 else
621 SDE_ROTREG_WRITE(rot->mdss_base,
622 REGDMA_CSR_REGDMA_INT_EN, 0);
623 /* disable irq after last pending irq is handled, if any */
624 synchronize_irq(rot->irq_num);
625 disable_irq_nosync(rot->irq_num);
626 }
627}
628
629/**
630 * sde_hw_rotator_dump_status - Dump hw rotator status on error
631 * @rot: Pointer to hw rotator
632 */
633static void sde_hw_rotator_dump_status(struct sde_hw_rotator *rot)
634{
Benjamin Chan1b94f952017-01-23 17:42:30 -0500635 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
636
Alan Kwong818b7fc2016-07-24 22:07:41 -0400637 SDEROT_ERR(
638 "op_mode = %x, int_en = %x, int_status = %x\n",
639 SDE_ROTREG_READ(rot->mdss_base,
640 REGDMA_CSR_REGDMA_OP_MODE),
641 SDE_ROTREG_READ(rot->mdss_base,
642 REGDMA_CSR_REGDMA_INT_EN),
643 SDE_ROTREG_READ(rot->mdss_base,
644 REGDMA_CSR_REGDMA_INT_STATUS));
645
646 SDEROT_ERR(
647 "ts = %x, q0_status = %x, q1_status = %x, block_status = %x\n",
648 SDE_ROTREG_READ(rot->mdss_base,
649 REGDMA_TIMESTAMP_REG),
650 SDE_ROTREG_READ(rot->mdss_base,
651 REGDMA_CSR_REGDMA_QUEUE_0_STATUS),
652 SDE_ROTREG_READ(rot->mdss_base,
653 REGDMA_CSR_REGDMA_QUEUE_1_STATUS),
654 SDE_ROTREG_READ(rot->mdss_base,
655 REGDMA_CSR_REGDMA_BLOCK_STATUS));
656
657 SDEROT_ERR(
658 "invalid_cmd_offset = %x, fsm_state = %x\n",
659 SDE_ROTREG_READ(rot->mdss_base,
660 REGDMA_CSR_REGDMA_INVALID_CMD_RAM_OFFSET),
661 SDE_ROTREG_READ(rot->mdss_base,
662 REGDMA_CSR_REGDMA_FSM_STATE));
Benjamin Chan59a06052017-01-12 18:06:03 -0500663
664 SDEROT_ERR(
665 "UBWC decode status = %x, UBWC encode status = %x\n",
666 SDE_ROTREG_READ(rot->mdss_base, ROT_SSPP_UBWC_ERROR_STATUS),
667 SDE_ROTREG_READ(rot->mdss_base, ROT_WB_UBWC_ERROR_STATUS));
Benjamin Chan1b94f952017-01-23 17:42:30 -0500668
669 SDEROT_ERR("VBIF XIN HALT status = %x VBIF AXI HALT status = %x\n",
670 SDE_VBIF_READ(mdata, MMSS_VBIF_XIN_HALT_CTRL1),
671 SDE_VBIF_READ(mdata, MMSS_VBIF_AXI_HALT_CTRL1));
Alan Kwong6bc64622017-02-04 17:36:03 -0800672
673 SDEROT_ERR(
674 "sbuf_status_plane0 = %x, sbuf_status_plane1 = %x\n",
675 SDE_ROTREG_READ(rot->mdss_base,
676 ROT_WB_SBUF_STATUS_PLANE0),
677 SDE_ROTREG_READ(rot->mdss_base,
678 ROT_WB_SBUF_STATUS_PLANE1));
Alan Kwong818b7fc2016-07-24 22:07:41 -0400679}
680
Alan Kwong9487de22016-01-16 22:06:36 -0500681/**
682 * sde_hw_rotator_get_ctx(): Retrieve rotator context from rotator HW based
683 * on provided session_id. Each rotator has a different session_id.
684 */
685static struct sde_hw_rotator_context *sde_hw_rotator_get_ctx(
686 struct sde_hw_rotator *rot, u32 session_id,
687 enum sde_rot_queue_prio q_id)
688{
689 int i;
690 struct sde_hw_rotator_context *ctx = NULL;
691
692 for (i = 0; i < SDE_HW_ROT_REGDMA_TOTAL_CTX; i++) {
693 ctx = rot->rotCtx[q_id][i];
694
695 if (ctx && (ctx->session_id == session_id)) {
696 SDEROT_DBG(
697 "rotCtx sloti[%d][%d] ==> ctx:%p | session-id:%d\n",
698 q_id, i, ctx, ctx->session_id);
699 return ctx;
700 }
701 }
702
703 return NULL;
704}
705
706/*
707 * sde_hw_rotator_map_vaddr - map the debug buffer to kernel space
708 * @dbgbuf: Pointer to debug buffer
709 * @buf: Pointer to layer buffer structure
710 * @data: Pointer to h/w mapped buffer structure
711 */
712static void sde_hw_rotator_map_vaddr(struct sde_dbg_buf *dbgbuf,
713 struct sde_layer_buffer *buf, struct sde_mdp_data *data)
714{
715 dbgbuf->dmabuf = data->p[0].srcp_dma_buf;
716 dbgbuf->buflen = data->p[0].srcp_dma_buf->size;
717
718 dbgbuf->vaddr = NULL;
719 dbgbuf->width = buf->width;
720 dbgbuf->height = buf->height;
721
722 if (dbgbuf->dmabuf && (dbgbuf->buflen > 0)) {
Alan Kwong6ce448d2016-11-24 18:45:20 -0800723 dma_buf_begin_cpu_access(dbgbuf->dmabuf, DMA_FROM_DEVICE);
Alan Kwong9487de22016-01-16 22:06:36 -0500724 dbgbuf->vaddr = dma_buf_kmap(dbgbuf->dmabuf, 0);
725 SDEROT_DBG("vaddr mapping: 0x%p/%ld w:%d/h:%d\n",
726 dbgbuf->vaddr, dbgbuf->buflen,
727 dbgbuf->width, dbgbuf->height);
728 }
729}
730
731/*
732 * sde_hw_rotator_unmap_vaddr - unmap the debug buffer from kernel space
733 * @dbgbuf: Pointer to debug buffer
734 */
735static void sde_hw_rotator_unmap_vaddr(struct sde_dbg_buf *dbgbuf)
736{
737 if (dbgbuf->vaddr) {
738 dma_buf_kunmap(dbgbuf->dmabuf, 0, dbgbuf->vaddr);
Alan Kwong6ce448d2016-11-24 18:45:20 -0800739 dma_buf_end_cpu_access(dbgbuf->dmabuf, DMA_FROM_DEVICE);
Alan Kwong9487de22016-01-16 22:06:36 -0500740 }
741
742 dbgbuf->vaddr = NULL;
743 dbgbuf->dmabuf = NULL;
744 dbgbuf->buflen = 0;
745 dbgbuf->width = 0;
746 dbgbuf->height = 0;
747}
748
749/*
Veera Sundaram Sankarane15dd222017-04-20 08:13:08 -0700750 * sde_hw_rotator_vbif_setting - helper function to set vbif QoS remapper
751 * levels, enable write gather enable and avoid clk gating setting for
752 * debug purpose.
753 *
754 * @rot: Pointer to rotator hw
755 */
756static void sde_hw_rotator_vbif_setting(struct sde_hw_rotator *rot)
757{
758 u32 i, mask, vbif_qos, reg_val = 0;
759 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
760
761 /* VBIF_ROT QoS remapper setting */
762 switch (mdata->npriority_lvl) {
763
764 case SDE_MDP_VBIF_4_LEVEL_REMAPPER:
765 for (i = 0; i < mdata->npriority_lvl; i++) {
766 reg_val = SDE_VBIF_READ(mdata,
767 MMSS_VBIF_NRT_VBIF_QOS_REMAP_00 + i*4);
768 mask = 0x3 << (XIN_SSPP * 2);
769 vbif_qos = mdata->vbif_nrt_qos[i];
770 reg_val |= vbif_qos << (XIN_SSPP * 2);
771 /* ensure write is issued after the read operation */
772 mb();
773 SDE_VBIF_WRITE(mdata,
774 MMSS_VBIF_NRT_VBIF_QOS_REMAP_00 + i*4,
775 reg_val);
776 }
777 break;
778
779 case SDE_MDP_VBIF_8_LEVEL_REMAPPER:
780 mask = mdata->npriority_lvl - 1;
781 for (i = 0; i < mdata->npriority_lvl; i++) {
782 /* RD and WR client */
783 reg_val |= (mdata->vbif_nrt_qos[i] & mask)
784 << (XIN_SSPP * 4);
785 reg_val |= (mdata->vbif_nrt_qos[i] & mask)
786 << (XIN_WRITEBACK * 4);
787
788 SDE_VBIF_WRITE(mdata,
789 MMSS_VBIF_NRT_VBIF_QOS_RP_REMAP_000 + i*8,
790 reg_val);
791 SDE_VBIF_WRITE(mdata,
792 MMSS_VBIF_NRT_VBIF_QOS_LVL_REMAP_000 + i*8,
793 reg_val);
794 }
795 break;
796
797 default:
798 SDEROT_DBG("invalid vbif remapper levels\n");
799 }
800
801 /* Enable write gather for writeback to remove write gaps, which
802 * may hang AXI/BIMC/SDE.
803 */
804 SDE_VBIF_WRITE(mdata, MMSS_VBIF_NRT_VBIF_WRITE_GATHTER_EN,
805 BIT(XIN_WRITEBACK));
806
807 /*
808 * For debug purpose, disable clock gating, i.e. Clocks always on
809 */
810 if (mdata->clk_always_on) {
811 SDE_VBIF_WRITE(mdata, MMSS_VBIF_CLKON, 0x3);
812 SDE_VBIF_WRITE(mdata, MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0, 0x3);
813 SDE_VBIF_WRITE(mdata, MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL1,
814 0xFFFF);
815 SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_CLK_CTRL, 1);
816 }
817}
818
819/*
Alan Kwong9487de22016-01-16 22:06:36 -0500820 * sde_hw_rotator_setup_timestamp_packet - setup timestamp writeback command
821 * @ctx: Pointer to rotator context
822 * @mask: Bit mask location of the timestamp
823 * @swts: Software timestamp
824 */
825static void sde_hw_rotator_setup_timestamp_packet(
826 struct sde_hw_rotator_context *ctx, u32 mask, u32 swts)
827{
828 u32 *wrptr;
829
830 wrptr = sde_hw_rotator_get_regdma_segment(ctx);
831
832 /*
833 * Create a dummy packet write out to 1 location for timestamp
834 * generation.
835 */
836 SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_SSPP_SRC_SIZE, 6);
837 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x00010001);
838 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
839 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
840 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x00010001);
841 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
842 SDE_REGDMA_BLKWRITE_DATA(wrptr, ctx->ts_addr);
843 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_YSTRIDE0, 4);
844 SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_SSPP_SRC_FORMAT, 4);
845 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x004037FF);
846 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x03020100);
847 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x80000000);
848 SDE_REGDMA_BLKWRITE_DATA(wrptr, ctx->timestamp);
Benjamin Chan15c93d82016-08-29 10:04:22 -0400849 /*
850 * Must clear secure buffer setting for SW timestamp because
851 * SW timstamp buffer allocation is always non-secure region.
852 */
853 if (ctx->is_secure) {
854 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_ADDR_SW_STATUS, 0);
855 SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_ADDR_SW_STATUS, 0);
856 }
Alan Kwong9487de22016-01-16 22:06:36 -0500857 SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_WB_DST_FORMAT, 4);
858 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x000037FF);
859 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
860 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x03020100);
861 SDE_REGDMA_BLKWRITE_DATA(wrptr, ctx->ts_addr);
862 SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_YSTRIDE0, 4);
863 SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_SIZE, 0x00010001);
864 SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_IMG_SIZE, 0x00010001);
865 SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_XY, 0);
866 SDE_REGDMA_WRITE(wrptr, ROTTOP_DNSC, 0);
867 SDE_REGDMA_WRITE(wrptr, ROTTOP_OP_MODE, 1);
868 SDE_REGDMA_MODIFY(wrptr, REGDMA_TIMESTAMP_REG, mask, swts);
869 SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL, 1);
870
871 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
872}
873
874/*
Veera Sundaram Sankaran3f0141e2017-05-10 18:19:29 -0700875 * sde_hw_rotator_cdp_configs - configures the CDP registers
876 * @ctx: Pointer to rotator context
877 * @params: Pointer to parameters needed for CDP configs
878 */
879static void sde_hw_rotator_cdp_configs(struct sde_hw_rotator_context *ctx,
880 struct sde_rot_cdp_params *params)
881{
882 int reg_val;
883 u32 *wrptr = sde_hw_rotator_get_regdma_segment(ctx);
884
885 if (!params->enable) {
886 SDE_REGDMA_WRITE(wrptr, params->offset, 0x0);
887 goto end;
888 }
889
890 reg_val = BIT(0); /* enable cdp */
891
892 if (sde_mdp_is_ubwc_format(params->fmt))
893 reg_val |= BIT(1); /* enable UBWC meta cdp */
894
895 if (sde_mdp_is_ubwc_format(params->fmt)
896 || sde_mdp_is_tilea4x_format(params->fmt)
897 || sde_mdp_is_tilea5x_format(params->fmt))
898 reg_val |= BIT(2); /* enable tile amortize */
899
900 reg_val |= BIT(3); /* enable preload addr ahead cnt 64 */
901
902 SDE_REGDMA_WRITE(wrptr, params->offset, reg_val);
903
904end:
905 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
906}
907
908/*
Veera Sundaram Sankaranf13fb322017-05-11 15:42:28 -0700909 * sde_hw_rotator_setup_qos_lut_wr - Set QoS LUT/Danger LUT/Safe LUT configs
910 * for the WRITEBACK rotator for inline and offline rotation.
911 *
912 * @ctx: Pointer to rotator context
913 */
914static void sde_hw_rotator_setup_qos_lut_wr(struct sde_hw_rotator_context *ctx)
915{
916 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
917 u32 *wrptr = sde_hw_rotator_get_regdma_segment(ctx);
918
919 /* Offline rotation setting */
920 if (!ctx->sbuf_mode) {
921 /* QOS LUT WR setting */
922 if (test_bit(SDE_QOS_LUT, mdata->sde_qos_map)) {
923 SDE_REGDMA_WRITE(wrptr, ROT_WB_CREQ_LUT_0,
924 mdata->lut_cfg[SDE_ROT_WR].creq_lut_0);
925 SDE_REGDMA_WRITE(wrptr, ROT_WB_CREQ_LUT_1,
926 mdata->lut_cfg[SDE_ROT_WR].creq_lut_1);
927 }
928
929 /* Danger LUT WR setting */
930 if (test_bit(SDE_QOS_DANGER_LUT, mdata->sde_qos_map))
931 SDE_REGDMA_WRITE(wrptr, ROT_WB_DANGER_LUT,
932 mdata->lut_cfg[SDE_ROT_WR].danger_lut);
933
934 /* Safe LUT WR setting */
935 if (test_bit(SDE_QOS_SAFE_LUT, mdata->sde_qos_map))
936 SDE_REGDMA_WRITE(wrptr, ROT_WB_SAFE_LUT,
937 mdata->lut_cfg[SDE_ROT_WR].safe_lut);
938
939 /* Inline rotation setting */
940 } else {
941 /* QOS LUT WR setting */
942 if (test_bit(SDE_INLINE_QOS_LUT, mdata->sde_inline_qos_map)) {
943 SDE_REGDMA_WRITE(wrptr, ROT_WB_CREQ_LUT_0,
944 mdata->inline_lut_cfg[SDE_ROT_WR].creq_lut_0);
945 SDE_REGDMA_WRITE(wrptr, ROT_WB_CREQ_LUT_1,
946 mdata->inline_lut_cfg[SDE_ROT_WR].creq_lut_1);
947 }
948
949 /* Danger LUT WR setting */
950 if (test_bit(SDE_INLINE_QOS_DANGER_LUT,
951 mdata->sde_inline_qos_map))
952 SDE_REGDMA_WRITE(wrptr, ROT_WB_DANGER_LUT,
953 mdata->inline_lut_cfg[SDE_ROT_WR].danger_lut);
954
955 /* Safe LUT WR setting */
956 if (test_bit(SDE_INLINE_QOS_SAFE_LUT,
957 mdata->sde_inline_qos_map))
958 SDE_REGDMA_WRITE(wrptr, ROT_WB_SAFE_LUT,
959 mdata->inline_lut_cfg[SDE_ROT_WR].safe_lut);
960 }
961
962 /* Update command queue write ptr */
963 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
964}
965
966/*
967 * sde_hw_rotator_setup_qos_lut_rd - Set QoS LUT/Danger LUT/Safe LUT configs
968 * for the SSPP rotator for inline and offline rotation.
969 *
970 * @ctx: Pointer to rotator context
971 */
972static void sde_hw_rotator_setup_qos_lut_rd(struct sde_hw_rotator_context *ctx)
973{
974 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
975 u32 *wrptr = sde_hw_rotator_get_regdma_segment(ctx);
976
977 /* Offline rotation setting */
978 if (!ctx->sbuf_mode) {
979 /* QOS LUT RD setting */
980 if (test_bit(SDE_QOS_LUT, mdata->sde_qos_map)) {
981 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_CREQ_LUT_0,
982 mdata->lut_cfg[SDE_ROT_RD].creq_lut_0);
983 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_CREQ_LUT_1,
984 mdata->lut_cfg[SDE_ROT_RD].creq_lut_1);
985 }
986
987 /* Danger LUT RD setting */
988 if (test_bit(SDE_QOS_DANGER_LUT, mdata->sde_qos_map))
989 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_DANGER_LUT,
990 mdata->lut_cfg[SDE_ROT_RD].danger_lut);
991
992 /* Safe LUT RD setting */
993 if (test_bit(SDE_QOS_SAFE_LUT, mdata->sde_qos_map))
994 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SAFE_LUT,
995 mdata->lut_cfg[SDE_ROT_RD].safe_lut);
996
997 /* inline rotation setting */
998 } else {
999 /* QOS LUT RD setting */
1000 if (test_bit(SDE_INLINE_QOS_LUT, mdata->sde_inline_qos_map)) {
1001 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_CREQ_LUT_0,
1002 mdata->inline_lut_cfg[SDE_ROT_RD].creq_lut_0);
1003 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_CREQ_LUT_1,
1004 mdata->inline_lut_cfg[SDE_ROT_RD].creq_lut_1);
1005 }
1006
1007 /* Danger LUT RD setting */
1008 if (test_bit(SDE_INLINE_QOS_DANGER_LUT,
1009 mdata->sde_inline_qos_map))
1010 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_DANGER_LUT,
1011 mdata->inline_lut_cfg[SDE_ROT_RD].danger_lut);
1012
1013 /* Safe LUT RD setting */
1014 if (test_bit(SDE_INLINE_QOS_SAFE_LUT,
1015 mdata->sde_inline_qos_map))
1016 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SAFE_LUT,
1017 mdata->inline_lut_cfg[SDE_ROT_RD].safe_lut);
1018 }
1019
1020 /* Update command queue write ptr */
1021 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
1022}
1023
1024/*
Alan Kwong9487de22016-01-16 22:06:36 -05001025 * sde_hw_rotator_setup_fetchengine - setup fetch engine
1026 * @ctx: Pointer to rotator context
1027 * @queue_id: Priority queue identifier
1028 * @cfg: Fetch configuration
1029 * @danger_lut: real-time QoS LUT for danger setting (not used)
1030 * @safe_lut: real-time QoS LUT for safe setting (not used)
Benjamin Chanfb6faa32016-08-16 17:21:01 -04001031 * @dnsc_factor_w: downscale factor for width
1032 * @dnsc_factor_h: downscale factor for height
Alan Kwong9487de22016-01-16 22:06:36 -05001033 * @flags: Control flag
1034 */
1035static void sde_hw_rotator_setup_fetchengine(struct sde_hw_rotator_context *ctx,
1036 enum sde_rot_queue_prio queue_id,
1037 struct sde_hw_rot_sspp_cfg *cfg, u32 danger_lut, u32 safe_lut,
Benjamin Chanfb6faa32016-08-16 17:21:01 -04001038 u32 dnsc_factor_w, u32 dnsc_factor_h, u32 flags)
Alan Kwong9487de22016-01-16 22:06:36 -05001039{
1040 struct sde_hw_rotator *rot = ctx->rot;
1041 struct sde_mdp_format_params *fmt;
1042 struct sde_mdp_data *data;
Veera Sundaram Sankaran3f0141e2017-05-10 18:19:29 -07001043 struct sde_rot_cdp_params cdp_params = {0};
Benjamin Chanfb6faa32016-08-16 17:21:01 -04001044 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
Alan Kwong9487de22016-01-16 22:06:36 -05001045 u32 *wrptr;
1046 u32 opmode = 0;
1047 u32 chroma_samp = 0;
1048 u32 src_format = 0;
1049 u32 unpack = 0;
1050 u32 width = cfg->img_width;
1051 u32 height = cfg->img_height;
1052 u32 fetch_blocksize = 0;
1053 int i;
1054
1055 if (ctx->rot->mode == ROT_REGDMA_ON) {
1056 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_CSR_REGDMA_INT_EN,
1057 REGDMA_INT_MASK);
1058 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_CSR_REGDMA_OP_MODE,
1059 REGDMA_EN);
1060 }
1061
1062 wrptr = sde_hw_rotator_get_regdma_segment(ctx);
1063
Alan Kwong5b4d71b2017-02-10 20:52:59 -08001064 /*
1065 * initialize start control trigger selection first
1066 */
1067 if (test_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map)) {
1068 if (ctx->sbuf_mode)
1069 SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL,
1070 ctx->start_ctrl);
1071 else
1072 SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL, 0);
1073 }
1074
Alan Kwong9487de22016-01-16 22:06:36 -05001075 /* source image setup */
1076 if ((flags & SDE_ROT_FLAG_DEINTERLACE)
1077 && !(flags & SDE_ROT_FLAG_SOURCE_ROTATED_90)) {
1078 for (i = 0; i < cfg->src_plane.num_planes; i++)
1079 cfg->src_plane.ystride[i] *= 2;
1080 width *= 2;
1081 height /= 2;
1082 }
1083
1084 /*
1085 * REGDMA BLK write from SRC_SIZE to OP_MODE, total 15 registers
1086 */
1087 SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_SSPP_SRC_SIZE, 15);
1088
1089 /* SRC_SIZE, SRC_IMG_SIZE, SRC_XY, OUT_SIZE, OUT_XY */
1090 SDE_REGDMA_BLKWRITE_DATA(wrptr,
1091 cfg->src_rect->w | (cfg->src_rect->h << 16));
1092 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0); /* SRC_IMG_SIZE unused */
1093 SDE_REGDMA_BLKWRITE_DATA(wrptr,
1094 cfg->src_rect->x | (cfg->src_rect->y << 16));
1095 SDE_REGDMA_BLKWRITE_DATA(wrptr,
1096 cfg->src_rect->w | (cfg->src_rect->h << 16));
1097 SDE_REGDMA_BLKWRITE_DATA(wrptr,
1098 cfg->src_rect->x | (cfg->src_rect->y << 16));
1099
1100 /* SRC_ADDR [0-3], SRC_YSTRIDE [0-1] */
1101 data = cfg->data;
1102 for (i = 0; i < SDE_ROT_MAX_PLANES; i++)
1103 SDE_REGDMA_BLKWRITE_DATA(wrptr, data->p[i].addr);
1104 SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->src_plane.ystride[0] |
1105 (cfg->src_plane.ystride[1] << 16));
1106 SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->src_plane.ystride[2] |
1107 (cfg->src_plane.ystride[3] << 16));
1108
1109 /* UNUSED, write 0 */
1110 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
1111
1112 /* setup source format */
1113 fmt = cfg->fmt;
1114
1115 chroma_samp = fmt->chroma_sample;
1116 if (flags & SDE_ROT_FLAG_SOURCE_ROTATED_90) {
1117 if (chroma_samp == SDE_MDP_CHROMA_H2V1)
1118 chroma_samp = SDE_MDP_CHROMA_H1V2;
1119 else if (chroma_samp == SDE_MDP_CHROMA_H1V2)
1120 chroma_samp = SDE_MDP_CHROMA_H2V1;
1121 }
1122
1123 src_format = (chroma_samp << 23) |
1124 (fmt->fetch_planes << 19) |
1125 (fmt->bits[C3_ALPHA] << 6) |
1126 (fmt->bits[C2_R_Cr] << 4) |
1127 (fmt->bits[C1_B_Cb] << 2) |
1128 (fmt->bits[C0_G_Y] << 0);
1129
1130 if (fmt->alpha_enable &&
1131 (fmt->fetch_planes == SDE_MDP_PLANE_INTERLEAVED))
1132 src_format |= BIT(8); /* SRCC3_EN */
1133
1134 src_format |= ((fmt->unpack_count - 1) << 12) |
1135 (fmt->unpack_tight << 17) |
1136 (fmt->unpack_align_msb << 18) |
1137 ((fmt->bpp - 1) << 9) |
1138 ((fmt->frame_format & 3) << 30);
1139
1140 if (flags & SDE_ROT_FLAG_ROT_90)
1141 src_format |= BIT(11); /* ROT90 */
1142
1143 if (sde_mdp_is_ubwc_format(fmt))
1144 opmode |= BIT(0); /* BWC_DEC_EN */
1145
1146 /* if this is YUV pixel format, enable CSC */
1147 if (sde_mdp_is_yuv_format(fmt))
1148 src_format |= BIT(15); /* SRC_COLOR_SPACE */
1149
1150 if (fmt->pixel_mode == SDE_MDP_PIXEL_10BIT)
1151 src_format |= BIT(14); /* UNPACK_DX_FORMAT */
1152
Alan Kwong3bef26f2017-02-26 15:38:09 -08001153 if (rot->solid_fill)
1154 src_format |= BIT(22); /* SOLID_FILL */
1155
Alan Kwong9487de22016-01-16 22:06:36 -05001156 /* SRC_FORMAT */
1157 SDE_REGDMA_BLKWRITE_DATA(wrptr, src_format);
1158
1159 /* setup source unpack pattern */
1160 unpack = (fmt->element[3] << 24) | (fmt->element[2] << 16) |
1161 (fmt->element[1] << 8) | (fmt->element[0] << 0);
1162
1163 /* SRC_UNPACK_PATTERN */
1164 SDE_REGDMA_BLKWRITE_DATA(wrptr, unpack);
1165
1166 /* setup source op mode */
1167 if (flags & SDE_ROT_FLAG_FLIP_LR)
1168 opmode |= BIT(13); /* FLIP_MODE L/R horizontal flip */
1169 if (flags & SDE_ROT_FLAG_FLIP_UD)
1170 opmode |= BIT(14); /* FLIP_MODE U/D vertical flip */
1171 opmode |= BIT(31); /* MDSS_MDP_OP_PE_OVERRIDE */
1172
1173 /* SRC_OP_MODE */
1174 SDE_REGDMA_BLKWRITE_DATA(wrptr, opmode);
1175
1176 /* setup source fetch config, TP10 uses different block size */
Benjamin Chanfb6faa32016-08-16 17:21:01 -04001177 if (test_bit(SDE_CAPS_R3_1P5_DOWNSCALE, mdata->sde_caps_map) &&
1178 (dnsc_factor_w == 1) && (dnsc_factor_h == 1)) {
1179 if (sde_mdp_is_tp10_format(fmt))
1180 fetch_blocksize = SDE_ROT_SSPP_FETCH_BLOCKSIZE_144_EXT;
1181 else
1182 fetch_blocksize = SDE_ROT_SSPP_FETCH_BLOCKSIZE_192_EXT;
1183 } else {
1184 if (sde_mdp_is_tp10_format(fmt))
1185 fetch_blocksize = SDE_ROT_SSPP_FETCH_BLOCKSIZE_96;
1186 else
1187 fetch_blocksize = SDE_ROT_SSPP_FETCH_BLOCKSIZE_128;
1188 }
1189
Alan Kwong3bef26f2017-02-26 15:38:09 -08001190 if (rot->solid_fill)
1191 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_CONSTANT_COLOR,
1192 rot->constant_color);
1193
Alan Kwong9487de22016-01-16 22:06:36 -05001194 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_FETCH_CONFIG,
1195 fetch_blocksize |
1196 SDE_ROT_SSPP_FETCH_CONFIG_RESET_VALUE |
1197 ((rot->highest_bank & 0x3) << 18));
1198
Alan Kwongfb8eeb22017-02-06 15:00:03 -08001199 if (test_bit(SDE_CAPS_UBWC_2, mdata->sde_caps_map))
1200 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_UBWC_STATIC_CTRL, BIT(31) |
1201 ((ctx->rot->ubwc_malsize & 0x3) << 8) |
1202 ((ctx->rot->highest_bank & 0x3) << 4) |
1203 ((ctx->rot->ubwc_swizzle & 0x1) << 0));
1204
Alan Kwong9487de22016-01-16 22:06:36 -05001205 /* setup source buffer plane security status */
Abhijit Kulkarni298c8232016-09-26 22:32:10 -07001206 if (flags & (SDE_ROT_FLAG_SECURE_OVERLAY_SESSION |
1207 SDE_ROT_FLAG_SECURE_CAMERA_SESSION)) {
Alan Kwong9487de22016-01-16 22:06:36 -05001208 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_ADDR_SW_STATUS, 0xF);
1209 ctx->is_secure = true;
Benjamin Chan15c93d82016-08-29 10:04:22 -04001210 } else {
1211 SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_ADDR_SW_STATUS, 0);
1212 ctx->is_secure = false;
Alan Kwong9487de22016-01-16 22:06:36 -05001213 }
1214
Veera Sundaram Sankaranf13fb322017-05-11 15:42:28 -07001215 /* Update command queue write ptr */
Veera Sundaram Sankaran3f0141e2017-05-10 18:19:29 -07001216 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
1217
1218 /* CDP register RD setting */
1219 cdp_params.enable = test_bit(SDE_QOS_CDP, mdata->sde_qos_map) ?
1220 mdata->enable_cdp[SDE_ROT_RD] : false;
1221 cdp_params.fmt = fmt;
1222 cdp_params.offset = ROT_SSPP_CDP_CNTL;
1223 sde_hw_rotator_cdp_configs(ctx, &cdp_params);
1224
Veera Sundaram Sankaranf13fb322017-05-11 15:42:28 -07001225 /* QOS LUT/ Danger LUT/ Safe Lut WR setting */
1226 sde_hw_rotator_setup_qos_lut_rd(ctx);
1227
Veera Sundaram Sankaran3f0141e2017-05-10 18:19:29 -07001228 wrptr = sde_hw_rotator_get_regdma_segment(ctx);
1229
Benjamin Chan99eb63b2016-12-21 15:45:26 -05001230 /*
1231 * Determine if traffic shaping is required. Only enable traffic
1232 * shaping when content is 4k@30fps. The actual traffic shaping
1233 * bandwidth calculation is done in output setup.
1234 */
Veera Sundaram Sankaranf13fb322017-05-11 15:42:28 -07001235 if (((!ctx->sbuf_mode)
1236 && (cfg->src_rect->w * cfg->src_rect->h) >= RES_UHD)
1237 && (cfg->fps <= 30)) {
Benjamin Chan99eb63b2016-12-21 15:45:26 -05001238 SDEROT_DBG("Enable Traffic Shaper\n");
1239 ctx->is_traffic_shaping = true;
1240 } else {
1241 SDEROT_DBG("Disable Traffic Shaper\n");
1242 ctx->is_traffic_shaping = false;
1243 }
1244
Alan Kwong9487de22016-01-16 22:06:36 -05001245 /* Update command queue write ptr */
1246 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
1247}
1248
1249/*
1250 * sde_hw_rotator_setup_wbengine - setup writeback engine
1251 * @ctx: Pointer to rotator context
1252 * @queue_id: Priority queue identifier
1253 * @cfg: Writeback configuration
1254 * @flags: Control flag
1255 */
1256static void sde_hw_rotator_setup_wbengine(struct sde_hw_rotator_context *ctx,
1257 enum sde_rot_queue_prio queue_id,
1258 struct sde_hw_rot_wb_cfg *cfg,
1259 u32 flags)
1260{
Alan Kwong6bc64622017-02-04 17:36:03 -08001261 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
Alan Kwong9487de22016-01-16 22:06:36 -05001262 struct sde_mdp_format_params *fmt;
Veera Sundaram Sankaran3f0141e2017-05-10 18:19:29 -07001263 struct sde_rot_cdp_params cdp_params = {0};
Alan Kwong9487de22016-01-16 22:06:36 -05001264 u32 *wrptr;
1265 u32 pack = 0;
1266 u32 dst_format = 0;
1267 int i;
1268
1269 wrptr = sde_hw_rotator_get_regdma_segment(ctx);
1270
1271 fmt = cfg->fmt;
1272
1273 /* setup WB DST format */
1274 dst_format |= (fmt->chroma_sample << 23) |
1275 (fmt->fetch_planes << 19) |
1276 (fmt->bits[C3_ALPHA] << 6) |
1277 (fmt->bits[C2_R_Cr] << 4) |
1278 (fmt->bits[C1_B_Cb] << 2) |
1279 (fmt->bits[C0_G_Y] << 0);
1280
1281 /* alpha control */
1282 if (fmt->bits[C3_ALPHA] || fmt->alpha_enable) {
1283 dst_format |= BIT(8);
1284 if (!fmt->alpha_enable) {
1285 dst_format |= BIT(14);
1286 SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_ALPHA_X_VALUE, 0);
1287 }
1288 }
1289
1290 dst_format |= ((fmt->unpack_count - 1) << 12) |
1291 (fmt->unpack_tight << 17) |
1292 (fmt->unpack_align_msb << 18) |
1293 ((fmt->bpp - 1) << 9) |
1294 ((fmt->frame_format & 3) << 30);
1295
1296 if (sde_mdp_is_yuv_format(fmt))
1297 dst_format |= BIT(15);
1298
1299 if (fmt->pixel_mode == SDE_MDP_PIXEL_10BIT)
1300 dst_format |= BIT(21); /* PACK_DX_FORMAT */
1301
1302 /*
1303 * REGDMA BLK write, from DST_FORMAT to DST_YSTRIDE 1, total 9 regs
1304 */
1305 SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_WB_DST_FORMAT, 9);
1306
1307 /* DST_FORMAT */
1308 SDE_REGDMA_BLKWRITE_DATA(wrptr, dst_format);
1309
1310 /* DST_OP_MODE */
1311 if (sde_mdp_is_ubwc_format(fmt))
1312 SDE_REGDMA_BLKWRITE_DATA(wrptr, BIT(0));
1313 else
1314 SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
1315
1316 /* DST_PACK_PATTERN */
1317 pack = (fmt->element[3] << 24) | (fmt->element[2] << 16) |
1318 (fmt->element[1] << 8) | (fmt->element[0] << 0);
1319 SDE_REGDMA_BLKWRITE_DATA(wrptr, pack);
1320
1321 /* DST_ADDR [0-3], DST_YSTRIDE [0-1] */
1322 for (i = 0; i < SDE_ROT_MAX_PLANES; i++)
1323 SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->data->p[i].addr);
1324 SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->dst_plane.ystride[0] |
1325 (cfg->dst_plane.ystride[1] << 16));
1326 SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->dst_plane.ystride[2] |
1327 (cfg->dst_plane.ystride[3] << 16));
1328
1329 /* setup WB out image size and ROI */
1330 SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_IMG_SIZE,
1331 cfg->img_width | (cfg->img_height << 16));
1332 SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_SIZE,
1333 cfg->dst_rect->w | (cfg->dst_rect->h << 16));
1334 SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_XY,
1335 cfg->dst_rect->x | (cfg->dst_rect->y << 16));
1336
Abhijit Kulkarni298c8232016-09-26 22:32:10 -07001337 if (flags & (SDE_ROT_FLAG_SECURE_OVERLAY_SESSION |
1338 SDE_ROT_FLAG_SECURE_CAMERA_SESSION))
Benjamin Chan15c93d82016-08-29 10:04:22 -04001339 SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_ADDR_SW_STATUS, 0x1);
1340 else
1341 SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_ADDR_SW_STATUS, 0);
1342
Alan Kwong9487de22016-01-16 22:06:36 -05001343 /*
1344 * setup Downscale factor
1345 */
1346 SDE_REGDMA_WRITE(wrptr, ROTTOP_DNSC,
1347 cfg->v_downscale_factor |
1348 (cfg->h_downscale_factor << 16));
1349
Alan Kwong6bc64622017-02-04 17:36:03 -08001350 /* write config setup for bank configuration */
Alan Kwong9487de22016-01-16 22:06:36 -05001351 SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_WRITE_CONFIG,
1352 (ctx->rot->highest_bank & 0x3) << 8);
1353
Alan Kwongfb8eeb22017-02-06 15:00:03 -08001354 if (test_bit(SDE_CAPS_UBWC_2, mdata->sde_caps_map))
1355 SDE_REGDMA_WRITE(wrptr, ROT_WB_UBWC_STATIC_CTRL,
1356 ((ctx->rot->ubwc_malsize & 0x3) << 8) |
1357 ((ctx->rot->highest_bank & 0x3) << 4) |
1358 ((ctx->rot->ubwc_swizzle & 0x1) << 0));
1359
Alan Kwong6bc64622017-02-04 17:36:03 -08001360 if (test_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map))
1361 SDE_REGDMA_WRITE(wrptr, ROT_WB_SYS_CACHE_MODE,
1362 ctx->sys_cache_mode);
1363
1364 SDE_REGDMA_WRITE(wrptr, ROTTOP_OP_MODE, ctx->op_mode |
1365 (flags & SDE_ROT_FLAG_ROT_90 ? BIT(1) : 0) | BIT(0));
Alan Kwong9487de22016-01-16 22:06:36 -05001366
Veera Sundaram Sankaran3f0141e2017-05-10 18:19:29 -07001367 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
1368
1369 /* CDP register WR setting */
1370 cdp_params.enable = test_bit(SDE_QOS_CDP, mdata->sde_qos_map) ?
1371 mdata->enable_cdp[SDE_ROT_WR] : false;
1372 cdp_params.fmt = fmt;
1373 cdp_params.offset = ROT_WB_CDP_CNTL;
1374 sde_hw_rotator_cdp_configs(ctx, &cdp_params);
1375
Veera Sundaram Sankaranf13fb322017-05-11 15:42:28 -07001376 /* QOS LUT/ Danger LUT/ Safe LUT WR setting */
1377 sde_hw_rotator_setup_qos_lut_wr(ctx);
1378
Veera Sundaram Sankaran3f0141e2017-05-10 18:19:29 -07001379 wrptr = sde_hw_rotator_get_regdma_segment(ctx);
1380
Alan Kwong498d59f2017-02-11 18:56:34 -08001381 /* setup traffic shaper for 4k 30fps content or if prefill_bw is set */
Veera Sundaram Sankaranf13fb322017-05-11 15:42:28 -07001382 if (!ctx->sbuf_mode &&
1383 (ctx->is_traffic_shaping || cfg->prefill_bw)) {
Benjamin Chan99eb63b2016-12-21 15:45:26 -05001384 u32 bw;
1385
1386 /*
1387 * Target to finish in 12ms, and we need to set number of bytes
1388 * per clock tick for traffic shaping.
1389 * Each clock tick run @ 19.2MHz, so we need we know total of
1390 * clock ticks in 14ms, i.e. 12ms/(1/19.2MHz) ==> 23040
1391 * Finally, calcualte the byte count per clock tick based on
1392 * resolution, bpp and compression ratio.
1393 */
1394 bw = cfg->dst_rect->w * cfg->dst_rect->h;
1395
1396 if (fmt->chroma_sample == SDE_MDP_CHROMA_420)
1397 bw = (bw * 3) / 2;
1398 else
1399 bw *= fmt->bpp;
1400
1401 bw /= TRAFFIC_SHAPE_CLKTICK_12MS;
Alan Kwong498d59f2017-02-11 18:56:34 -08001402
1403 /* use prefill bandwidth instead if specified */
1404 if (cfg->prefill_bw)
1405 bw = DIV_ROUND_UP(cfg->prefill_bw,
1406 TRAFFIC_SHAPE_VSYNC_CLK);
1407
Benjamin Chan99eb63b2016-12-21 15:45:26 -05001408 if (bw > 0xFF)
1409 bw = 0xFF;
1410 SDE_REGDMA_WRITE(wrptr, ROT_WB_TRAFFIC_SHAPER_WR_CLIENT,
Alan Kwong498d59f2017-02-11 18:56:34 -08001411 BIT(31) | (cfg->prefill_bw ? BIT(27) : 0) | bw);
Benjamin Chan99eb63b2016-12-21 15:45:26 -05001412 SDEROT_DBG("Enable ROT_WB Traffic Shaper:%d\n", bw);
1413 } else {
1414 SDE_REGDMA_WRITE(wrptr, ROT_WB_TRAFFIC_SHAPER_WR_CLIENT, 0);
1415 SDEROT_DBG("Disable ROT_WB Traffic Shaper\n");
1416 }
1417
Alan Kwong9487de22016-01-16 22:06:36 -05001418 /* Update command queue write ptr */
1419 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
1420}
1421
1422/*
1423 * sde_hw_rotator_start_no_regdma - start non-regdma operation
1424 * @ctx: Pointer to rotator context
1425 * @queue_id: Priority queue identifier
1426 */
1427static u32 sde_hw_rotator_start_no_regdma(struct sde_hw_rotator_context *ctx,
1428 enum sde_rot_queue_prio queue_id)
1429{
1430 struct sde_hw_rotator *rot = ctx->rot;
1431 u32 *wrptr;
1432 u32 *rdptr;
1433 u8 *addr;
1434 u32 mask;
1435 u32 blksize;
1436
1437 rdptr = sde_hw_rotator_get_regdma_segment_base(ctx);
1438 wrptr = sde_hw_rotator_get_regdma_segment(ctx);
1439
1440 if (rot->irq_num >= 0) {
1441 SDE_REGDMA_WRITE(wrptr, ROTTOP_INTR_EN, 1);
1442 SDE_REGDMA_WRITE(wrptr, ROTTOP_INTR_CLEAR, 1);
1443 reinit_completion(&ctx->rot_comp);
Alan Kwong818b7fc2016-07-24 22:07:41 -04001444 sde_hw_rotator_enable_irq(rot);
Alan Kwong9487de22016-01-16 22:06:36 -05001445 }
1446
Alan Kwong6bc64622017-02-04 17:36:03 -08001447 SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL, ctx->start_ctrl);
Alan Kwong9487de22016-01-16 22:06:36 -05001448
1449 /* Update command queue write ptr */
1450 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
1451
1452 SDEROT_DBG("BEGIN %d\n", ctx->timestamp);
1453 /* Write all command stream to Rotator blocks */
1454 /* Rotator will start right away after command stream finish writing */
1455 while (rdptr < wrptr) {
1456 u32 op = REGDMA_OP_MASK & *rdptr;
1457
1458 switch (op) {
1459 case REGDMA_OP_NOP:
1460 SDEROT_DBG("NOP\n");
1461 rdptr++;
1462 break;
1463 case REGDMA_OP_REGWRITE:
1464 SDEROT_DBG("REGW %6.6x %8.8x\n",
1465 rdptr[0] & REGDMA_ADDR_OFFSET_MASK,
1466 rdptr[1]);
1467 addr = rot->mdss_base +
1468 (*rdptr++ & REGDMA_ADDR_OFFSET_MASK);
1469 writel_relaxed(*rdptr++, addr);
1470 break;
1471 case REGDMA_OP_REGMODIFY:
1472 SDEROT_DBG("REGM %6.6x %8.8x %8.8x\n",
1473 rdptr[0] & REGDMA_ADDR_OFFSET_MASK,
1474 rdptr[1], rdptr[2]);
1475 addr = rot->mdss_base +
1476 (*rdptr++ & REGDMA_ADDR_OFFSET_MASK);
1477 mask = *rdptr++;
1478 writel_relaxed((readl_relaxed(addr) & mask) | *rdptr++,
1479 addr);
1480 break;
1481 case REGDMA_OP_BLKWRITE_SINGLE:
1482 SDEROT_DBG("BLKWS %6.6x %6.6x\n",
1483 rdptr[0] & REGDMA_ADDR_OFFSET_MASK,
1484 rdptr[1]);
1485 addr = rot->mdss_base +
1486 (*rdptr++ & REGDMA_ADDR_OFFSET_MASK);
1487 blksize = *rdptr++;
1488 while (blksize--) {
1489 SDEROT_DBG("DATA %8.8x\n", rdptr[0]);
1490 writel_relaxed(*rdptr++, addr);
1491 }
1492 break;
1493 case REGDMA_OP_BLKWRITE_INC:
1494 SDEROT_DBG("BLKWI %6.6x %6.6x\n",
1495 rdptr[0] & REGDMA_ADDR_OFFSET_MASK,
1496 rdptr[1]);
1497 addr = rot->mdss_base +
1498 (*rdptr++ & REGDMA_ADDR_OFFSET_MASK);
1499 blksize = *rdptr++;
1500 while (blksize--) {
1501 SDEROT_DBG("DATA %8.8x\n", rdptr[0]);
1502 writel_relaxed(*rdptr++, addr);
1503 addr += 4;
1504 }
1505 break;
1506 default:
1507 /* Other not supported OP mode
1508 * Skip data for now for unregonized OP mode
1509 */
1510 SDEROT_DBG("UNDEFINED\n");
1511 rdptr++;
1512 break;
1513 }
1514 }
1515 SDEROT_DBG("END %d\n", ctx->timestamp);
1516
1517 return ctx->timestamp;
1518}
1519
1520/*
1521 * sde_hw_rotator_start_regdma - start regdma operation
1522 * @ctx: Pointer to rotator context
1523 * @queue_id: Priority queue identifier
1524 */
1525static u32 sde_hw_rotator_start_regdma(struct sde_hw_rotator_context *ctx,
1526 enum sde_rot_queue_prio queue_id)
1527{
1528 struct sde_hw_rotator *rot = ctx->rot;
1529 u32 *wrptr;
1530 u32 regdmaSlot;
1531 u32 offset;
1532 long length;
1533 long ts_length;
1534 u32 enableInt;
1535 u32 swts = 0;
1536 u32 mask = 0;
Alan Kwong6bc64622017-02-04 17:36:03 -08001537 u32 trig_sel;
Alan Kwong9487de22016-01-16 22:06:36 -05001538
1539 wrptr = sde_hw_rotator_get_regdma_segment(ctx);
1540
Alan Kwong9487de22016-01-16 22:06:36 -05001541 /*
1542 * Last ROT command must be ROT_START before REGDMA start
1543 */
Alan Kwong6bc64622017-02-04 17:36:03 -08001544 SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL, ctx->start_ctrl);
1545
Alan Kwong9487de22016-01-16 22:06:36 -05001546 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
1547
1548 /*
1549 * Start REGDMA with command offset and size
1550 */
1551 regdmaSlot = sde_hw_rotator_get_regdma_ctxidx(ctx);
1552 length = ((long)wrptr - (long)ctx->regdma_base) / 4;
1553 offset = (u32)(ctx->regdma_base - (u32 *)(rot->mdss_base +
1554 REGDMA_RAM_REGDMA_CMD_RAM));
1555 enableInt = ((ctx->timestamp & 1) + 1) << 30;
Alan Kwong6bc64622017-02-04 17:36:03 -08001556 trig_sel = ctx->sbuf_mode ? REGDMA_CMD_TRIG_SEL_MDP_FLUSH :
1557 REGDMA_CMD_TRIG_SEL_SW_START;
Alan Kwong9487de22016-01-16 22:06:36 -05001558
1559 SDEROT_DBG(
1560 "regdma(%d)[%d] <== INT:0x%X|length:%ld|offset:0x%X, ts:%X\n",
1561 queue_id, regdmaSlot, enableInt, length, offset,
1562 ctx->timestamp);
1563
1564 /* ensure the command packet is issued before the submit command */
1565 wmb();
1566
1567 /* REGDMA submission for current context */
1568 if (queue_id == ROT_QUEUE_HIGH_PRIORITY) {
1569 SDE_ROTREG_WRITE(rot->mdss_base,
1570 REGDMA_CSR_REGDMA_QUEUE_0_SUBMIT,
Alan Kwong6bc64622017-02-04 17:36:03 -08001571 (ctx->sbuf_mode ? enableInt : 0) | trig_sel |
1572 ((length & 0x3ff) << 14) | offset);
Alan Kwong9487de22016-01-16 22:06:36 -05001573 swts = ctx->timestamp;
1574 mask = ~SDE_REGDMA_SWTS_MASK;
1575 } else {
1576 SDE_ROTREG_WRITE(rot->mdss_base,
1577 REGDMA_CSR_REGDMA_QUEUE_1_SUBMIT,
Alan Kwong6bc64622017-02-04 17:36:03 -08001578 (ctx->sbuf_mode ? enableInt : 0) | trig_sel |
1579 ((length & 0x3ff) << 14) | offset);
Alan Kwong9487de22016-01-16 22:06:36 -05001580 swts = ctx->timestamp << SDE_REGDMA_SWTS_SHIFT;
1581 mask = ~(SDE_REGDMA_SWTS_MASK << SDE_REGDMA_SWTS_SHIFT);
1582 }
1583
Alan Kwong6bc64622017-02-04 17:36:03 -08001584 /* timestamp update can only be used in offline multi-context mode */
1585 if (!ctx->sbuf_mode) {
1586 /* Write timestamp after previous rotator job finished */
1587 sde_hw_rotator_setup_timestamp_packet(ctx, mask, swts);
1588 offset += length;
1589 ts_length = sde_hw_rotator_get_regdma_segment(ctx) - wrptr;
1590 WARN_ON((length + ts_length) > SDE_HW_ROT_REGDMA_SEG_SIZE);
Alan Kwong9487de22016-01-16 22:06:36 -05001591
Alan Kwong6bc64622017-02-04 17:36:03 -08001592 /* ensure command packet is issue before the submit command */
1593 wmb();
Alan Kwong9487de22016-01-16 22:06:36 -05001594
Alan Kwong6bc64622017-02-04 17:36:03 -08001595 if (queue_id == ROT_QUEUE_HIGH_PRIORITY) {
1596 SDE_ROTREG_WRITE(rot->mdss_base,
1597 REGDMA_CSR_REGDMA_QUEUE_0_SUBMIT,
1598 enableInt | (ts_length << 14) | offset);
1599 } else {
1600 SDE_ROTREG_WRITE(rot->mdss_base,
1601 REGDMA_CSR_REGDMA_QUEUE_1_SUBMIT,
1602 enableInt | (ts_length << 14) | offset);
1603 }
Alan Kwong9487de22016-01-16 22:06:36 -05001604 }
1605
Alan Kwong9487de22016-01-16 22:06:36 -05001606 /* Update command queue write ptr */
1607 sde_hw_rotator_put_regdma_segment(ctx, wrptr);
1608
1609 return ctx->timestamp;
1610}
1611
1612/*
1613 * sde_hw_rotator_wait_done_no_regdma - wait for non-regdma completion
1614 * @ctx: Pointer to rotator context
1615 * @queue_id: Priority queue identifier
1616 * @flags: Option flag
1617 */
1618static u32 sde_hw_rotator_wait_done_no_regdma(
1619 struct sde_hw_rotator_context *ctx,
1620 enum sde_rot_queue_prio queue_id, u32 flag)
1621{
1622 struct sde_hw_rotator *rot = ctx->rot;
1623 int rc = 0;
1624 u32 sts = 0;
1625 u32 status;
1626 unsigned long flags;
1627
1628 if (rot->irq_num >= 0) {
1629 SDEROT_DBG("Wait for Rotator completion\n");
1630 rc = wait_for_completion_timeout(&ctx->rot_comp,
Alan Kwong6bc64622017-02-04 17:36:03 -08001631 msecs_to_jiffies(rot->koff_timeout));
Alan Kwong9487de22016-01-16 22:06:36 -05001632
1633 spin_lock_irqsave(&rot->rotisr_lock, flags);
1634 status = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_STATUS);
1635 if (rc == 0) {
1636 /*
1637 * Timeout, there might be error,
1638 * or rotator still busy
1639 */
1640 if (status & ROT_BUSY_BIT)
1641 SDEROT_ERR(
1642 "Timeout waiting for rotator done\n");
1643 else if (status & ROT_ERROR_BIT)
1644 SDEROT_ERR(
1645 "Rotator report error status\n");
1646 else
1647 SDEROT_WARN(
1648 "Timeout waiting, but rotator job is done!!\n");
1649
Alan Kwong818b7fc2016-07-24 22:07:41 -04001650 sde_hw_rotator_disable_irq(rot);
Alan Kwong9487de22016-01-16 22:06:36 -05001651 }
1652 spin_unlock_irqrestore(&rot->rotisr_lock, flags);
1653 } else {
1654 int cnt = 200;
1655
1656 do {
1657 udelay(500);
1658 status = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_STATUS);
1659 cnt--;
1660 } while ((cnt > 0) && (status & ROT_BUSY_BIT)
1661 && ((status & ROT_ERROR_BIT) == 0));
1662
1663 if (status & ROT_ERROR_BIT)
1664 SDEROT_ERR("Rotator error\n");
1665 else if (status & ROT_BUSY_BIT)
1666 SDEROT_ERR("Rotator busy\n");
1667
1668 SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_INTR_CLEAR,
1669 ROT_DONE_CLEAR);
1670 }
1671
1672 sts = (status & ROT_ERROR_BIT) ? -ENODEV : 0;
1673
1674 return sts;
1675}
1676
1677/*
1678 * sde_hw_rotator_wait_done_regdma - wait for regdma completion
1679 * @ctx: Pointer to rotator context
1680 * @queue_id: Priority queue identifier
1681 * @flags: Option flag
1682 */
1683static u32 sde_hw_rotator_wait_done_regdma(
1684 struct sde_hw_rotator_context *ctx,
1685 enum sde_rot_queue_prio queue_id, u32 flag)
1686{
1687 struct sde_hw_rotator *rot = ctx->rot;
1688 int rc = 0;
1689 u32 status;
1690 u32 last_isr;
1691 u32 last_ts;
1692 u32 int_id;
Alan Kwong818b7fc2016-07-24 22:07:41 -04001693 u32 swts;
Alan Kwong9487de22016-01-16 22:06:36 -05001694 u32 sts = 0;
Alan Kwong9487de22016-01-16 22:06:36 -05001695 unsigned long flags;
1696
1697 if (rot->irq_num >= 0) {
1698 SDEROT_DBG("Wait for REGDMA completion, ctx:%p, ts:%X\n",
1699 ctx, ctx->timestamp);
Alan Kwong818b7fc2016-07-24 22:07:41 -04001700 rc = wait_event_timeout(ctx->regdma_waitq,
1701 !sde_hw_rotator_pending_swts(rot, ctx, &swts),
Alan Kwong6bc64622017-02-04 17:36:03 -08001702 msecs_to_jiffies(rot->koff_timeout));
Alan Kwong9487de22016-01-16 22:06:36 -05001703
Benjamin Chane7ca72e2016-12-22 18:42:34 -05001704 ATRACE_INT("sde_rot_done", 0);
Alan Kwong9487de22016-01-16 22:06:36 -05001705 spin_lock_irqsave(&rot->rotisr_lock, flags);
1706
1707 last_isr = ctx->last_regdma_isr_status;
1708 last_ts = ctx->last_regdma_timestamp;
1709 status = last_isr & REGDMA_INT_MASK;
1710 int_id = last_ts & 1;
1711 SDEROT_DBG("INT status:0x%X, INT id:%d, timestamp:0x%X\n",
1712 status, int_id, last_ts);
1713
1714 if (rc == 0 || (status & REGDMA_INT_ERR_MASK)) {
Alan Kwong818b7fc2016-07-24 22:07:41 -04001715 bool pending;
1716
1717 pending = sde_hw_rotator_pending_swts(rot, ctx, &swts);
Alan Kwong9487de22016-01-16 22:06:36 -05001718 SDEROT_ERR(
Alan Kwong818b7fc2016-07-24 22:07:41 -04001719 "Timeout wait for regdma interrupt status, ts:0x%X/0x%X pending:%d\n",
1720 ctx->timestamp, swts, pending);
Alan Kwong9487de22016-01-16 22:06:36 -05001721
1722 if (status & REGDMA_WATCHDOG_INT)
1723 SDEROT_ERR("REGDMA watchdog interrupt\n");
1724 else if (status & REGDMA_INVALID_DESCRIPTOR)
1725 SDEROT_ERR("REGDMA invalid descriptor\n");
1726 else if (status & REGDMA_INCOMPLETE_CMD)
1727 SDEROT_ERR("REGDMA incomplete command\n");
1728 else if (status & REGDMA_INVALID_CMD)
1729 SDEROT_ERR("REGDMA invalid command\n");
1730
Alan Kwong818b7fc2016-07-24 22:07:41 -04001731 sde_hw_rotator_dump_status(rot);
Alan Kwong9487de22016-01-16 22:06:36 -05001732 status = ROT_ERROR_BIT;
Alan Kwong818b7fc2016-07-24 22:07:41 -04001733 } else {
1734 if (rc == 1)
1735 SDEROT_WARN(
1736 "REGDMA done but no irq, ts:0x%X/0x%X\n",
1737 ctx->timestamp, swts);
Alan Kwong9487de22016-01-16 22:06:36 -05001738 status = 0;
1739 }
1740
Alan Kwong9487de22016-01-16 22:06:36 -05001741 spin_unlock_irqrestore(&rot->rotisr_lock, flags);
1742 } else {
1743 int cnt = 200;
Alan Kwongb0679602016-11-27 17:04:13 -08001744 bool pending;
Alan Kwong9487de22016-01-16 22:06:36 -05001745
1746 do {
1747 udelay(500);
Alan Kwongb0679602016-11-27 17:04:13 -08001748 last_isr = SDE_ROTREG_READ(rot->mdss_base,
1749 REGDMA_CSR_REGDMA_INT_STATUS);
1750 pending = sde_hw_rotator_pending_swts(rot, ctx, &swts);
Alan Kwong9487de22016-01-16 22:06:36 -05001751 cnt--;
Alan Kwongb0679602016-11-27 17:04:13 -08001752 } while ((cnt > 0) && pending &&
1753 ((last_isr & REGDMA_INT_ERR_MASK) == 0));
Alan Kwong9487de22016-01-16 22:06:36 -05001754
Alan Kwongb0679602016-11-27 17:04:13 -08001755 if (last_isr & REGDMA_INT_ERR_MASK) {
1756 SDEROT_ERR("Rotator error, ts:0x%X/0x%X status:%x\n",
1757 ctx->timestamp, swts, last_isr);
1758 sde_hw_rotator_dump_status(rot);
1759 status = ROT_ERROR_BIT;
1760 } else if (pending) {
1761 SDEROT_ERR("Rotator timeout, ts:0x%X/0x%X status:%x\n",
1762 ctx->timestamp, swts, last_isr);
1763 sde_hw_rotator_dump_status(rot);
1764 status = ROT_ERROR_BIT;
1765 } else {
1766 status = 0;
1767 }
Alan Kwong9487de22016-01-16 22:06:36 -05001768
1769 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_CSR_REGDMA_INT_CLEAR,
Alan Kwongb0679602016-11-27 17:04:13 -08001770 last_isr);
Alan Kwong9487de22016-01-16 22:06:36 -05001771 }
1772
1773 sts = (status & ROT_ERROR_BIT) ? -ENODEV : 0;
1774
Benjamin Chan4ec1f1d2016-09-15 22:49:49 -04001775 if (status & ROT_ERROR_BIT)
Benjamin Chan2d6411a2017-03-28 18:01:53 -04001776 SDEROT_EVTLOG_TOUT_HANDLER("rot", "rot_dbg_bus",
1777 "vbif_dbg_bus", "panic");
Benjamin Chan4ec1f1d2016-09-15 22:49:49 -04001778
Alan Kwong9487de22016-01-16 22:06:36 -05001779 return sts;
1780}
1781
1782/*
1783 * setup_rotator_ops - setup callback functions for the low-level HAL
1784 * @ops: Pointer to low-level ops callback
1785 * @mode: Operation mode (non-regdma or regdma)
1786 */
1787static void setup_rotator_ops(struct sde_hw_rotator_ops *ops,
1788 enum sde_rotator_regdma_mode mode)
1789{
1790 ops->setup_rotator_fetchengine = sde_hw_rotator_setup_fetchengine;
1791 ops->setup_rotator_wbengine = sde_hw_rotator_setup_wbengine;
1792 if (mode == ROT_REGDMA_ON) {
1793 ops->start_rotator = sde_hw_rotator_start_regdma;
1794 ops->wait_rotator_done = sde_hw_rotator_wait_done_regdma;
1795 } else {
1796 ops->start_rotator = sde_hw_rotator_start_no_regdma;
1797 ops->wait_rotator_done = sde_hw_rotator_wait_done_no_regdma;
1798 }
1799}
1800
1801/*
1802 * sde_hw_rotator_swts_create - create software timestamp buffer
1803 * @rot: Pointer to rotator hw
1804 *
1805 * This buffer is used by regdma to keep track of last completed command.
1806 */
1807static int sde_hw_rotator_swts_create(struct sde_hw_rotator *rot)
1808{
1809 int rc = 0;
1810 struct ion_handle *handle;
1811 struct sde_mdp_img_data *data;
Abhijit Kulkarni298c8232016-09-26 22:32:10 -07001812 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
Alan Kwong9487de22016-01-16 22:06:36 -05001813 u32 bufsize = sizeof(int) * SDE_HW_ROT_REGDMA_TOTAL_CTX * 2;
1814
Abhijit Kulkarni298c8232016-09-26 22:32:10 -07001815 rot->iclient = mdata->iclient;
Alan Kwong9487de22016-01-16 22:06:36 -05001816
1817 handle = ion_alloc(rot->iclient, bufsize, SZ_4K,
1818 ION_HEAP(ION_SYSTEM_HEAP_ID), 0);
1819 if (IS_ERR_OR_NULL(handle)) {
1820 SDEROT_ERR("ion memory allocation failed\n");
1821 return -ENOMEM;
1822 }
1823
1824 data = &rot->swts_buf;
1825 data->len = bufsize;
1826 data->srcp_dma_buf = ion_share_dma_buf(rot->iclient, handle);
1827 if (IS_ERR(data->srcp_dma_buf)) {
1828 SDEROT_ERR("ion_dma_buf setup failed\n");
1829 rc = -ENOMEM;
1830 goto imap_err;
1831 }
1832
1833 sde_smmu_ctrl(1);
1834
1835 data->srcp_attachment = sde_smmu_dma_buf_attach(data->srcp_dma_buf,
1836 &rot->pdev->dev, SDE_IOMMU_DOMAIN_ROT_UNSECURE);
1837 if (IS_ERR_OR_NULL(data->srcp_attachment)) {
1838 SDEROT_ERR("sde_smmu_dma_buf_attach error\n");
1839 rc = -ENOMEM;
1840 goto err_put;
1841 }
1842
1843 data->srcp_table = dma_buf_map_attachment(data->srcp_attachment,
1844 DMA_BIDIRECTIONAL);
1845 if (IS_ERR_OR_NULL(data->srcp_table)) {
1846 SDEROT_ERR("dma_buf_map_attachment error\n");
1847 rc = -ENOMEM;
1848 goto err_detach;
1849 }
1850
1851 rc = sde_smmu_map_dma_buf(data->srcp_dma_buf, data->srcp_table,
1852 SDE_IOMMU_DOMAIN_ROT_UNSECURE, &data->addr,
1853 &data->len, DMA_BIDIRECTIONAL);
Alan Kwong6ce448d2016-11-24 18:45:20 -08001854 if (rc < 0) {
Alan Kwong9487de22016-01-16 22:06:36 -05001855 SDEROT_ERR("smmu_map_dma_buf failed: (%d)\n", rc);
1856 goto err_unmap;
1857 }
1858
Alan Kwong6ce448d2016-11-24 18:45:20 -08001859 dma_buf_begin_cpu_access(data->srcp_dma_buf, DMA_FROM_DEVICE);
Alan Kwong9487de22016-01-16 22:06:36 -05001860 rot->swts_buffer = dma_buf_kmap(data->srcp_dma_buf, 0);
1861 if (IS_ERR_OR_NULL(rot->swts_buffer)) {
1862 SDEROT_ERR("ion kernel memory mapping failed\n");
1863 rc = IS_ERR(rot->swts_buffer);
1864 goto kmap_err;
1865 }
1866
1867 data->mapped = true;
1868 SDEROT_DBG("swts buffer mapped: %pad/%lx va:%p\n", &data->addr,
1869 data->len, rot->swts_buffer);
1870
1871 ion_free(rot->iclient, handle);
1872
1873 sde_smmu_ctrl(0);
1874
1875 return rc;
1876kmap_err:
1877 sde_smmu_unmap_dma_buf(data->srcp_table, SDE_IOMMU_DOMAIN_ROT_UNSECURE,
1878 DMA_FROM_DEVICE, data->srcp_dma_buf);
1879err_unmap:
1880 dma_buf_unmap_attachment(data->srcp_attachment, data->srcp_table,
1881 DMA_FROM_DEVICE);
1882err_detach:
1883 dma_buf_detach(data->srcp_dma_buf, data->srcp_attachment);
1884err_put:
1885 dma_buf_put(data->srcp_dma_buf);
1886 data->srcp_dma_buf = NULL;
1887imap_err:
1888 ion_free(rot->iclient, handle);
1889
1890 return rc;
1891}
1892
1893/*
1894 * sde_hw_rotator_swtc_destroy - destroy software timestamp buffer
1895 * @rot: Pointer to rotator hw
1896 */
1897static void sde_hw_rotator_swtc_destroy(struct sde_hw_rotator *rot)
1898{
1899 struct sde_mdp_img_data *data;
1900
1901 data = &rot->swts_buf;
1902
Alan Kwong6ce448d2016-11-24 18:45:20 -08001903 dma_buf_end_cpu_access(data->srcp_dma_buf, DMA_FROM_DEVICE);
Alan Kwong9487de22016-01-16 22:06:36 -05001904 dma_buf_kunmap(data->srcp_dma_buf, 0, rot->swts_buffer);
1905
1906 sde_smmu_unmap_dma_buf(data->srcp_table, SDE_IOMMU_DOMAIN_ROT_UNSECURE,
1907 DMA_FROM_DEVICE, data->srcp_dma_buf);
1908 dma_buf_unmap_attachment(data->srcp_attachment, data->srcp_table,
1909 DMA_FROM_DEVICE);
1910 dma_buf_detach(data->srcp_dma_buf, data->srcp_attachment);
1911 dma_buf_put(data->srcp_dma_buf);
1912 data->srcp_dma_buf = NULL;
1913}
1914
1915/*
Benjamin Chan0f9e61d2016-09-16 16:01:09 -04001916 * sde_hw_rotator_pre_pmevent - SDE rotator core will call this before a
1917 * PM event occurs
1918 * @mgr: Pointer to rotator manager
1919 * @pmon: Boolean indicate an on/off power event
1920 */
1921void sde_hw_rotator_pre_pmevent(struct sde_rot_mgr *mgr, bool pmon)
1922{
1923 struct sde_hw_rotator *rot;
1924 u32 l_ts, h_ts, swts, hwts;
1925 u32 rotsts, regdmasts;
1926
1927 /*
1928 * Check last HW timestamp with SW timestamp before power off event.
1929 * If there is a mismatch, that will be quite possible the rotator HW
1930 * is either hang or not finishing last submitted job. In that case,
1931 * it is best to do a timeout eventlog to capture some good events
1932 * log data for analysis.
1933 */
1934 if (!pmon && mgr && mgr->hw_data) {
1935 rot = mgr->hw_data;
1936 h_ts = atomic_read(&rot->timestamp[ROT_QUEUE_HIGH_PRIORITY]);
1937 l_ts = atomic_read(&rot->timestamp[ROT_QUEUE_LOW_PRIORITY]);
1938
1939 /* contruct the combined timstamp */
1940 swts = (h_ts & SDE_REGDMA_SWTS_MASK) |
1941 ((l_ts & SDE_REGDMA_SWTS_MASK) <<
1942 SDE_REGDMA_SWTS_SHIFT);
1943
1944 /* Need to turn on clock to access rotator register */
1945 sde_rotator_clk_ctrl(mgr, true);
1946 hwts = SDE_ROTREG_READ(rot->mdss_base, REGDMA_TIMESTAMP_REG);
1947 regdmasts = SDE_ROTREG_READ(rot->mdss_base,
1948 REGDMA_CSR_REGDMA_BLOCK_STATUS);
1949 rotsts = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_STATUS);
1950
1951 SDEROT_DBG(
1952 "swts:0x%x, hwts:0x%x, regdma-sts:0x%x, rottop-sts:0x%x\n",
1953 swts, hwts, regdmasts, rotsts);
1954 SDEROT_EVTLOG(swts, hwts, regdmasts, rotsts);
1955
1956 if ((swts != hwts) && ((regdmasts & REGDMA_BUSY) ||
1957 (rotsts & ROT_STATUS_MASK))) {
1958 SDEROT_ERR(
1959 "Mismatch SWTS with HWTS: swts:0x%x, hwts:0x%x, regdma-sts:0x%x, rottop-sts:0x%x\n",
1960 swts, hwts, regdmasts, rotsts);
Benjamin Chan2d6411a2017-03-28 18:01:53 -04001961 SDEROT_EVTLOG_TOUT_HANDLER("rot", "rot_dbg_bus",
1962 "vbif_dbg_bus", "panic");
Benjamin Chan0f9e61d2016-09-16 16:01:09 -04001963 }
1964
1965 /* Turn off rotator clock after checking rotator registers */
1966 sde_rotator_clk_ctrl(mgr, false);
1967 }
1968}
1969
1970/*
1971 * sde_hw_rotator_post_pmevent - SDE rotator core will call this after a
1972 * PM event occurs
1973 * @mgr: Pointer to rotator manager
1974 * @pmon: Boolean indicate an on/off power event
1975 */
1976void sde_hw_rotator_post_pmevent(struct sde_rot_mgr *mgr, bool pmon)
1977{
1978 struct sde_hw_rotator *rot;
1979 u32 l_ts, h_ts, swts;
1980
1981 /*
1982 * After a power on event, the rotator HW is reset to default setting.
1983 * It is necessary to synchronize the SW timestamp with the HW.
1984 */
1985 if (pmon && mgr && mgr->hw_data) {
1986 rot = mgr->hw_data;
1987 h_ts = atomic_read(&rot->timestamp[ROT_QUEUE_HIGH_PRIORITY]);
1988 l_ts = atomic_read(&rot->timestamp[ROT_QUEUE_LOW_PRIORITY]);
1989
1990 /* contruct the combined timstamp */
1991 swts = (h_ts & SDE_REGDMA_SWTS_MASK) |
1992 ((l_ts & SDE_REGDMA_SWTS_MASK) <<
1993 SDE_REGDMA_SWTS_SHIFT);
1994
1995 SDEROT_DBG("swts:0x%x, h_ts:0x%x, l_ts;0x%x\n",
1996 swts, h_ts, l_ts);
1997 SDEROT_EVTLOG(swts, h_ts, l_ts);
1998 rot->reset_hw_ts = true;
1999 rot->last_hw_ts = swts;
2000 }
2001}
2002
2003/*
Alan Kwong9487de22016-01-16 22:06:36 -05002004 * sde_hw_rotator_destroy - Destroy hw rotator and free allocated resources
2005 * @mgr: Pointer to rotator manager
2006 */
2007static void sde_hw_rotator_destroy(struct sde_rot_mgr *mgr)
2008{
2009 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
2010 struct sde_hw_rotator *rot;
2011
2012 if (!mgr || !mgr->pdev || !mgr->hw_data) {
2013 SDEROT_ERR("null parameters\n");
2014 return;
2015 }
2016
2017 rot = mgr->hw_data;
2018 if (rot->irq_num >= 0)
2019 devm_free_irq(&mgr->pdev->dev, rot->irq_num, mdata);
2020
2021 if (rot->mode == ROT_REGDMA_ON)
2022 sde_hw_rotator_swtc_destroy(rot);
2023
2024 devm_kfree(&mgr->pdev->dev, mgr->hw_data);
2025 mgr->hw_data = NULL;
2026}
2027
2028/*
2029 * sde_hw_rotator_alloc_ext - allocate rotator resource from rotator hw
2030 * @mgr: Pointer to rotator manager
2031 * @pipe_id: pipe identifier (not used)
2032 * @wb_id: writeback identifier/priority queue identifier
2033 *
2034 * This function allocates a new hw rotator resource for the given priority.
2035 */
2036static struct sde_rot_hw_resource *sde_hw_rotator_alloc_ext(
2037 struct sde_rot_mgr *mgr, u32 pipe_id, u32 wb_id)
2038{
2039 struct sde_hw_rotator_resource_info *resinfo;
2040
2041 if (!mgr || !mgr->hw_data) {
2042 SDEROT_ERR("null parameters\n");
2043 return NULL;
2044 }
2045
2046 /*
2047 * Allocate rotator resource info. Each allocation is per
2048 * HW priority queue
2049 */
2050 resinfo = devm_kzalloc(&mgr->pdev->dev, sizeof(*resinfo), GFP_KERNEL);
2051 if (!resinfo) {
2052 SDEROT_ERR("Failed allocation HW rotator resource info\n");
2053 return NULL;
2054 }
2055
2056 resinfo->rot = mgr->hw_data;
2057 resinfo->hw.wb_id = wb_id;
2058 atomic_set(&resinfo->hw.num_active, 0);
2059 init_waitqueue_head(&resinfo->hw.wait_queue);
2060
2061 /* For non-regdma, only support one active session */
2062 if (resinfo->rot->mode == ROT_REGDMA_OFF)
2063 resinfo->hw.max_active = 1;
2064 else {
2065 resinfo->hw.max_active = SDE_HW_ROT_REGDMA_TOTAL_CTX - 1;
2066
2067 if (resinfo->rot->iclient == NULL)
2068 sde_hw_rotator_swts_create(resinfo->rot);
2069 }
2070
Alan Kwongf987ea32016-07-06 12:11:44 -04002071 if (resinfo->rot->irq_num >= 0)
Alan Kwong818b7fc2016-07-24 22:07:41 -04002072 sde_hw_rotator_enable_irq(resinfo->rot);
Alan Kwongf987ea32016-07-06 12:11:44 -04002073
Alan Kwong9487de22016-01-16 22:06:36 -05002074 SDEROT_DBG("New rotator resource:%p, priority:%d\n",
2075 resinfo, wb_id);
2076
2077 return &resinfo->hw;
2078}
2079
2080/*
2081 * sde_hw_rotator_free_ext - free the given rotator resource
2082 * @mgr: Pointer to rotator manager
2083 * @hw: Pointer to rotator resource
2084 */
2085static void sde_hw_rotator_free_ext(struct sde_rot_mgr *mgr,
2086 struct sde_rot_hw_resource *hw)
2087{
2088 struct sde_hw_rotator_resource_info *resinfo;
2089
2090 if (!mgr || !mgr->hw_data)
2091 return;
2092
2093 resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
2094
2095 SDEROT_DBG(
2096 "Free rotator resource:%p, priority:%d, active:%d, pending:%d\n",
2097 resinfo, hw->wb_id, atomic_read(&hw->num_active),
2098 hw->pending_count);
2099
Alan Kwongf987ea32016-07-06 12:11:44 -04002100 if (resinfo->rot->irq_num >= 0)
Alan Kwong818b7fc2016-07-24 22:07:41 -04002101 sde_hw_rotator_disable_irq(resinfo->rot);
Alan Kwongf987ea32016-07-06 12:11:44 -04002102
Alan Kwong9487de22016-01-16 22:06:36 -05002103 devm_kfree(&mgr->pdev->dev, resinfo);
2104}
2105
2106/*
2107 * sde_hw_rotator_alloc_rotctx - allocate rotator context
2108 * @rot: Pointer to rotator hw
2109 * @hw: Pointer to rotator resource
2110 * @session_id: Session identifier of this context
Alan Kwong6bc64622017-02-04 17:36:03 -08002111 * @sbuf_mode: true if stream buffer is requested
Alan Kwong9487de22016-01-16 22:06:36 -05002112 *
2113 * This function allocates a new rotator context for the given session id.
2114 */
2115static struct sde_hw_rotator_context *sde_hw_rotator_alloc_rotctx(
2116 struct sde_hw_rotator *rot,
2117 struct sde_rot_hw_resource *hw,
Alan Kwong6bc64622017-02-04 17:36:03 -08002118 u32 session_id,
2119 bool sbuf_mode)
Alan Kwong9487de22016-01-16 22:06:36 -05002120{
2121 struct sde_hw_rotator_context *ctx;
2122
2123 /* Allocate rotator context */
2124 ctx = devm_kzalloc(&rot->pdev->dev, sizeof(*ctx), GFP_KERNEL);
2125 if (!ctx) {
2126 SDEROT_ERR("Failed allocation HW rotator context\n");
2127 return NULL;
2128 }
2129
2130 ctx->rot = rot;
2131 ctx->q_id = hw->wb_id;
2132 ctx->session_id = session_id;
2133 ctx->hwres = hw;
2134 ctx->timestamp = atomic_add_return(1, &rot->timestamp[ctx->q_id]);
2135 ctx->timestamp &= SDE_REGDMA_SWTS_MASK;
2136 ctx->is_secure = false;
Alan Kwong6bc64622017-02-04 17:36:03 -08002137 ctx->sbuf_mode = sbuf_mode;
2138 INIT_LIST_HEAD(&ctx->list);
Alan Kwong9487de22016-01-16 22:06:36 -05002139
2140 ctx->regdma_base = rot->cmd_wr_ptr[ctx->q_id]
2141 [sde_hw_rotator_get_regdma_ctxidx(ctx)];
2142 ctx->regdma_wrptr = ctx->regdma_base;
2143 ctx->ts_addr = (dma_addr_t)((u32 *)rot->swts_buf.addr +
2144 ctx->q_id * SDE_HW_ROT_REGDMA_TOTAL_CTX +
2145 sde_hw_rotator_get_regdma_ctxidx(ctx));
2146
Alan Kwong818b7fc2016-07-24 22:07:41 -04002147 ctx->last_regdma_timestamp = SDE_REGDMA_SWTS_INVALID;
2148
Alan Kwong9487de22016-01-16 22:06:36 -05002149 init_completion(&ctx->rot_comp);
Alan Kwong818b7fc2016-07-24 22:07:41 -04002150 init_waitqueue_head(&ctx->regdma_waitq);
Alan Kwong9487de22016-01-16 22:06:36 -05002151
2152 /* Store rotator context for lookup purpose */
2153 sde_hw_rotator_put_ctx(ctx);
2154
2155 SDEROT_DBG(
Alan Kwong6bc64622017-02-04 17:36:03 -08002156 "New rot CTX:%p, ctxidx:%d, session-id:%d, prio:%d, timestamp:%X, active:%d sbuf:%d\n",
Alan Kwong9487de22016-01-16 22:06:36 -05002157 ctx, sde_hw_rotator_get_regdma_ctxidx(ctx), ctx->session_id,
2158 ctx->q_id, ctx->timestamp,
Alan Kwong6bc64622017-02-04 17:36:03 -08002159 atomic_read(&ctx->hwres->num_active),
2160 ctx->sbuf_mode);
Alan Kwong9487de22016-01-16 22:06:36 -05002161
2162 return ctx;
2163}
2164
2165/*
2166 * sde_hw_rotator_free_rotctx - free the given rotator context
2167 * @rot: Pointer to rotator hw
2168 * @ctx: Pointer to rotator context
2169 */
2170static void sde_hw_rotator_free_rotctx(struct sde_hw_rotator *rot,
2171 struct sde_hw_rotator_context *ctx)
2172{
2173 if (!rot || !ctx)
2174 return;
2175
2176 SDEROT_DBG(
Alan Kwong6bc64622017-02-04 17:36:03 -08002177 "Free rot CTX:%p, ctxidx:%d, session-id:%d, prio:%d, timestamp:%X, active:%d sbuf:%d\n",
Alan Kwong9487de22016-01-16 22:06:36 -05002178 ctx, sde_hw_rotator_get_regdma_ctxidx(ctx), ctx->session_id,
2179 ctx->q_id, ctx->timestamp,
Alan Kwong6bc64622017-02-04 17:36:03 -08002180 atomic_read(&ctx->hwres->num_active),
2181 ctx->sbuf_mode);
Alan Kwong9487de22016-01-16 22:06:36 -05002182
Benjamin Chanc3e185f2016-11-08 21:48:21 -05002183 /* Clear rotator context from lookup purpose */
2184 sde_hw_rotator_clr_ctx(ctx);
Alan Kwong9487de22016-01-16 22:06:36 -05002185
2186 devm_kfree(&rot->pdev->dev, ctx);
2187}
2188
2189/*
2190 * sde_hw_rotator_config - configure hw for the given rotation entry
2191 * @hw: Pointer to rotator resource
2192 * @entry: Pointer to rotation entry
2193 *
2194 * This function setup the fetch/writeback/rotator blocks, as well as VBIF
2195 * based on the given rotation entry.
2196 */
2197static int sde_hw_rotator_config(struct sde_rot_hw_resource *hw,
2198 struct sde_rot_entry *entry)
2199{
2200 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
2201 struct sde_hw_rotator *rot;
2202 struct sde_hw_rotator_resource_info *resinfo;
2203 struct sde_hw_rotator_context *ctx;
2204 struct sde_hw_rot_sspp_cfg sspp_cfg;
2205 struct sde_hw_rot_wb_cfg wb_cfg;
2206 u32 danger_lut = 0; /* applicable for realtime client only */
2207 u32 safe_lut = 0; /* applicable for realtime client only */
2208 u32 flags = 0;
Benjamin Chana9dd3052017-02-14 17:39:32 -05002209 u32 rststs = 0;
Alan Kwong9487de22016-01-16 22:06:36 -05002210 struct sde_rotation_item *item;
Alan Kwong6bc64622017-02-04 17:36:03 -08002211 int ret;
Alan Kwong9487de22016-01-16 22:06:36 -05002212
2213 if (!hw || !entry) {
2214 SDEROT_ERR("null hw resource/entry\n");
2215 return -EINVAL;
2216 }
2217
2218 resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
2219 rot = resinfo->rot;
2220 item = &entry->item;
2221
Alan Kwong6bc64622017-02-04 17:36:03 -08002222 ctx = sde_hw_rotator_alloc_rotctx(rot, hw, item->session_id,
2223 item->output.sbuf);
Alan Kwong9487de22016-01-16 22:06:36 -05002224 if (!ctx) {
2225 SDEROT_ERR("Failed allocating rotator context!!\n");
2226 return -EINVAL;
2227 }
2228
Alan Kwong6bc64622017-02-04 17:36:03 -08002229 /* save entry for debugging purposes */
2230 ctx->last_entry = entry;
2231
2232 if (test_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map)) {
2233 if (entry->dst_buf.sbuf) {
2234 u32 op_mode;
2235
2236 if (entry->item.trigger ==
2237 SDE_ROTATOR_TRIGGER_COMMAND)
2238 ctx->start_ctrl = (rot->cmd_trigger << 4);
2239 else if (entry->item.trigger ==
2240 SDE_ROTATOR_TRIGGER_VIDEO)
2241 ctx->start_ctrl = (rot->vid_trigger << 4);
2242 else
2243 ctx->start_ctrl = 0;
2244
2245 ctx->sys_cache_mode = BIT(15) |
2246 ((item->output.scid & 0x1f) << 8) |
2247 (item->output.writeback ? 0x5 : 0);
2248
2249 ctx->op_mode = BIT(4) |
2250 ((ctx->rot->sbuf_headroom & 0xff) << 8);
2251
2252 /* detect transition to inline mode */
2253 op_mode = (SDE_ROTREG_READ(rot->mdss_base,
2254 ROTTOP_OP_MODE) >> 4) & 0x3;
2255 if (!op_mode) {
2256 u32 status;
2257
2258 status = SDE_ROTREG_READ(rot->mdss_base,
2259 ROTTOP_STATUS);
2260 if (status & BIT(0)) {
2261 SDEROT_ERR("rotator busy 0x%x\n",
2262 status);
2263 sde_hw_rotator_dump_status(rot);
2264 SDEROT_EVTLOG_TOUT_HANDLER("rot",
2265 "vbif_dbg_bus",
2266 "panic");
2267 }
2268 }
2269
2270 } else {
2271 ctx->start_ctrl = BIT(0);
2272 ctx->sys_cache_mode = 0;
2273 ctx->op_mode = 0;
2274 }
2275 } else {
2276 ctx->start_ctrl = BIT(0);
2277 }
2278
2279 SDEROT_EVTLOG(ctx->start_ctrl, ctx->sys_cache_mode, ctx->op_mode);
2280
Benjamin Chana9dd3052017-02-14 17:39:32 -05002281 /*
2282 * if Rotator HW is reset, but missing PM event notification, we
2283 * need to init the SW timestamp automatically.
2284 */
2285 rststs = SDE_ROTREG_READ(rot->mdss_base, REGDMA_RESET_STATUS_REG);
2286 if (!rot->reset_hw_ts && rststs) {
2287 u32 l_ts, h_ts, swts;
2288
2289 swts = SDE_ROTREG_READ(rot->mdss_base, REGDMA_TIMESTAMP_REG);
2290 h_ts = atomic_read(&rot->timestamp[ROT_QUEUE_HIGH_PRIORITY]);
2291 l_ts = atomic_read(&rot->timestamp[ROT_QUEUE_LOW_PRIORITY]);
2292 SDEROT_EVTLOG(0xbad0, rststs, swts, h_ts, l_ts);
2293
2294 if (ctx->q_id == ROT_QUEUE_HIGH_PRIORITY)
2295 h_ts = (h_ts - 1) & SDE_REGDMA_SWTS_MASK;
2296 else
2297 l_ts = (l_ts - 1) & SDE_REGDMA_SWTS_MASK;
2298
2299 /* construct the combined timstamp */
2300 swts = (h_ts & SDE_REGDMA_SWTS_MASK) |
2301 ((l_ts & SDE_REGDMA_SWTS_MASK) <<
2302 SDE_REGDMA_SWTS_SHIFT);
2303
2304 SDEROT_DBG("swts:0x%x, h_ts:0x%x, l_ts;0x%x\n",
2305 swts, h_ts, l_ts);
2306 SDEROT_EVTLOG(0x900d, swts, h_ts, l_ts);
2307 rot->last_hw_ts = swts;
2308
2309 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_TIMESTAMP_REG,
2310 rot->last_hw_ts);
2311 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_RESET_STATUS_REG, 0);
2312 /* ensure write is issued to the rotator HW */
2313 wmb();
2314 }
2315
Benjamin Chan0f9e61d2016-09-16 16:01:09 -04002316 if (rot->reset_hw_ts) {
2317 SDEROT_EVTLOG(rot->last_hw_ts);
2318 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_TIMESTAMP_REG,
2319 rot->last_hw_ts);
Benjamin Chana9dd3052017-02-14 17:39:32 -05002320 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_RESET_STATUS_REG, 0);
Benjamin Chan0f9e61d2016-09-16 16:01:09 -04002321 /* ensure write is issued to the rotator HW */
2322 wmb();
2323 rot->reset_hw_ts = false;
2324 }
2325
Alan Kwong9487de22016-01-16 22:06:36 -05002326 flags = (item->flags & SDE_ROTATION_FLIP_LR) ?
2327 SDE_ROT_FLAG_FLIP_LR : 0;
2328 flags |= (item->flags & SDE_ROTATION_FLIP_UD) ?
2329 SDE_ROT_FLAG_FLIP_UD : 0;
2330 flags |= (item->flags & SDE_ROTATION_90) ?
2331 SDE_ROT_FLAG_ROT_90 : 0;
2332 flags |= (item->flags & SDE_ROTATION_DEINTERLACE) ?
2333 SDE_ROT_FLAG_DEINTERLACE : 0;
2334 flags |= (item->flags & SDE_ROTATION_SECURE) ?
2335 SDE_ROT_FLAG_SECURE_OVERLAY_SESSION : 0;
Abhijit Kulkarni298c8232016-09-26 22:32:10 -07002336 flags |= (item->flags & SDE_ROTATION_SECURE_CAMERA) ?
2337 SDE_ROT_FLAG_SECURE_CAMERA_SESSION : 0;
2338
Alan Kwong9487de22016-01-16 22:06:36 -05002339
2340 sspp_cfg.img_width = item->input.width;
2341 sspp_cfg.img_height = item->input.height;
Benjamin Chan99eb63b2016-12-21 15:45:26 -05002342 sspp_cfg.fps = entry->perf->config.frame_rate;
2343 sspp_cfg.bw = entry->perf->bw;
Alan Kwong9487de22016-01-16 22:06:36 -05002344 sspp_cfg.fmt = sde_get_format_params(item->input.format);
2345 if (!sspp_cfg.fmt) {
2346 SDEROT_ERR("null format\n");
Alan Kwong6bc64622017-02-04 17:36:03 -08002347 ret = -EINVAL;
2348 goto error;
Alan Kwong9487de22016-01-16 22:06:36 -05002349 }
2350 sspp_cfg.src_rect = &item->src_rect;
2351 sspp_cfg.data = &entry->src_buf;
2352 sde_mdp_get_plane_sizes(sspp_cfg.fmt, item->input.width,
2353 item->input.height, &sspp_cfg.src_plane,
2354 0, /* No bwc_mode */
2355 (flags & SDE_ROT_FLAG_SOURCE_ROTATED_90) ?
2356 true : false);
2357
2358 rot->ops.setup_rotator_fetchengine(ctx, ctx->q_id,
Benjamin Chanfb6faa32016-08-16 17:21:01 -04002359 &sspp_cfg, danger_lut, safe_lut,
2360 entry->dnsc_factor_w, entry->dnsc_factor_h, flags);
Alan Kwong9487de22016-01-16 22:06:36 -05002361
2362 wb_cfg.img_width = item->output.width;
2363 wb_cfg.img_height = item->output.height;
Benjamin Chan99eb63b2016-12-21 15:45:26 -05002364 wb_cfg.fps = entry->perf->config.frame_rate;
2365 wb_cfg.bw = entry->perf->bw;
Alan Kwong9487de22016-01-16 22:06:36 -05002366 wb_cfg.fmt = sde_get_format_params(item->output.format);
2367 wb_cfg.dst_rect = &item->dst_rect;
2368 wb_cfg.data = &entry->dst_buf;
2369 sde_mdp_get_plane_sizes(wb_cfg.fmt, item->output.width,
2370 item->output.height, &wb_cfg.dst_plane,
2371 0, /* No bwc_mode */
2372 (flags & SDE_ROT_FLAG_ROT_90) ? true : false);
2373
2374 wb_cfg.v_downscale_factor = entry->dnsc_factor_h;
2375 wb_cfg.h_downscale_factor = entry->dnsc_factor_w;
Alan Kwong498d59f2017-02-11 18:56:34 -08002376 wb_cfg.prefill_bw = item->prefill_bw;
Alan Kwong9487de22016-01-16 22:06:36 -05002377
2378 rot->ops.setup_rotator_wbengine(ctx, ctx->q_id, &wb_cfg, flags);
2379
2380 /* setup VA mapping for debugfs */
2381 if (rot->dbgmem) {
2382 sde_hw_rotator_map_vaddr(&ctx->src_dbgbuf,
2383 &item->input,
2384 &entry->src_buf);
2385
2386 sde_hw_rotator_map_vaddr(&ctx->dst_dbgbuf,
2387 &item->output,
2388 &entry->dst_buf);
2389 }
2390
Benjamin Chan0f9e61d2016-09-16 16:01:09 -04002391 SDEROT_EVTLOG(ctx->timestamp, flags,
2392 item->input.width, item->input.height,
Benjamin Chan53e3bce2016-08-31 14:43:29 -04002393 item->output.width, item->output.height,
Benjamin Chan59a06052017-01-12 18:06:03 -05002394 entry->src_buf.p[0].addr, entry->dst_buf.p[0].addr,
Benjamin Chan1b94f952017-01-23 17:42:30 -05002395 item->input.format, item->output.format,
2396 entry->perf->config.frame_rate);
Benjamin Chan53e3bce2016-08-31 14:43:29 -04002397
Veera Sundaram Sankaran3e539fe2017-05-10 17:03:32 -07002398 if (!ctx->sbuf_mode && mdata->default_ot_rd_limit) {
Alan Kwong9487de22016-01-16 22:06:36 -05002399 struct sde_mdp_set_ot_params ot_params;
2400
2401 memset(&ot_params, 0, sizeof(struct sde_mdp_set_ot_params));
2402 ot_params.xin_id = XIN_SSPP;
2403 ot_params.num = 0; /* not used */
Alan Kwongeffb5ee2016-03-12 19:47:45 -05002404 ot_params.width = entry->perf->config.input.width;
2405 ot_params.height = entry->perf->config.input.height;
2406 ot_params.fps = entry->perf->config.frame_rate;
Alan Kwong9487de22016-01-16 22:06:36 -05002407 ot_params.reg_off_vbif_lim_conf = MMSS_VBIF_RD_LIM_CONF;
2408 ot_params.reg_off_mdp_clk_ctrl =
2409 MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0;
2410 ot_params.bit_off_mdp_clk_ctrl =
2411 MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0_XIN0;
Benjamin Chan99eb63b2016-12-21 15:45:26 -05002412 ot_params.fmt = ctx->is_traffic_shaping ?
2413 SDE_PIX_FMT_ABGR_8888 :
2414 entry->perf->config.input.format;
Benjamin Chan1b94f952017-01-23 17:42:30 -05002415 ot_params.rotsts_base = rot->mdss_base + ROTTOP_STATUS;
2416 ot_params.rotsts_busy_mask = ROT_BUSY_BIT;
Alan Kwong9487de22016-01-16 22:06:36 -05002417 sde_mdp_set_ot_limit(&ot_params);
2418 }
2419
Veera Sundaram Sankaran3e539fe2017-05-10 17:03:32 -07002420 if (!ctx->sbuf_mode && mdata->default_ot_wr_limit) {
Alan Kwong9487de22016-01-16 22:06:36 -05002421 struct sde_mdp_set_ot_params ot_params;
2422
2423 memset(&ot_params, 0, sizeof(struct sde_mdp_set_ot_params));
2424 ot_params.xin_id = XIN_WRITEBACK;
2425 ot_params.num = 0; /* not used */
Alan Kwongeffb5ee2016-03-12 19:47:45 -05002426 ot_params.width = entry->perf->config.input.width;
2427 ot_params.height = entry->perf->config.input.height;
2428 ot_params.fps = entry->perf->config.frame_rate;
Alan Kwong9487de22016-01-16 22:06:36 -05002429 ot_params.reg_off_vbif_lim_conf = MMSS_VBIF_WR_LIM_CONF;
2430 ot_params.reg_off_mdp_clk_ctrl =
2431 MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0;
2432 ot_params.bit_off_mdp_clk_ctrl =
2433 MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0_XIN1;
Benjamin Chan99eb63b2016-12-21 15:45:26 -05002434 ot_params.fmt = ctx->is_traffic_shaping ?
2435 SDE_PIX_FMT_ABGR_8888 :
2436 entry->perf->config.input.format;
Benjamin Chan1b94f952017-01-23 17:42:30 -05002437 ot_params.rotsts_base = rot->mdss_base + ROTTOP_STATUS;
2438 ot_params.rotsts_busy_mask = ROT_BUSY_BIT;
Alan Kwong9487de22016-01-16 22:06:36 -05002439 sde_mdp_set_ot_limit(&ot_params);
2440 }
2441
2442 if (test_bit(SDE_QOS_PER_PIPE_LUT, mdata->sde_qos_map)) {
2443 u32 qos_lut = 0; /* low priority for nrt read client */
2444
2445 trace_rot_perf_set_qos_luts(XIN_SSPP, sspp_cfg.fmt->format,
2446 qos_lut, sde_mdp_is_linear_format(sspp_cfg.fmt));
2447
2448 SDE_ROTREG_WRITE(rot->mdss_base, ROT_SSPP_CREQ_LUT, qos_lut);
2449 }
2450
Veera Sundaram Sankarane15dd222017-04-20 08:13:08 -07002451 /* VBIF QoS and other settings */
Veera Sundaram Sankaran3e539fe2017-05-10 17:03:32 -07002452 if (!ctx->sbuf_mode)
2453 sde_hw_rotator_vbif_setting(rot);
Benjamin Chan2d6411a2017-03-28 18:01:53 -04002454
Alan Kwong9487de22016-01-16 22:06:36 -05002455 return 0;
Alan Kwong6bc64622017-02-04 17:36:03 -08002456
2457error:
2458 sde_hw_rotator_free_rotctx(rot, ctx);
2459 return ret;
Alan Kwong9487de22016-01-16 22:06:36 -05002460}
2461
2462/*
2463 * sde_hw_rotator_kickoff - kickoff processing on the given entry
2464 * @hw: Pointer to rotator resource
2465 * @entry: Pointer to rotation entry
2466 */
2467static int sde_hw_rotator_kickoff(struct sde_rot_hw_resource *hw,
2468 struct sde_rot_entry *entry)
2469{
2470 struct sde_hw_rotator *rot;
2471 struct sde_hw_rotator_resource_info *resinfo;
2472 struct sde_hw_rotator_context *ctx;
Alan Kwong9487de22016-01-16 22:06:36 -05002473
2474 if (!hw || !entry) {
2475 SDEROT_ERR("null hw resource/entry\n");
2476 return -EINVAL;
2477 }
2478
2479 resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
2480 rot = resinfo->rot;
2481
2482 /* Lookup rotator context from session-id */
2483 ctx = sde_hw_rotator_get_ctx(rot, entry->item.session_id, hw->wb_id);
2484 if (!ctx) {
2485 SDEROT_ERR("Cannot locate rotator ctx from sesison id:%d\n",
2486 entry->item.session_id);
Benjamin Chan62b94ed2016-08-18 23:55:21 -04002487 return -EINVAL;
Alan Kwong9487de22016-01-16 22:06:36 -05002488 }
Alan Kwong9487de22016-01-16 22:06:36 -05002489
Alan Kwong9487de22016-01-16 22:06:36 -05002490 rot->ops.start_rotator(ctx, ctx->q_id);
2491
2492 return 0;
2493}
2494
2495/*
2496 * sde_hw_rotator_wait4done - wait for completion notification
2497 * @hw: Pointer to rotator resource
2498 * @entry: Pointer to rotation entry
2499 *
2500 * This function blocks until the given entry is complete, error
2501 * is detected, or timeout.
2502 */
2503static int sde_hw_rotator_wait4done(struct sde_rot_hw_resource *hw,
2504 struct sde_rot_entry *entry)
2505{
2506 struct sde_hw_rotator *rot;
2507 struct sde_hw_rotator_resource_info *resinfo;
2508 struct sde_hw_rotator_context *ctx;
2509 int ret;
2510
2511 if (!hw || !entry) {
2512 SDEROT_ERR("null hw resource/entry\n");
2513 return -EINVAL;
2514 }
2515
2516 resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
2517 rot = resinfo->rot;
2518
2519 /* Lookup rotator context from session-id */
2520 ctx = sde_hw_rotator_get_ctx(rot, entry->item.session_id, hw->wb_id);
2521 if (!ctx) {
2522 SDEROT_ERR("Cannot locate rotator ctx from sesison id:%d\n",
2523 entry->item.session_id);
Benjamin Chan62b94ed2016-08-18 23:55:21 -04002524 return -EINVAL;
Alan Kwong9487de22016-01-16 22:06:36 -05002525 }
Alan Kwong9487de22016-01-16 22:06:36 -05002526
2527 ret = rot->ops.wait_rotator_done(ctx, ctx->q_id, 0);
2528
Alan Kwong9487de22016-01-16 22:06:36 -05002529 if (rot->dbgmem) {
2530 sde_hw_rotator_unmap_vaddr(&ctx->src_dbgbuf);
2531 sde_hw_rotator_unmap_vaddr(&ctx->dst_dbgbuf);
2532 }
2533
2534 /* Current rotator context job is finished, time to free up*/
2535 sde_hw_rotator_free_rotctx(rot, ctx);
2536
2537 return ret;
2538}
2539
2540/*
2541 * sde_rotator_hw_rev_init - setup feature and/or capability bitmask
2542 * @rot: Pointer to hw rotator
2543 *
2544 * This function initializes feature and/or capability bitmask based on
2545 * h/w version read from the device.
2546 */
2547static int sde_rotator_hw_rev_init(struct sde_hw_rotator *rot)
2548{
2549 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
2550 u32 hw_version;
2551
2552 if (!mdata) {
2553 SDEROT_ERR("null rotator data\n");
2554 return -EINVAL;
2555 }
2556
2557 hw_version = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_HW_VERSION);
2558 SDEROT_DBG("hw version %8.8x\n", hw_version);
2559
2560 clear_bit(SDE_QOS_PER_PIPE_IB, mdata->sde_qos_map);
2561 set_bit(SDE_QOS_OVERHEAD_FACTOR, mdata->sde_qos_map);
Alan Kwong9487de22016-01-16 22:06:36 -05002562 set_bit(SDE_QOS_OTLIM, mdata->sde_qos_map);
2563 set_bit(SDE_QOS_PER_PIPE_LUT, mdata->sde_qos_map);
2564 clear_bit(SDE_QOS_SIMPLIFIED_PREFILL, mdata->sde_qos_map);
2565
2566 set_bit(SDE_CAPS_R3_WB, mdata->sde_caps_map);
2567
Alan Kwong6bc64622017-02-04 17:36:03 -08002568 /* features exposed via rotator top h/w version */
Benjamin Chanfb6faa32016-08-16 17:21:01 -04002569 if (hw_version != SDE_ROT_TYPE_V1_0) {
2570 SDEROT_DBG("Supporting 1.5 downscale for SDE Rotator\n");
2571 set_bit(SDE_CAPS_R3_1P5_DOWNSCALE, mdata->sde_caps_map);
2572 }
2573
Abhijit Kulkarni298c8232016-09-26 22:32:10 -07002574 set_bit(SDE_CAPS_SEC_ATTACH_DETACH_SMMU, mdata->sde_caps_map);
2575
Benjamin Chan53e3bce2016-08-31 14:43:29 -04002576 mdata->nrt_vbif_dbg_bus = nrt_vbif_dbg_bus_r3;
2577 mdata->nrt_vbif_dbg_bus_size =
2578 ARRAY_SIZE(nrt_vbif_dbg_bus_r3);
2579
Benjamin Chan2d6411a2017-03-28 18:01:53 -04002580 mdata->rot_dbg_bus = rot_dbgbus_r3;
2581 mdata->rot_dbg_bus_size = ARRAY_SIZE(rot_dbgbus_r3);
2582
Benjamin Chan53e3bce2016-08-31 14:43:29 -04002583 mdata->regdump = sde_rot_r3_regdump;
2584 mdata->regdump_size = ARRAY_SIZE(sde_rot_r3_regdump);
Benjamin Chan0f9e61d2016-09-16 16:01:09 -04002585 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_TIMESTAMP_REG, 0);
Alan Kwong6bc64622017-02-04 17:36:03 -08002586
2587 /* features exposed via mdss h/w version */
2588 if (IS_SDE_MAJOR_MINOR_SAME(mdata->mdss_version, SDE_MDP_HW_REV_400)) {
2589 SDEROT_DBG("Supporting sys cache inline rotation\n");
2590 set_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map);
Alan Kwongfb8eeb22017-02-06 15:00:03 -08002591 set_bit(SDE_CAPS_UBWC_2, mdata->sde_caps_map);
Alan Kwong6bc64622017-02-04 17:36:03 -08002592 rot->inpixfmts = sde_hw_rotator_v4_inpixfmts;
2593 rot->num_inpixfmt = ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts);
2594 rot->outpixfmts = sde_hw_rotator_v4_outpixfmts;
2595 rot->num_outpixfmt = ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts);
2596 rot->downscale_caps =
2597 "LINEAR/1.5/2/4/8/16/32/64 TILE/1.5/2/4 TP10/1.5/2";
2598 } else {
2599 rot->inpixfmts = sde_hw_rotator_v3_inpixfmts;
2600 rot->num_inpixfmt = ARRAY_SIZE(sde_hw_rotator_v3_inpixfmts);
2601 rot->outpixfmts = sde_hw_rotator_v3_outpixfmts;
2602 rot->num_outpixfmt = ARRAY_SIZE(sde_hw_rotator_v3_outpixfmts);
2603 rot->downscale_caps = (hw_version == SDE_ROT_TYPE_V1_0) ?
2604 "LINEAR/2/4/8/16/32/64 TILE/2/4 TP10/2" :
2605 "LINEAR/1.5/2/4/8/16/32/64 TILE/1.5/2/4 TP10/1.5/2";
2606 }
2607
Alan Kwong9487de22016-01-16 22:06:36 -05002608 return 0;
2609}
2610
2611/*
2612 * sde_hw_rotator_rotirq_handler - non-regdma interrupt handler
2613 * @irq: Interrupt number
2614 * @ptr: Pointer to private handle provided during registration
2615 *
2616 * This function services rotator interrupt and wakes up waiting client
2617 * with pending rotation requests already submitted to h/w.
2618 */
2619static irqreturn_t sde_hw_rotator_rotirq_handler(int irq, void *ptr)
2620{
2621 struct sde_hw_rotator *rot = ptr;
2622 struct sde_hw_rotator_context *ctx;
2623 irqreturn_t ret = IRQ_NONE;
2624 u32 isr;
2625
2626 isr = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_INTR_STATUS);
2627
2628 SDEROT_DBG("intr_status = %8.8x\n", isr);
2629
2630 if (isr & ROT_DONE_MASK) {
2631 if (rot->irq_num >= 0)
Alan Kwong818b7fc2016-07-24 22:07:41 -04002632 sde_hw_rotator_disable_irq(rot);
Alan Kwong9487de22016-01-16 22:06:36 -05002633 SDEROT_DBG("Notify rotator complete\n");
2634
2635 /* Normal rotator only 1 session, no need to lookup */
2636 ctx = rot->rotCtx[0][0];
2637 WARN_ON(ctx == NULL);
2638 complete_all(&ctx->rot_comp);
2639
2640 spin_lock(&rot->rotisr_lock);
2641 SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_INTR_CLEAR,
2642 ROT_DONE_CLEAR);
2643 spin_unlock(&rot->rotisr_lock);
2644 ret = IRQ_HANDLED;
2645 }
2646
2647 return ret;
2648}
2649
2650/*
2651 * sde_hw_rotator_regdmairq_handler - regdma interrupt handler
2652 * @irq: Interrupt number
2653 * @ptr: Pointer to private handle provided during registration
2654 *
2655 * This function services rotator interrupt, decoding the source of
2656 * events (high/low priority queue), and wakes up all waiting clients
2657 * with pending rotation requests already submitted to h/w.
2658 */
2659static irqreturn_t sde_hw_rotator_regdmairq_handler(int irq, void *ptr)
2660{
2661 struct sde_hw_rotator *rot = ptr;
2662 struct sde_hw_rotator_context *ctx;
2663 irqreturn_t ret = IRQ_NONE;
2664 u32 isr;
2665 u32 ts;
2666 u32 q_id;
2667
2668 isr = SDE_ROTREG_READ(rot->mdss_base, REGDMA_CSR_REGDMA_INT_STATUS);
Alan Kwong818b7fc2016-07-24 22:07:41 -04002669 /* acknowledge interrupt before reading latest timestamp */
2670 SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_CSR_REGDMA_INT_CLEAR, isr);
Alan Kwong9487de22016-01-16 22:06:36 -05002671 ts = SDE_ROTREG_READ(rot->mdss_base, REGDMA_TIMESTAMP_REG);
2672
2673 SDEROT_DBG("intr_status = %8.8x, sw_TS:%X\n", isr, ts);
2674
2675 /* Any REGDMA status, including error and watchdog timer, should
2676 * trigger and wake up waiting thread
2677 */
2678 if (isr & (REGDMA_INT_HIGH_MASK | REGDMA_INT_LOW_MASK)) {
2679 spin_lock(&rot->rotisr_lock);
2680
2681 /*
2682 * Obtain rotator context based on timestamp from regdma
2683 * and low/high interrupt status
2684 */
2685 if (isr & REGDMA_INT_HIGH_MASK) {
2686 q_id = ROT_QUEUE_HIGH_PRIORITY;
2687 ts = ts & SDE_REGDMA_SWTS_MASK;
2688 } else if (isr & REGDMA_INT_LOW_MASK) {
2689 q_id = ROT_QUEUE_LOW_PRIORITY;
2690 ts = (ts >> SDE_REGDMA_SWTS_SHIFT) &
2691 SDE_REGDMA_SWTS_MASK;
Benjamin Chan62b94ed2016-08-18 23:55:21 -04002692 } else {
2693 SDEROT_ERR("unknown ISR status: isr=0x%X\n", isr);
2694 goto done_isr_handle;
Alan Kwong9487de22016-01-16 22:06:36 -05002695 }
Alan Kwong6bc64622017-02-04 17:36:03 -08002696
2697 /*
2698 * Timestamp packet is not available in sbuf mode.
2699 * Simulate timestamp update in the handler instead.
2700 */
2701 if (!list_empty(&rot->sbuf_ctx[q_id])) {
2702 ctx = list_first_entry_or_null(&rot->sbuf_ctx[q_id],
2703 struct sde_hw_rotator_context, list);
2704 if (ctx) {
2705 ts = ctx->timestamp;
2706 sde_hw_rotator_update_swts(rot, ctx, ts);
2707 SDEROT_DBG("update swts:0x%X\n", ts);
2708 } else {
2709 SDEROT_ERR("invalid swts ctx\n");
2710 }
2711 }
2712
Alan Kwong9487de22016-01-16 22:06:36 -05002713 ctx = rot->rotCtx[q_id][ts & SDE_HW_ROT_REGDMA_SEG_MASK];
Alan Kwong9487de22016-01-16 22:06:36 -05002714
2715 /*
2716 * Wake up all waiting context from the current and previous
2717 * SW Timestamp.
2718 */
Alan Kwong818b7fc2016-07-24 22:07:41 -04002719 while (ctx &&
2720 sde_hw_rotator_elapsed_swts(ctx->timestamp, ts) >= 0) {
Alan Kwong9487de22016-01-16 22:06:36 -05002721 ctx->last_regdma_isr_status = isr;
2722 ctx->last_regdma_timestamp = ts;
2723 SDEROT_DBG(
Alan Kwongf987ea32016-07-06 12:11:44 -04002724 "regdma complete: ctx:%p, ts:%X\n", ctx, ts);
Alan Kwong818b7fc2016-07-24 22:07:41 -04002725 wake_up_all(&ctx->regdma_waitq);
Alan Kwong9487de22016-01-16 22:06:36 -05002726
2727 ts = (ts - 1) & SDE_REGDMA_SWTS_MASK;
2728 ctx = rot->rotCtx[q_id]
2729 [ts & SDE_HW_ROT_REGDMA_SEG_MASK];
Alan Kwong818b7fc2016-07-24 22:07:41 -04002730 };
Alan Kwong9487de22016-01-16 22:06:36 -05002731
Benjamin Chan62b94ed2016-08-18 23:55:21 -04002732done_isr_handle:
Alan Kwong9487de22016-01-16 22:06:36 -05002733 spin_unlock(&rot->rotisr_lock);
2734 ret = IRQ_HANDLED;
2735 } else if (isr & REGDMA_INT_ERR_MASK) {
2736 /*
2737 * For REGDMA Err, we save the isr info and wake up
2738 * all waiting contexts
2739 */
2740 int i, j;
2741
2742 SDEROT_ERR(
2743 "regdma err isr:%X, wake up all waiting contexts\n",
2744 isr);
2745
2746 spin_lock(&rot->rotisr_lock);
2747
2748 for (i = 0; i < ROT_QUEUE_MAX; i++) {
2749 for (j = 0; j < SDE_HW_ROT_REGDMA_TOTAL_CTX; j++) {
2750 ctx = rot->rotCtx[i][j];
2751 if (ctx && ctx->last_regdma_isr_status == 0) {
2752 ctx->last_regdma_isr_status = isr;
2753 ctx->last_regdma_timestamp = ts;
Alan Kwong818b7fc2016-07-24 22:07:41 -04002754 wake_up_all(&ctx->regdma_waitq);
Alan Kwong9487de22016-01-16 22:06:36 -05002755 SDEROT_DBG("Wakeup rotctx[%d][%d]:%p\n",
2756 i, j, ctx);
2757 }
2758 }
2759 }
2760
Alan Kwong9487de22016-01-16 22:06:36 -05002761 spin_unlock(&rot->rotisr_lock);
2762 ret = IRQ_HANDLED;
2763 }
2764
2765 return ret;
2766}
2767
2768/*
2769 * sde_hw_rotator_validate_entry - validate rotation entry
2770 * @mgr: Pointer to rotator manager
2771 * @entry: Pointer to rotation entry
2772 *
2773 * This function validates the given rotation entry and provides possible
2774 * fixup (future improvement) if available. This function returns 0 if
2775 * the entry is valid, and returns error code otherwise.
2776 */
2777static int sde_hw_rotator_validate_entry(struct sde_rot_mgr *mgr,
2778 struct sde_rot_entry *entry)
2779{
Benjamin Chanfb6faa32016-08-16 17:21:01 -04002780 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
Alan Kwongb6c049c2017-03-31 12:50:27 -07002781 struct sde_hw_rotator *hw_data;
Alan Kwong9487de22016-01-16 22:06:36 -05002782 int ret = 0;
2783 u16 src_w, src_h, dst_w, dst_h;
2784 struct sde_rotation_item *item = &entry->item;
2785 struct sde_mdp_format_params *fmt;
2786
Alan Kwongb6c049c2017-03-31 12:50:27 -07002787 if (!mgr || !entry || !mgr->hw_data) {
2788 SDEROT_ERR("invalid parameters\n");
2789 return -EINVAL;
2790 }
2791
2792 hw_data = mgr->hw_data;
2793
2794 if (hw_data->maxlinewidth < item->src_rect.w) {
2795 SDEROT_ERR("invalid src width %u\n", item->src_rect.w);
2796 return -EINVAL;
2797 }
2798
Alan Kwong9487de22016-01-16 22:06:36 -05002799 src_w = item->src_rect.w;
2800 src_h = item->src_rect.h;
2801
2802 if (item->flags & SDE_ROTATION_90) {
2803 dst_w = item->dst_rect.h;
2804 dst_h = item->dst_rect.w;
2805 } else {
2806 dst_w = item->dst_rect.w;
2807 dst_h = item->dst_rect.h;
2808 }
2809
2810 entry->dnsc_factor_w = 0;
2811 entry->dnsc_factor_h = 0;
2812
Alan Kwong6bc64622017-02-04 17:36:03 -08002813 if (item->output.sbuf &&
2814 !test_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map)) {
2815 SDEROT_ERR("stream buffer not supported\n");
2816 return -EINVAL;
2817 }
2818
Alan Kwong9487de22016-01-16 22:06:36 -05002819 if ((src_w != dst_w) || (src_h != dst_h)) {
Clarence Ip4db1ea82017-05-01 12:18:55 -07002820 if (!dst_w || !dst_h) {
2821 SDEROT_DBG("zero output width/height not support\n");
2822 ret = -EINVAL;
2823 goto dnsc_err;
2824 }
Alan Kwong9487de22016-01-16 22:06:36 -05002825 if ((src_w % dst_w) || (src_h % dst_h)) {
2826 SDEROT_DBG("non integral scale not support\n");
2827 ret = -EINVAL;
Benjamin Chanfb6faa32016-08-16 17:21:01 -04002828 goto dnsc_1p5_check;
Alan Kwong9487de22016-01-16 22:06:36 -05002829 }
2830 entry->dnsc_factor_w = src_w / dst_w;
2831 if ((entry->dnsc_factor_w & (entry->dnsc_factor_w - 1)) ||
2832 (entry->dnsc_factor_w > 64)) {
2833 SDEROT_DBG("non power-of-2 w_scale not support\n");
2834 ret = -EINVAL;
2835 goto dnsc_err;
2836 }
2837 entry->dnsc_factor_h = src_h / dst_h;
2838 if ((entry->dnsc_factor_h & (entry->dnsc_factor_h - 1)) ||
2839 (entry->dnsc_factor_h > 64)) {
2840 SDEROT_DBG("non power-of-2 h_scale not support\n");
2841 ret = -EINVAL;
2842 goto dnsc_err;
2843 }
2844 }
2845
Benjamin Chan0e96afd2017-01-17 16:49:12 -05002846 fmt = sde_get_format_params(item->output.format);
Benjamin Chan886ff672016-11-07 15:23:17 -05002847 /*
2848 * Rotator downscale support max 4 times for UBWC format and
2849 * max 2 times for TP10/TP10_UBWC format
2850 */
2851 if (sde_mdp_is_ubwc_format(fmt) && (entry->dnsc_factor_h > 4)) {
2852 SDEROT_DBG("max downscale for UBWC format is 4\n");
Alan Kwong9487de22016-01-16 22:06:36 -05002853 ret = -EINVAL;
2854 goto dnsc_err;
2855 }
Benjamin Chan886ff672016-11-07 15:23:17 -05002856 if (sde_mdp_is_tp10_format(fmt) && (entry->dnsc_factor_h > 2)) {
2857 SDEROT_DBG("downscale with TP10 cannot be more than 2\n");
Alan Kwong9487de22016-01-16 22:06:36 -05002858 ret = -EINVAL;
2859 }
Benjamin Chanfb6faa32016-08-16 17:21:01 -04002860 goto dnsc_err;
2861
2862dnsc_1p5_check:
2863 /* Check for 1.5 downscale that only applies to V2 HW */
2864 if (test_bit(SDE_CAPS_R3_1P5_DOWNSCALE, mdata->sde_caps_map)) {
2865 entry->dnsc_factor_w = src_w / dst_w;
2866 if ((entry->dnsc_factor_w != 1) ||
2867 ((dst_w * 3) != (src_w * 2))) {
2868 SDEROT_DBG(
2869 "No supporting non 1.5 downscale width ratio, src_w:%d, dst_w:%d\n",
2870 src_w, dst_w);
2871 ret = -EINVAL;
2872 goto dnsc_err;
2873 }
2874
2875 entry->dnsc_factor_h = src_h / dst_h;
2876 if ((entry->dnsc_factor_h != 1) ||
2877 ((dst_h * 3) != (src_h * 2))) {
2878 SDEROT_DBG(
2879 "Not supporting non 1.5 downscale height ratio, src_h:%d, dst_h:%d\n",
2880 src_h, dst_h);
2881 ret = -EINVAL;
2882 goto dnsc_err;
2883 }
2884 ret = 0;
2885 }
Alan Kwong9487de22016-01-16 22:06:36 -05002886
2887dnsc_err:
2888 /* Downscaler does not support asymmetrical dnsc */
2889 if (entry->dnsc_factor_w != entry->dnsc_factor_h) {
2890 SDEROT_DBG("asymmetric downscale not support\n");
2891 ret = -EINVAL;
2892 }
2893
2894 if (ret) {
2895 entry->dnsc_factor_w = 0;
2896 entry->dnsc_factor_h = 0;
2897 }
2898 return ret;
2899}
2900
2901/*
2902 * sde_hw_rotator_show_caps - output capability info to sysfs 'caps' file
2903 * @mgr: Pointer to rotator manager
2904 * @attr: Pointer to device attribute interface
2905 * @buf: Pointer to output buffer
2906 * @len: Length of output buffer
2907 */
2908static ssize_t sde_hw_rotator_show_caps(struct sde_rot_mgr *mgr,
2909 struct device_attribute *attr, char *buf, ssize_t len)
2910{
2911 struct sde_hw_rotator *hw_data;
Benjamin Chan886ff672016-11-07 15:23:17 -05002912 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
Alan Kwong9487de22016-01-16 22:06:36 -05002913 int cnt = 0;
2914
2915 if (!mgr || !buf)
2916 return 0;
2917
2918 hw_data = mgr->hw_data;
2919
2920#define SPRINT(fmt, ...) \
2921 (cnt += scnprintf(buf + cnt, len - cnt, fmt, ##__VA_ARGS__))
2922
2923 /* insert capabilities here */
Benjamin Chan886ff672016-11-07 15:23:17 -05002924 if (test_bit(SDE_CAPS_R3_1P5_DOWNSCALE, mdata->sde_caps_map))
2925 SPRINT("min_downscale=1.5\n");
2926 else
2927 SPRINT("min_downscale=2.0\n");
Alan Kwong9487de22016-01-16 22:06:36 -05002928
Benjamin Chan42db2c92016-11-22 22:50:01 -05002929 SPRINT("downscale_compression=1\n");
2930
Alan Kwong6bc64622017-02-04 17:36:03 -08002931 if (hw_data->downscale_caps)
2932 SPRINT("downscale_ratios=%s\n", hw_data->downscale_caps);
2933
Alan Kwong9487de22016-01-16 22:06:36 -05002934#undef SPRINT
2935 return cnt;
2936}
2937
2938/*
2939 * sde_hw_rotator_show_state - output state info to sysfs 'state' file
2940 * @mgr: Pointer to rotator manager
2941 * @attr: Pointer to device attribute interface
2942 * @buf: Pointer to output buffer
2943 * @len: Length of output buffer
2944 */
2945static ssize_t sde_hw_rotator_show_state(struct sde_rot_mgr *mgr,
2946 struct device_attribute *attr, char *buf, ssize_t len)
2947{
2948 struct sde_hw_rotator *rot;
2949 struct sde_hw_rotator_context *ctx;
2950 int cnt = 0;
2951 int num_active = 0;
2952 int i, j;
2953
2954 if (!mgr || !buf) {
2955 SDEROT_ERR("null parameters\n");
2956 return 0;
2957 }
2958
2959 rot = mgr->hw_data;
2960
2961#define SPRINT(fmt, ...) \
2962 (cnt += scnprintf(buf + cnt, len - cnt, fmt, ##__VA_ARGS__))
2963
2964 if (rot) {
2965 SPRINT("rot_mode=%d\n", rot->mode);
2966 SPRINT("irq_num=%d\n", rot->irq_num);
2967
2968 if (rot->mode == ROT_REGDMA_OFF) {
2969 SPRINT("max_active=1\n");
2970 SPRINT("num_active=%d\n", rot->rotCtx[0][0] ? 1 : 0);
2971 } else {
2972 for (i = 0; i < ROT_QUEUE_MAX; i++) {
2973 for (j = 0; j < SDE_HW_ROT_REGDMA_TOTAL_CTX;
2974 j++) {
2975 ctx = rot->rotCtx[i][j];
2976
2977 if (ctx) {
2978 SPRINT(
2979 "rotCtx[%d][%d]:%p\n",
2980 i, j, ctx);
2981 ++num_active;
2982 }
2983 }
2984 }
2985
2986 SPRINT("max_active=%d\n", SDE_HW_ROT_REGDMA_TOTAL_CTX);
2987 SPRINT("num_active=%d\n", num_active);
2988 }
2989 }
2990
2991#undef SPRINT
2992 return cnt;
2993}
2994
2995/*
Alan Kwongda16e442016-08-14 20:47:18 -04002996 * sde_hw_rotator_get_pixfmt - get the indexed pixel format
2997 * @mgr: Pointer to rotator manager
2998 * @index: index of pixel format
2999 * @input: true for input port; false for output port
3000 */
3001static u32 sde_hw_rotator_get_pixfmt(struct sde_rot_mgr *mgr,
3002 int index, bool input)
3003{
Alan Kwong6bc64622017-02-04 17:36:03 -08003004 struct sde_hw_rotator *rot;
3005
3006 if (!mgr || !mgr->hw_data) {
3007 SDEROT_ERR("null parameters\n");
3008 return 0;
3009 }
3010
3011 rot = mgr->hw_data;
3012
Alan Kwongda16e442016-08-14 20:47:18 -04003013 if (input) {
Alan Kwong6bc64622017-02-04 17:36:03 -08003014 if ((index < rot->num_inpixfmt) && rot->inpixfmts)
3015 return rot->inpixfmts[index];
Alan Kwongda16e442016-08-14 20:47:18 -04003016 else
3017 return 0;
3018 } else {
Alan Kwong6bc64622017-02-04 17:36:03 -08003019 if ((index < rot->num_outpixfmt) && rot->outpixfmts)
3020 return rot->outpixfmts[index];
Alan Kwongda16e442016-08-14 20:47:18 -04003021 else
3022 return 0;
3023 }
3024}
3025
3026/*
3027 * sde_hw_rotator_is_valid_pixfmt - verify if the given pixel format is valid
3028 * @mgr: Pointer to rotator manager
3029 * @pixfmt: pixel format to be verified
3030 * @input: true for input port; false for output port
3031 */
3032static int sde_hw_rotator_is_valid_pixfmt(struct sde_rot_mgr *mgr, u32 pixfmt,
3033 bool input)
3034{
Alan Kwong6bc64622017-02-04 17:36:03 -08003035 struct sde_hw_rotator *rot;
3036 u32 *pixfmts;
3037 u32 num_pixfmt;
Alan Kwongda16e442016-08-14 20:47:18 -04003038 int i;
3039
Alan Kwong6bc64622017-02-04 17:36:03 -08003040 if (!mgr || !mgr->hw_data) {
3041 SDEROT_ERR("null parameters\n");
3042 return false;
Alan Kwongda16e442016-08-14 20:47:18 -04003043 }
3044
Alan Kwong6bc64622017-02-04 17:36:03 -08003045 rot = mgr->hw_data;
3046
3047 if (input) {
3048 pixfmts = rot->inpixfmts;
3049 num_pixfmt = rot->num_inpixfmt;
3050 } else {
3051 pixfmts = rot->outpixfmts;
3052 num_pixfmt = rot->num_outpixfmt;
3053 }
3054
3055 if (!pixfmts || !num_pixfmt) {
3056 SDEROT_ERR("invalid pixel format tables\n");
3057 return false;
3058 }
3059
3060 for (i = 0; i < num_pixfmt; i++)
3061 if (pixfmts[i] == pixfmt)
3062 return true;
3063
Alan Kwongda16e442016-08-14 20:47:18 -04003064 return false;
3065}
3066
3067/*
Alan Kwong6bc64622017-02-04 17:36:03 -08003068 * sde_hw_rotator_get_downscale_caps - get scaling capability string
3069 * @mgr: Pointer to rotator manager
3070 * @caps: Pointer to capability string buffer; NULL to return maximum length
3071 * @len: length of capability string buffer
3072 * return: length of capability string
3073 */
3074static int sde_hw_rotator_get_downscale_caps(struct sde_rot_mgr *mgr,
3075 char *caps, int len)
3076{
3077 struct sde_hw_rotator *rot;
3078 int rc = 0;
3079
3080 if (!mgr || !mgr->hw_data) {
3081 SDEROT_ERR("null parameters\n");
3082 return -EINVAL;
3083 }
3084
3085 rot = mgr->hw_data;
3086
3087 if (rot->downscale_caps) {
3088 if (caps)
3089 rc = snprintf(caps, len, "%s", rot->downscale_caps);
3090 else
3091 rc = strlen(rot->downscale_caps);
3092 }
3093
3094 return rc;
3095}
3096
3097/*
Alan Kwongb6c049c2017-03-31 12:50:27 -07003098 * sde_hw_rotator_get_maxlinewidth - get maximum line width supported
3099 * @mgr: Pointer to rotator manager
3100 * return: maximum line width supported by hardware
3101 */
3102static int sde_hw_rotator_get_maxlinewidth(struct sde_rot_mgr *mgr)
3103{
3104 struct sde_hw_rotator *rot;
3105
3106 if (!mgr || !mgr->hw_data) {
3107 SDEROT_ERR("null parameters\n");
3108 return -EINVAL;
3109 }
3110
3111 rot = mgr->hw_data;
3112
3113 return rot->maxlinewidth;
3114}
3115
3116/*
Alan Kwong9487de22016-01-16 22:06:36 -05003117 * sde_hw_rotator_parse_dt - parse r3 specific device tree settings
3118 * @hw_data: Pointer to rotator hw
3119 * @dev: Pointer to platform device
3120 */
3121static int sde_hw_rotator_parse_dt(struct sde_hw_rotator *hw_data,
3122 struct platform_device *dev)
3123{
3124 int ret = 0;
3125 u32 data;
3126
3127 if (!hw_data || !dev)
3128 return -EINVAL;
3129
3130 ret = of_property_read_u32(dev->dev.of_node, "qcom,mdss-rot-mode",
3131 &data);
3132 if (ret) {
3133 SDEROT_DBG("default to regdma off\n");
3134 ret = 0;
3135 hw_data->mode = ROT_REGDMA_OFF;
3136 } else if (data < ROT_REGDMA_MAX) {
3137 SDEROT_DBG("set to regdma mode %d\n", data);
3138 hw_data->mode = data;
3139 } else {
3140 SDEROT_ERR("regdma mode out of range. default to regdma off\n");
3141 hw_data->mode = ROT_REGDMA_OFF;
3142 }
3143
3144 ret = of_property_read_u32(dev->dev.of_node,
3145 "qcom,mdss-highest-bank-bit", &data);
3146 if (ret) {
3147 SDEROT_DBG("default to A5X bank\n");
3148 ret = 0;
3149 hw_data->highest_bank = 2;
3150 } else {
3151 SDEROT_DBG("set highest bank bit to %d\n", data);
3152 hw_data->highest_bank = data;
3153 }
3154
Alan Kwong6bc64622017-02-04 17:36:03 -08003155 ret = of_property_read_u32(dev->dev.of_node,
Alan Kwongfb8eeb22017-02-06 15:00:03 -08003156 "qcom,sde-ubwc-malsize", &data);
3157 if (ret) {
3158 ret = 0;
3159 hw_data->ubwc_malsize = DEFAULT_UBWC_MALSIZE;
3160 } else {
3161 SDEROT_DBG("set ubwc malsize to %d\n", data);
3162 hw_data->ubwc_malsize = data;
3163 }
3164
3165 ret = of_property_read_u32(dev->dev.of_node,
3166 "qcom,sde-ubwc_swizzle", &data);
3167 if (ret) {
3168 ret = 0;
3169 hw_data->ubwc_swizzle = DEFAULT_UBWC_SWIZZLE;
3170 } else {
3171 SDEROT_DBG("set ubwc swizzle to %d\n", data);
3172 hw_data->ubwc_swizzle = data;
3173 }
3174
3175 ret = of_property_read_u32(dev->dev.of_node,
Alan Kwong6bc64622017-02-04 17:36:03 -08003176 "qcom,mdss-sbuf-headroom", &data);
3177 if (ret) {
3178 ret = 0;
3179 hw_data->sbuf_headroom = DEFAULT_SBUF_HEADROOM;
3180 } else {
3181 SDEROT_DBG("set sbuf headroom to %d\n", data);
3182 hw_data->sbuf_headroom = data;
3183 }
3184
Alan Kwongb6c049c2017-03-31 12:50:27 -07003185 ret = of_property_read_u32(dev->dev.of_node,
3186 "qcom,mdss-rot-linewidth", &data);
3187 if (ret) {
3188 ret = 0;
3189 hw_data->maxlinewidth = DEFAULT_MAXLINEWIDTH;
3190 } else {
3191 SDEROT_DBG("set mdss-rot-linewidth to %d\n", data);
3192 hw_data->maxlinewidth = data;
3193 }
3194
Alan Kwong9487de22016-01-16 22:06:36 -05003195 return ret;
3196}
3197
3198/*
3199 * sde_rotator_r3_init - initialize the r3 module
3200 * @mgr: Pointer to rotator manager
3201 *
3202 * This function setup r3 callback functions, parses r3 specific
3203 * device tree settings, installs r3 specific interrupt handler,
3204 * as well as initializes r3 internal data structure.
3205 */
3206int sde_rotator_r3_init(struct sde_rot_mgr *mgr)
3207{
3208 struct sde_hw_rotator *rot;
3209 struct sde_rot_data_type *mdata = sde_rot_get_mdata();
3210 int i;
3211 int ret;
3212
3213 rot = devm_kzalloc(&mgr->pdev->dev, sizeof(*rot), GFP_KERNEL);
3214 if (!rot)
3215 return -ENOMEM;
3216
3217 mgr->hw_data = rot;
3218 mgr->queue_count = ROT_QUEUE_MAX;
3219
3220 rot->mdss_base = mdata->sde_io.base;
3221 rot->pdev = mgr->pdev;
Alan Kwong6bc64622017-02-04 17:36:03 -08003222 rot->koff_timeout = KOFF_TIMEOUT;
3223 rot->vid_trigger = ROTTOP_START_CTRL_TRIG_SEL_MDP;
3224 rot->cmd_trigger = ROTTOP_START_CTRL_TRIG_SEL_MDP;
Alan Kwong9487de22016-01-16 22:06:36 -05003225
3226 /* Assign ops */
3227 mgr->ops_hw_destroy = sde_hw_rotator_destroy;
3228 mgr->ops_hw_alloc = sde_hw_rotator_alloc_ext;
3229 mgr->ops_hw_free = sde_hw_rotator_free_ext;
3230 mgr->ops_config_hw = sde_hw_rotator_config;
3231 mgr->ops_kickoff_entry = sde_hw_rotator_kickoff;
3232 mgr->ops_wait_for_entry = sde_hw_rotator_wait4done;
3233 mgr->ops_hw_validate_entry = sde_hw_rotator_validate_entry;
3234 mgr->ops_hw_show_caps = sde_hw_rotator_show_caps;
3235 mgr->ops_hw_show_state = sde_hw_rotator_show_state;
3236 mgr->ops_hw_create_debugfs = sde_rotator_r3_create_debugfs;
Alan Kwongda16e442016-08-14 20:47:18 -04003237 mgr->ops_hw_get_pixfmt = sde_hw_rotator_get_pixfmt;
3238 mgr->ops_hw_is_valid_pixfmt = sde_hw_rotator_is_valid_pixfmt;
Benjamin Chan0f9e61d2016-09-16 16:01:09 -04003239 mgr->ops_hw_pre_pmevent = sde_hw_rotator_pre_pmevent;
3240 mgr->ops_hw_post_pmevent = sde_hw_rotator_post_pmevent;
Alan Kwong6bc64622017-02-04 17:36:03 -08003241 mgr->ops_hw_get_downscale_caps = sde_hw_rotator_get_downscale_caps;
Alan Kwongb6c049c2017-03-31 12:50:27 -07003242 mgr->ops_hw_get_maxlinewidth = sde_hw_rotator_get_maxlinewidth;
Alan Kwong9487de22016-01-16 22:06:36 -05003243
3244 ret = sde_hw_rotator_parse_dt(mgr->hw_data, mgr->pdev);
3245 if (ret)
3246 goto error_parse_dt;
3247
3248 rot->irq_num = platform_get_irq(mgr->pdev, 0);
3249 if (rot->irq_num < 0) {
3250 SDEROT_ERR("fail to get rotator irq\n");
3251 } else {
3252 if (rot->mode == ROT_REGDMA_OFF)
3253 ret = devm_request_threaded_irq(&mgr->pdev->dev,
3254 rot->irq_num,
3255 sde_hw_rotator_rotirq_handler,
3256 NULL, 0, "sde_rotator_r3", rot);
3257 else
3258 ret = devm_request_threaded_irq(&mgr->pdev->dev,
3259 rot->irq_num,
3260 sde_hw_rotator_regdmairq_handler,
3261 NULL, 0, "sde_rotator_r3", rot);
3262 if (ret) {
3263 SDEROT_ERR("fail to request irq r:%d\n", ret);
3264 rot->irq_num = -1;
3265 } else {
3266 disable_irq(rot->irq_num);
3267 }
3268 }
Alan Kwong818b7fc2016-07-24 22:07:41 -04003269 atomic_set(&rot->irq_enabled, 0);
Alan Kwong9487de22016-01-16 22:06:36 -05003270
3271 setup_rotator_ops(&rot->ops, rot->mode);
3272
3273 spin_lock_init(&rot->rotctx_lock);
3274 spin_lock_init(&rot->rotisr_lock);
3275
3276 /* REGDMA initialization */
3277 if (rot->mode == ROT_REGDMA_OFF) {
3278 for (i = 0; i < SDE_HW_ROT_REGDMA_TOTAL_CTX; i++)
3279 rot->cmd_wr_ptr[0][i] = &rot->cmd_queue[
3280 SDE_HW_ROT_REGDMA_SEG_SIZE * i];
3281 } else {
3282 for (i = 0; i < SDE_HW_ROT_REGDMA_TOTAL_CTX; i++)
3283 rot->cmd_wr_ptr[ROT_QUEUE_HIGH_PRIORITY][i] =
3284 (u32 *)(rot->mdss_base +
3285 REGDMA_RAM_REGDMA_CMD_RAM +
3286 SDE_HW_ROT_REGDMA_SEG_SIZE * 4 * i);
3287
3288 for (i = 0; i < SDE_HW_ROT_REGDMA_TOTAL_CTX; i++)
3289 rot->cmd_wr_ptr[ROT_QUEUE_LOW_PRIORITY][i] =
3290 (u32 *)(rot->mdss_base +
3291 REGDMA_RAM_REGDMA_CMD_RAM +
3292 SDE_HW_ROT_REGDMA_SEG_SIZE * 4 *
3293 (i + SDE_HW_ROT_REGDMA_TOTAL_CTX));
3294 }
3295
Alan Kwong6bc64622017-02-04 17:36:03 -08003296 for (i = 0; i < ROT_QUEUE_MAX; i++) {
3297 atomic_set(&rot->timestamp[i], 0);
3298 INIT_LIST_HEAD(&rot->sbuf_ctx[i]);
3299 }
Alan Kwong9487de22016-01-16 22:06:36 -05003300
3301 ret = sde_rotator_hw_rev_init(rot);
3302 if (ret)
3303 goto error_hw_rev_init;
3304
Alan Kwong315cd772016-08-03 22:29:42 -04003305 /* set rotator CBCR to shutoff memory/periphery on clock off.*/
Clarence Ip77c053d2017-04-24 19:26:37 -07003306 clk_set_flags(mgr->rot_clk[SDE_ROTATOR_CLK_MDSS_ROT].clk,
Alan Kwong315cd772016-08-03 22:29:42 -04003307 CLKFLAG_NORETAIN_MEM);
Clarence Ip77c053d2017-04-24 19:26:37 -07003308 clk_set_flags(mgr->rot_clk[SDE_ROTATOR_CLK_MDSS_ROT].clk,
Alan Kwong315cd772016-08-03 22:29:42 -04003309 CLKFLAG_NORETAIN_PERIPH);
3310
Benjamin Chan53e3bce2016-08-31 14:43:29 -04003311 mdata->sde_rot_hw = rot;
Alan Kwong9487de22016-01-16 22:06:36 -05003312 return 0;
3313error_hw_rev_init:
3314 if (rot->irq_num >= 0)
3315 devm_free_irq(&mgr->pdev->dev, rot->irq_num, mdata);
3316 devm_kfree(&mgr->pdev->dev, mgr->hw_data);
3317error_parse_dt:
3318 return ret;
3319}