blob: c4397c1e7e4f268232bc932d1f43278ceabdc29a [file] [log] [blame]
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/kernel.h>
Imre Deak58fddc22015-01-08 17:54:14 +020025#include <linux/component.h>
26#include <drm/i915_component.h>
27#include "intel_drv.h"
Jani Nikula7c10a2b2014-10-27 16:26:43 +020028
29#include <drm/drmP.h>
30#include <drm/drm_edid.h>
Jani Nikula7c10a2b2014-10-27 16:26:43 +020031#include "i915_drv.h"
32
Jani Nikula28855d22014-10-27 16:27:00 +020033/**
34 * DOC: High Definition Audio over HDMI and Display Port
35 *
36 * The graphics and audio drivers together support High Definition Audio over
37 * HDMI and Display Port. The audio programming sequences are divided into audio
38 * codec and controller enable and disable sequences. The graphics driver
39 * handles the audio codec sequences, while the audio driver handles the audio
40 * controller sequences.
41 *
42 * The disable sequences must be performed before disabling the transcoder or
43 * port. The enable sequences may only be performed after enabling the
Jani Nikula3e6da4a2015-07-02 16:05:27 +030044 * transcoder and port, and after completed link training. Therefore the audio
45 * enable/disable sequences are part of the modeset sequence.
Jani Nikula28855d22014-10-27 16:27:00 +020046 *
47 * The codec and controller sequences could be done either parallel or serial,
48 * but generally the ELDV/PD change in the codec sequence indicates to the audio
49 * driver that the controller sequence should start. Indeed, most of the
50 * co-operation between the graphics and audio drivers is handled via audio
51 * related registers. (The notable exception is the power management, not
52 * covered here.)
53 */
54
Jani Nikula87fcb2a2014-10-27 16:26:44 +020055static const struct {
Jani Nikula7c10a2b2014-10-27 16:26:43 +020056 int clock;
57 u32 config;
58} hdmi_audio_clock[] = {
59 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
60 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
61 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
62 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
63 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
64 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
65 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
66 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
67 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
68 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
69};
70
71/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
72static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
73{
74 int i;
75
76 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
77 if (mode->clock == hdmi_audio_clock[i].clock)
78 break;
79 }
80
81 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
82 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
83 i = 1;
84 }
85
86 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
87 hdmi_audio_clock[i].clock,
88 hdmi_audio_clock[i].config);
89
90 return hdmi_audio_clock[i].config;
91}
92
93static bool intel_eld_uptodate(struct drm_connector *connector,
94 int reg_eldv, uint32_t bits_eldv,
95 int reg_elda, uint32_t bits_elda,
96 int reg_edid)
97{
98 struct drm_i915_private *dev_priv = connector->dev->dev_private;
99 uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200100 uint32_t tmp;
101 int i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200102
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200103 tmp = I915_READ(reg_eldv);
104 tmp &= bits_eldv;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200105
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200106 if (!tmp)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200107 return false;
108
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200109 tmp = I915_READ(reg_elda);
110 tmp &= ~bits_elda;
111 I915_WRITE(reg_elda, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200112
Jani Nikula938fd8a2014-10-28 16:20:48 +0200113 for (i = 0; i < drm_eld_size(eld) / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200114 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
115 return false;
116
117 return true;
118}
119
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200120static void g4x_audio_codec_disable(struct intel_encoder *encoder)
121{
122 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
123 uint32_t eldv, tmp;
124
125 DRM_DEBUG_KMS("Disable audio codec\n");
126
127 tmp = I915_READ(G4X_AUD_VID_DID);
128 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
129 eldv = G4X_ELDV_DEVCL_DEVBLC;
130 else
131 eldv = G4X_ELDV_DEVCTG;
132
133 /* Invalidate ELD */
134 tmp = I915_READ(G4X_AUD_CNTL_ST);
135 tmp &= ~eldv;
136 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
137}
138
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200139static void g4x_audio_codec_enable(struct drm_connector *connector,
140 struct intel_encoder *encoder,
141 struct drm_display_mode *mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200142{
143 struct drm_i915_private *dev_priv = connector->dev->dev_private;
144 uint8_t *eld = connector->eld;
145 uint32_t eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200146 uint32_t tmp;
147 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200148
Jani Nikulad5ee08d2014-10-27 16:26:58 +0200149 DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);
150
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200151 tmp = I915_READ(G4X_AUD_VID_DID);
152 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200153 eldv = G4X_ELDV_DEVCL_DEVBLC;
154 else
155 eldv = G4X_ELDV_DEVCTG;
156
157 if (intel_eld_uptodate(connector,
158 G4X_AUD_CNTL_ST, eldv,
Jani Nikulac46f1112014-10-27 16:26:52 +0200159 G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200160 G4X_HDMIW_HDMIEDID))
161 return;
162
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200163 tmp = I915_READ(G4X_AUD_CNTL_ST);
Jani Nikulac46f1112014-10-27 16:26:52 +0200164 tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200165 len = (tmp >> 9) & 0x1f; /* ELD buffer size */
166 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200167
Jani Nikula938fd8a2014-10-28 16:20:48 +0200168 len = min(drm_eld_size(eld) / 4, len);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200169 DRM_DEBUG_DRIVER("ELD size %d\n", len);
170 for (i = 0; i < len; i++)
171 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
172
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200173 tmp = I915_READ(G4X_AUD_CNTL_ST);
174 tmp |= eldv;
175 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200176}
177
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200178static void hsw_audio_codec_disable(struct intel_encoder *encoder)
179{
Jani Nikula5fad84a2014-11-04 10:30:23 +0200180 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
181 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
182 enum pipe pipe = intel_crtc->pipe;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200183 uint32_t tmp;
184
Jani Nikula5fad84a2014-11-04 10:30:23 +0200185 DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));
186
187 /* Disable timestamps */
188 tmp = I915_READ(HSW_AUD_CFG(pipe));
189 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
190 tmp |= AUD_CONFIG_N_PROG_ENABLE;
191 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
192 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
193 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
194 tmp |= AUD_CONFIG_N_VALUE_INDEX;
195 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
196
197 /* Invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200198 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200199 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikulaeb45fa02014-11-18 12:11:29 +0200200 tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200201 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
202}
203
204static void hsw_audio_codec_enable(struct drm_connector *connector,
205 struct intel_encoder *encoder,
206 struct drm_display_mode *mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200207{
208 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Jani Nikula820d2d72014-10-27 16:26:47 +0200209 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200210 enum pipe pipe = intel_crtc->pipe;
211 const uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200212 uint32_t tmp;
213 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200214
Jani Nikula5fad84a2014-11-04 10:30:23 +0200215 DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200216 pipe_name(pipe), drm_eld_size(eld));
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200217
Jani Nikula5fad84a2014-11-04 10:30:23 +0200218 /* Enable audio presence detect, invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200219 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200220 tmp |= AUDIO_OUTPUT_ENABLE(pipe);
221 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200222 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200223
224 /*
225 * FIXME: We're supposed to wait for vblank here, but we have vblanks
226 * disabled during the mode set. The proper fix would be to push the
227 * rest of the setup into a vblank work item, queued here, but the
228 * infrastructure is not there yet.
229 */
230
231 /* Reset ELD write address */
232 tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
233 tmp &= ~IBX_ELD_ADDRESS_MASK;
234 I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
235
236 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200237 len = min(drm_eld_size(eld), 84);
238 for (i = 0; i < len / 4; i++)
Jani Nikula5fad84a2014-11-04 10:30:23 +0200239 I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
240
241 /* ELD valid */
242 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200243 tmp |= AUDIO_ELD_VALID(pipe);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200244 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
245
246 /* Enable timestamps */
247 tmp = I915_READ(HSW_AUD_CFG(pipe));
248 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
249 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
250 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
251 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
252 tmp |= AUD_CONFIG_N_VALUE_INDEX;
253 else
254 tmp |= audio_config_hdmi_pixel_clock(mode);
255 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200256}
257
Jani Nikula495a5bb2014-10-27 16:26:55 +0200258static void ilk_audio_codec_disable(struct intel_encoder *encoder)
259{
260 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
261 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
262 struct intel_digital_port *intel_dig_port =
263 enc_to_dig_port(&encoder->base);
264 enum port port = intel_dig_port->port;
265 enum pipe pipe = intel_crtc->pipe;
266 uint32_t tmp, eldv;
267 int aud_config;
268 int aud_cntrl_st2;
269
270 DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
271 port_name(port), pipe_name(pipe));
272
Jani Nikulad3902c32015-05-04 17:20:49 +0300273 if (WARN_ON(port == PORT_A))
274 return;
275
Jani Nikula495a5bb2014-10-27 16:26:55 +0200276 if (HAS_PCH_IBX(dev_priv->dev)) {
277 aud_config = IBX_AUD_CFG(pipe);
278 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
279 } else if (IS_VALLEYVIEW(dev_priv)) {
280 aud_config = VLV_AUD_CFG(pipe);
281 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
282 } else {
283 aud_config = CPT_AUD_CFG(pipe);
284 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
285 }
286
287 /* Disable timestamps */
288 tmp = I915_READ(aud_config);
289 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
290 tmp |= AUD_CONFIG_N_PROG_ENABLE;
291 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
292 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
293 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
294 tmp |= AUD_CONFIG_N_VALUE_INDEX;
295 I915_WRITE(aud_config, tmp);
296
Jani Nikulad3902c32015-05-04 17:20:49 +0300297 eldv = IBX_ELD_VALID(port);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200298
299 /* Invalidate ELD */
300 tmp = I915_READ(aud_cntrl_st2);
301 tmp &= ~eldv;
302 I915_WRITE(aud_cntrl_st2, tmp);
303}
304
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200305static void ilk_audio_codec_enable(struct drm_connector *connector,
306 struct intel_encoder *encoder,
307 struct drm_display_mode *mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200308{
309 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Jani Nikula820d2d72014-10-27 16:26:47 +0200310 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Jani Nikulac6bde932014-11-04 10:31:28 +0200311 struct intel_digital_port *intel_dig_port =
312 enc_to_dig_port(&encoder->base);
313 enum port port = intel_dig_port->port;
314 enum pipe pipe = intel_crtc->pipe;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200315 uint8_t *eld = connector->eld;
316 uint32_t eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200317 uint32_t tmp;
318 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200319 int hdmiw_hdmiedid;
320 int aud_config;
321 int aud_cntl_st;
322 int aud_cntrl_st2;
Jani Nikulac6bde932014-11-04 10:31:28 +0200323
324 DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200325 port_name(port), pipe_name(pipe), drm_eld_size(eld));
Jani Nikulac6bde932014-11-04 10:31:28 +0200326
Jani Nikulad3902c32015-05-04 17:20:49 +0300327 if (WARN_ON(port == PORT_A))
328 return;
329
Jani Nikulac6bde932014-11-04 10:31:28 +0200330 /*
331 * FIXME: We're supposed to wait for vblank here, but we have vblanks
332 * disabled during the mode set. The proper fix would be to push the
333 * rest of the setup into a vblank work item, queued here, but the
334 * infrastructure is not there yet.
335 */
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200336
337 if (HAS_PCH_IBX(connector->dev)) {
338 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
339 aud_config = IBX_AUD_CFG(pipe);
340 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
341 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
342 } else if (IS_VALLEYVIEW(connector->dev)) {
343 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
344 aud_config = VLV_AUD_CFG(pipe);
345 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
346 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
347 } else {
348 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
349 aud_config = CPT_AUD_CFG(pipe);
350 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
351 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
352 }
353
Jani Nikulad3902c32015-05-04 17:20:49 +0300354 eldv = IBX_ELD_VALID(port);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200355
Jani Nikulac6bde932014-11-04 10:31:28 +0200356 /* Invalidate ELD */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200357 tmp = I915_READ(aud_cntrl_st2);
358 tmp &= ~eldv;
359 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200360
Jani Nikulac6bde932014-11-04 10:31:28 +0200361 /* Reset ELD write address */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200362 tmp = I915_READ(aud_cntl_st);
Jani Nikulac46f1112014-10-27 16:26:52 +0200363 tmp &= ~IBX_ELD_ADDRESS_MASK;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200364 I915_WRITE(aud_cntl_st, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200365
Jani Nikulac6bde932014-11-04 10:31:28 +0200366 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200367 len = min(drm_eld_size(eld), 84);
368 for (i = 0; i < len / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200369 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
370
Jani Nikulac6bde932014-11-04 10:31:28 +0200371 /* ELD valid */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200372 tmp = I915_READ(aud_cntrl_st2);
373 tmp |= eldv;
374 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikulac6bde932014-11-04 10:31:28 +0200375
376 /* Enable timestamps */
377 tmp = I915_READ(aud_config);
378 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
379 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
380 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
381 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
382 tmp |= AUD_CONFIG_N_VALUE_INDEX;
383 else
384 tmp |= audio_config_hdmi_pixel_clock(mode);
385 I915_WRITE(aud_config, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200386}
387
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200388/**
389 * intel_audio_codec_enable - Enable the audio codec for HD audio
390 * @intel_encoder: encoder on which to enable audio
391 *
392 * The enable sequences may only be performed after enabling the transcoder and
393 * port, and after completed link training.
394 */
395void intel_audio_codec_enable(struct intel_encoder *intel_encoder)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200396{
Jani Nikula33d1e7c62014-10-27 16:26:46 +0200397 struct drm_encoder *encoder = &intel_encoder->base;
398 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200399 struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200400 struct drm_connector *connector;
401 struct drm_device *dev = encoder->dev;
402 struct drm_i915_private *dev_priv = dev->dev_private;
403
404 connector = drm_select_eld(encoder, mode);
405 if (!connector)
406 return;
407
408 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
409 connector->base.id,
410 connector->name,
411 connector->encoder->base.id,
412 connector->encoder->name);
413
Jani Nikula6189b032014-10-28 13:53:01 +0200414 /* ELD Conn_Type */
415 connector->eld[5] &= ~(3 << 2);
416 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
417 connector->eld[5] |= (1 << 2);
418
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200419 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
420
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200421 if (dev_priv->display.audio_codec_enable)
422 dev_priv->display.audio_codec_enable(connector, intel_encoder, mode);
423}
424
425/**
426 * intel_audio_codec_disable - Disable the audio codec for HD audio
427 * @encoder: encoder on which to disable audio
428 *
429 * The disable sequences must be performed before disabling the transcoder or
430 * port.
431 */
432void intel_audio_codec_disable(struct intel_encoder *encoder)
433{
434 struct drm_device *dev = encoder->base.dev;
435 struct drm_i915_private *dev_priv = dev->dev_private;
436
437 if (dev_priv->display.audio_codec_disable)
438 dev_priv->display.audio_codec_disable(encoder);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200439}
440
441/**
442 * intel_init_audio - Set up chip specific audio functions
443 * @dev: drm device
444 */
445void intel_init_audio(struct drm_device *dev)
446{
447 struct drm_i915_private *dev_priv = dev->dev_private;
448
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200449 if (IS_G4X(dev)) {
450 dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200451 dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200452 } else if (IS_VALLEYVIEW(dev)) {
453 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200454 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200455 } else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) {
456 dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
457 dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
458 } else if (HAS_PCH_SPLIT(dev)) {
459 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200460 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200461 }
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200462}
Imre Deak58fddc22015-01-08 17:54:14 +0200463
464static void i915_audio_component_get_power(struct device *dev)
465{
466 intel_display_power_get(dev_to_i915(dev), POWER_DOMAIN_AUDIO);
467}
468
469static void i915_audio_component_put_power(struct device *dev)
470{
471 intel_display_power_put(dev_to_i915(dev), POWER_DOMAIN_AUDIO);
472}
473
474/* Get CDCLK in kHz */
475static int i915_audio_component_get_cdclk_freq(struct device *dev)
476{
477 struct drm_i915_private *dev_priv = dev_to_i915(dev);
478 int ret;
479
480 if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
481 return -ENODEV;
482
483 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Ville Syrjälä1652d192015-03-31 14:12:01 +0300484 ret = dev_priv->display.get_display_clock_speed(dev_priv->dev);
485
Imre Deak58fddc22015-01-08 17:54:14 +0200486 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
487
488 return ret;
489}
490
491static const struct i915_audio_component_ops i915_audio_component_ops = {
492 .owner = THIS_MODULE,
493 .get_power = i915_audio_component_get_power,
494 .put_power = i915_audio_component_put_power,
495 .get_cdclk_freq = i915_audio_component_get_cdclk_freq,
496};
497
498static int i915_audio_component_bind(struct device *i915_dev,
499 struct device *hda_dev, void *data)
500{
501 struct i915_audio_component *acomp = data;
502
503 if (WARN_ON(acomp->ops || acomp->dev))
504 return -EEXIST;
505
506 acomp->ops = &i915_audio_component_ops;
507 acomp->dev = i915_dev;
508
509 return 0;
510}
511
512static void i915_audio_component_unbind(struct device *i915_dev,
513 struct device *hda_dev, void *data)
514{
515 struct i915_audio_component *acomp = data;
516
517 acomp->ops = NULL;
518 acomp->dev = NULL;
519}
520
521static const struct component_ops i915_audio_component_bind_ops = {
522 .bind = i915_audio_component_bind,
523 .unbind = i915_audio_component_unbind,
524};
525
526/**
527 * i915_audio_component_init - initialize and register the audio component
528 * @dev_priv: i915 device instance
529 *
530 * This will register with the component framework a child component which
531 * will bind dynamically to the snd_hda_intel driver's corresponding master
532 * component when the latter is registered. During binding the child
533 * initializes an instance of struct i915_audio_component which it receives
534 * from the master. The master can then start to use the interface defined by
535 * this struct. Each side can break the binding at any point by deregistering
536 * its own component after which each side's component unbind callback is
537 * called.
538 *
539 * We ignore any error during registration and continue with reduced
540 * functionality (i.e. without HDMI audio).
541 */
542void i915_audio_component_init(struct drm_i915_private *dev_priv)
543{
544 int ret;
545
546 ret = component_add(dev_priv->dev->dev, &i915_audio_component_bind_ops);
547 if (ret < 0) {
548 DRM_ERROR("failed to add audio component (%d)\n", ret);
549 /* continue with reduced functionality */
550 return;
551 }
552
553 dev_priv->audio_component_registered = true;
554}
555
556/**
557 * i915_audio_component_cleanup - deregister the audio component
558 * @dev_priv: i915 device instance
559 *
560 * Deregisters the audio component, breaking any existing binding to the
561 * corresponding snd_hda_intel driver's master component.
562 */
563void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
564{
565 if (!dev_priv->audio_component_registered)
566 return;
567
568 component_del(dev_priv->dev->dev, &i915_audio_component_bind_ops);
569 dev_priv->audio_component_registered = false;
570}