blob: c7b4c92ea732fb365bdadef7893dfc58db5f9f79 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * Register definitions taken from original Realtek rtl8723au driver
14 */
15
16#include <asm/byteorder.h>
17
18#define RTL8XXXU_DEBUG_REG_WRITE 0x01
19#define RTL8XXXU_DEBUG_REG_READ 0x02
20#define RTL8XXXU_DEBUG_RFREG_WRITE 0x04
21#define RTL8XXXU_DEBUG_RFREG_READ 0x08
22#define RTL8XXXU_DEBUG_CHANNEL 0x10
23#define RTL8XXXU_DEBUG_TX 0x20
24#define RTL8XXXU_DEBUG_TX_DUMP 0x40
25#define RTL8XXXU_DEBUG_RX 0x80
26#define RTL8XXXU_DEBUG_RX_DUMP 0x100
27#define RTL8XXXU_DEBUG_USB 0x200
28#define RTL8XXXU_DEBUG_KEY 0x400
29#define RTL8XXXU_DEBUG_H2C 0x800
30#define RTL8XXXU_DEBUG_ACTION 0x1000
31#define RTL8XXXU_DEBUG_EFUSE 0x2000
32
33#define RTW_USB_CONTROL_MSG_TIMEOUT 500
34#define RTL8XXXU_MAX_REG_POLL 500
35#define USB_INTR_CONTENT_LENGTH 56
36
Jes Sorensen35a741f2016-02-29 17:04:10 -050037#define RTL8XXXU_OUT_ENDPOINTS 4
Jes Sorensen26f1fad2015-10-14 20:44:51 -040038
39#define REALTEK_USB_READ 0xc0
40#define REALTEK_USB_WRITE 0x40
41#define REALTEK_USB_CMD_REQ 0x05
42#define REALTEK_USB_CMD_IDX 0x00
43
44#define TX_TOTAL_PAGE_NUM 0xf8
45/* (HPQ + LPQ + NPQ + PUBQ) = TX_TOTAL_PAGE_NUM */
46#define TX_PAGE_NUM_PUBQ 0xe7
47#define TX_PAGE_NUM_HI_PQ 0x0c
48#define TX_PAGE_NUM_LO_PQ 0x02
49#define TX_PAGE_NUM_NORM_PQ 0x02
50
51#define RTL_FW_PAGE_SIZE 4096
52#define RTL8XXXU_FIRMWARE_POLL_MAX 1000
53
54#define RTL8723A_CHANNEL_GROUPS 3
55#define RTL8723A_MAX_RF_PATHS 2
Jes Sorensen4a0d7db2016-02-29 17:05:18 -050056#define RTL8723B_MAX_RF_PATHS 4
Jes Sorensen26f1fad2015-10-14 20:44:51 -040057#define RF6052_MAX_TX_PWR 0x3f
58
Jes Sorensen3307d842016-02-29 17:03:59 -050059#define EFUSE_MAP_LEN 512
60#define EFUSE_MAX_SECTION_8723A 64
Jes Sorensen26f1fad2015-10-14 20:44:51 -040061#define EFUSE_REAL_CONTENT_LEN_8723A 512
62#define EFUSE_BT_MAP_LEN_8723A 1024
63#define EFUSE_MAX_WORD_UNIT 4
64
Jes Sorensenb18cdfd2016-02-29 17:04:47 -050065enum rtl8xxxu_rx_type {
66 RX_TYPE_DATA_PKT = 0,
67 RX_TYPE_C2H = 1,
68 RX_TYPE_ERROR = -1
69};
70
Jes Sorensen26f1fad2015-10-14 20:44:51 -040071struct rtl8xxxu_rx_desc {
72#ifdef __LITTLE_ENDIAN
73 u32 pktlen:14;
74 u32 crc32:1;
75 u32 icverr:1;
76 u32 drvinfo_sz:4;
77 u32 security:3;
78 u32 qos:1;
79 u32 shift:2;
80 u32 phy_stats:1;
81 u32 swdec:1;
82 u32 ls:1;
83 u32 fs:1;
84 u32 eor:1;
85 u32 own:1;
86
87 u32 macid:5;
88 u32 tid:4;
89 u32 hwrsvd:4;
90 u32 amsdu:1;
91 u32 paggr:1;
92 u32 faggr:1;
93 u32 a1fit:4;
94 u32 a2fit:4;
95 u32 pam:1;
96 u32 pwr:1;
97 u32 md:1;
98 u32 mf:1;
99 u32 type:2;
100 u32 mc:1;
101 u32 bc:1;
102
103 u32 seq:12;
104 u32 frag:4;
105 u32 nextpktlen:14;
106 u32 nextind:1;
107 u32 reserved0:1;
108
109 u32 rxmcs:6;
110 u32 rxht:1;
111 u32 gf:1;
112 u32 splcp:1;
113 u32 bw:1;
114 u32 htc:1;
115 u32 eosp:1;
116 u32 bssidfit:2;
117 u32 reserved1:16;
118 u32 unicastwake:1;
119 u32 magicwake:1;
120
121 u32 pattern0match:1;
122 u32 pattern1match:1;
123 u32 pattern2match:1;
124 u32 pattern3match:1;
125 u32 pattern4match:1;
126 u32 pattern5match:1;
127 u32 pattern6match:1;
128 u32 pattern7match:1;
129 u32 pattern8match:1;
130 u32 pattern9match:1;
131 u32 patternamatch:1;
132 u32 patternbmatch:1;
133 u32 patterncmatch:1;
134 u32 reserved2:19;
135#else
136 u32 own:1;
137 u32 eor:1;
138 u32 fs:1;
139 u32 ls:1;
140 u32 swdec:1;
141 u32 phy_stats:1;
142 u32 shift:2;
143 u32 qos:1;
144 u32 security:3;
145 u32 drvinfo_sz:4;
146 u32 icverr:1;
147 u32 crc32:1;
148 u32 pktlen:14;
149
150 u32 bc:1;
151 u32 mc:1;
152 u32 type:2;
153 u32 mf:1;
154 u32 md:1;
155 u32 pwr:1;
156 u32 pam:1;
157 u32 a2fit:4;
158 u32 a1fit:4;
159 u32 faggr:1;
160 u32 paggr:1;
161 u32 amsdu:1;
162 u32 hwrsvd:4;
163 u32 tid:4;
164 u32 macid:5;
165
166 u32 reserved0:1;
167 u32 nextind:1;
168 u32 nextpktlen:14;
169 u32 frag:4;
170 u32 seq:12;
171
172 u32 magicwake:1;
173 u32 unicastwake:1;
174 u32 reserved1:16;
175 u32 bssidfit:2;
176 u32 eosp:1;
177 u32 htc:1;
178 u32 bw:1;
179 u32 splcp:1;
180 u32 gf:1;
181 u32 rxht:1;
182 u32 rxmcs:6;
183
184 u32 reserved2:19;
185 u32 patterncmatch:1;
186 u32 patternbmatch:1;
187 u32 patternamatch:1;
188 u32 pattern9match:1;
189 u32 pattern8match:1;
190 u32 pattern7match:1;
191 u32 pattern6match:1;
192 u32 pattern5match:1;
193 u32 pattern4match:1;
194 u32 pattern3match:1;
195 u32 pattern2match:1;
196 u32 pattern1match:1;
197 u32 pattern0match:1;
198#endif
199 __le32 tsfl;
200#if 0
201 u32 bassn:12;
202 u32 bavld:1;
203 u32 reserved3:19;
204#endif
205};
206
Jes Sorensena6c80d22016-02-29 17:04:46 -0500207struct rtl8723bu_rx_desc {
208#ifdef __LITTLE_ENDIAN
209 u32 pktlen:14;
210 u32 crc32:1;
211 u32 icverr:1;
212 u32 drvinfo_sz:4;
213 u32 security:3;
214 u32 qos:1;
215 u32 shift:2;
216 u32 phy_stats:1;
217 u32 swdec:1;
218 u32 ls:1;
219 u32 fs:1;
220 u32 eor:1;
221 u32 own:1;
222
223 u32 macid:7;
224 u32 dummy1_0:1;
225 u32 tid:4;
226 u32 dummy1_1:1;
227 u32 amsdu:1;
228 u32 rxid_match:1;
229 u32 paggr:1;
230 u32 a1fit:4; /* 16 */
231 u32 chkerr:1;
232 u32 ipver:1;
233 u32 tcpudp:1;
234 u32 chkvld:1;
235 u32 pam:1;
236 u32 pwr:1;
237 u32 more_data:1;
238 u32 more_frag:1;
239 u32 type:2;
240 u32 mc:1;
241 u32 bc:1;
242
243 u32 seq:12;
244 u32 frag:4;
245 u32 rx_is_qos:1; /* 16 */
246 u32 dummy2_0:1;
247 u32 wlanhd_iv_len:6;
248 u32 dummy2_1:4;
249 u32 rpt_sel:1;
250 u32 dummy2_2:3;
251
252 u32 rxmcs:7;
253 u32 dummy3_0:3;
254 u32 htc:1;
255 u32 eosp:1;
256 u32 bssidfit:2;
257 u32 dummy3_1:2;
258 u32 usb_agg_pktnum:8; /* 16 */
259 u32 dummy3_2:5;
260 u32 pattern_match:1;
261 u32 unicast_match:1;
262 u32 magic_match:1;
263
264 u32 splcp:1;
265 u32 ldcp:1;
266 u32 stbc:1;
267 u32 dummy4_0:1;
268 u32 bw:2;
269 u32 dummy4_1:26;
270#else
271 u32 own:1;
272 u32 eor:1;
273 u32 fs:1;
274 u32 ls:1;
275 u32 swdec:1;
276 u32 phy_stats:1;
277 u32 shift:2;
278 u32 qos:1;
279 u32 security:3;
280 u32 drvinfo_sz:4;
281 u32 icverr:1;
282 u32 crc32:1;
283 u32 pktlen:14;
284
285 u32 bc:1;
286 u32 mc:1;
287 u32 type:2;
288 u32 mf:1;
289 u32 md:1;
290 u32 pwr:1;
291 u32 pam:1;
292 u32 a2fit:4;
293 u32 a1fit:4;
294 u32 faggr:1;
295 u32 paggr:1;
296 u32 amsdu:1;
297 u32 hwrsvd:4;
298 u32 tid:4;
299 u32 macid:5;
300
301 u32 dummy2_2:3;
302 u32 rpt_sel:1;
303 u32 dummy2_1:4;
304 u32 wlanhd_iv_len:6;
305 u32 dummy2_0:1;
306 u32 rx_is_qos:1;
307 u32 frag:4; /* 16 */
308 u32 seq:12;
309
310 u32 magic_match:1;
311 u32 unicast_match:1;
312 u32 pattern_match:1;
313 u32 dummy3_2:5;
314 u32 usb_agg_pktnum:8;
315 u32 dummy3_1:2; /* 16 */
316 u32 bssidfit:2;
317 u32 eosp:1;
318 u32 htc:1;
319 u32 dummy3_0:3;
320 u32 rxmcs:7;
321
322 u32 dumm4_1:26;
323 u32 bw:2;
324 u32 dummy4_0:1;
325 u32 stbc:1;
326 u32 ldcp:1;
327 u32 splcp:1;
328#endif
329 __le32 tsfl;
330};
331
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400332struct rtl8xxxu_tx_desc {
333 __le16 pkt_size;
334 u8 pkt_offset;
335 u8 txdw0;
336 __le32 txdw1;
337 __le32 txdw2;
338 __le32 txdw3;
339 __le32 txdw4;
340 __le32 txdw5;
341 __le32 txdw6;
342 __le16 csum;
343 __le16 txdw7;
344};
345
346/* CCK Rates, TxHT = 0 */
347#define DESC_RATE_1M 0x00
348#define DESC_RATE_2M 0x01
349#define DESC_RATE_5_5M 0x02
350#define DESC_RATE_11M 0x03
351
352/* OFDM Rates, TxHT = 0 */
353#define DESC_RATE_6M 0x04
354#define DESC_RATE_9M 0x05
355#define DESC_RATE_12M 0x06
356#define DESC_RATE_18M 0x07
357#define DESC_RATE_24M 0x08
358#define DESC_RATE_36M 0x09
359#define DESC_RATE_48M 0x0a
360#define DESC_RATE_54M 0x0b
361
362/* MCS Rates, TxHT = 1 */
363#define DESC_RATE_MCS0 0x0c
364#define DESC_RATE_MCS1 0x0d
365#define DESC_RATE_MCS2 0x0e
366#define DESC_RATE_MCS3 0x0f
367#define DESC_RATE_MCS4 0x10
368#define DESC_RATE_MCS5 0x11
369#define DESC_RATE_MCS6 0x12
370#define DESC_RATE_MCS7 0x13
371#define DESC_RATE_MCS8 0x14
372#define DESC_RATE_MCS9 0x15
373#define DESC_RATE_MCS10 0x16
374#define DESC_RATE_MCS11 0x17
375#define DESC_RATE_MCS12 0x18
376#define DESC_RATE_MCS13 0x19
377#define DESC_RATE_MCS14 0x1a
378#define DESC_RATE_MCS15 0x1b
379#define DESC_RATE_MCS15_SG 0x1c
380#define DESC_RATE_MCS32 0x20
381
382#define TXDESC_OFFSET_SZ 0
383#define TXDESC_OFFSET_SHT 16
384#if 0
385#define TXDESC_BMC BIT(24)
386#define TXDESC_LSG BIT(26)
387#define TXDESC_FSG BIT(27)
388#define TXDESC_OWN BIT(31)
389#else
390#define TXDESC_BROADMULTICAST BIT(0)
391#define TXDESC_LAST_SEGMENT BIT(2)
392#define TXDESC_FIRST_SEGMENT BIT(3)
393#define TXDESC_OWN BIT(7)
394#endif
395
396/* Word 1 */
397#define TXDESC_PKT_OFFSET_SZ 0
398#define TXDESC_AGG_ENABLE BIT(5)
399#define TXDESC_BK BIT(6)
400#define TXDESC_QUEUE_SHIFT 8
401#define TXDESC_QUEUE_MASK 0x1f00
402#define TXDESC_QUEUE_BK 0x2
403#define TXDESC_QUEUE_BE 0x0
404#define TXDESC_QUEUE_VI 0x5
405#define TXDESC_QUEUE_VO 0x7
406#define TXDESC_QUEUE_BEACON 0x10
407#define TXDESC_QUEUE_HIGH 0x11
408#define TXDESC_QUEUE_MGNT 0x12
409#define TXDESC_QUEUE_CMD 0x13
410#define TXDESC_QUEUE_MAX (TXDESC_QUEUE_CMD + 1)
411
412#define DESC_RATE_ID_SHIFT 16
413#define DESC_RATE_ID_MASK 0xf
414#define TXDESC_NAVUSEHDR BIT(20)
415#define TXDESC_SEC_RC4 0x00400000
416#define TXDESC_SEC_AES 0x00c00000
417#define TXDESC_PKT_OFFSET_SHIFT 26
418#define TXDESC_AGG_EN BIT(29)
419#define TXDESC_HWPC BIT(31)
420
421/* Word 2 */
422#define TXDESC_ACK_REPORT BIT(19)
423#define TXDESC_AMPDU_DENSITY_SHIFT 20
424
425/* Word 3 */
426#define TXDESC_SEQ_SHIFT 16
427#define TXDESC_SEQ_MASK 0x0fff0000
428
429/* Word 4 */
430#define TXDESC_QOS BIT(6)
431#define TXDESC_HW_SEQ_ENABLE BIT(7)
432#define TXDESC_USE_DRIVER_RATE BIT(8)
433#define TXDESC_DISABLE_DATA_FB BIT(10)
434#define TXDESC_CTS_SELF_ENABLE BIT(11)
435#define TXDESC_RTS_CTS_ENABLE BIT(12)
436#define TXDESC_HW_RTS_ENABLE BIT(13)
437#define TXDESC_PRIME_CH_OFF_LOWER BIT(20)
438#define TXDESC_PRIME_CH_OFF_UPPER BIT(21)
439#define TXDESC_SHORT_PREAMBLE BIT(24)
440#define TXDESC_DATA_BW BIT(25)
441#define TXDESC_RTS_DATA_BW BIT(27)
442#define TXDESC_RTS_PRIME_CH_OFF_LOWER BIT(28)
443#define TXDESC_RTS_PRIME_CH_OFF_UPPER BIT(29)
444
445/* Word 5 */
446#define TXDESC_RTS_RATE_SHIFT 0
447#define TXDESC_RTS_RATE_MASK 0x3f
448#define TXDESC_SHORT_GI BIT(6)
449#define TXDESC_CCX_TAG BIT(7)
450#define TXDESC_RETRY_LIMIT_ENABLE BIT(17)
451#define TXDESC_RETRY_LIMIT_SHIFT 18
452#define TXDESC_RETRY_LIMIT_MASK 0x00fc0000
453
454/* Word 6 */
455#define TXDESC_MAX_AGG_SHIFT 11
456
457struct phy_rx_agc_info {
458#ifdef __LITTLE_ENDIAN
459 u8 gain:7, trsw:1;
460#else
461 u8 trsw:1, gain:7;
462#endif
463};
464
465struct rtl8723au_phy_stats {
466 struct phy_rx_agc_info path_agc[RTL8723A_MAX_RF_PATHS];
467 u8 ch_corr[RTL8723A_MAX_RF_PATHS];
468 u8 cck_sig_qual_ofdm_pwdb_all;
469 u8 cck_agc_rpt_ofdm_cfosho_a;
470 u8 cck_rpt_b_ofdm_cfosho_b;
471 u8 reserved_1;
472 u8 noise_power_db_msb;
473 u8 path_cfotail[RTL8723A_MAX_RF_PATHS];
474 u8 pcts_mask[RTL8723A_MAX_RF_PATHS];
475 s8 stream_rxevm[RTL8723A_MAX_RF_PATHS];
476 u8 path_rxsnr[RTL8723A_MAX_RF_PATHS];
477 u8 noise_power_db_lsb;
478 u8 reserved_2[3];
479 u8 stream_csi[RTL8723A_MAX_RF_PATHS];
480 u8 stream_target_csi[RTL8723A_MAX_RF_PATHS];
481 s8 sig_evm;
482 u8 reserved_3;
483
484#ifdef __LITTLE_ENDIAN
485 u8 antsel_rx_keep_2:1; /* ex_intf_flg:1; */
486 u8 sgi_en:1;
487 u8 rxsc:2;
488 u8 idle_long:1;
489 u8 r_ant_train_en:1;
490 u8 antenna_select_b:1;
491 u8 antenna_select:1;
492#else /* _BIG_ENDIAN_ */
493 u8 antenna_select:1;
494 u8 antenna_select_b:1;
495 u8 r_ant_train_en:1;
496 u8 idle_long:1;
497 u8 rxsc:2;
498 u8 sgi_en:1;
499 u8 antsel_rx_keep_2:1; /* ex_intf_flg:1; */
500#endif
501};
502
503/*
504 * Regs to backup
505 */
506#define RTL8XXXU_ADDA_REGS 16
507#define RTL8XXXU_MAC_REGS 4
508#define RTL8XXXU_BB_REGS 9
509
510struct rtl8xxxu_firmware_header {
511 __le16 signature; /* 92C0: test chip; 92C,
512 88C0: test chip;
513 88C1: MP A-cut;
514 92C1: MP A-cut */
515 u8 category; /* AP/NIC and USB/PCI */
516 u8 function;
517
518 __le16 major_version; /* FW Version */
519 u8 minor_version; /* FW Subversion, default 0x00 */
520 u8 reserved1;
521
522 u8 month; /* Release time Month field */
523 u8 date; /* Release time Date field */
524 u8 hour; /* Release time Hour field */
525 u8 minute; /* Release time Minute field */
526
527 __le16 ramcodesize; /* Size of RAM code */
528 u16 reserved2;
529
530 __le32 svn_idx; /* SVN entry index */
531 u32 reserved3;
532
533 u32 reserved4;
534 u32 reserved5;
535
536 u8 data[0];
537};
538
539/*
540 * The 8723au has 3 channel groups: 1-3, 4-9, and 10-14
541 */
542struct rtl8723au_idx {
543#ifdef __LITTLE_ENDIAN
544 int a:4;
545 int b:4;
546#else
547 int b:4;
548 int a:4;
549#endif
550} __attribute__((packed));
551
552struct rtl8723au_efuse {
553 __le16 rtl_id;
554 u8 res0[0xe];
555 u8 cck_tx_power_index_A[3]; /* 0x10 */
556 u8 cck_tx_power_index_B[3];
557 u8 ht40_1s_tx_power_index_A[3]; /* 0x16 */
558 u8 ht40_1s_tx_power_index_B[3];
559 /*
560 * The following entries are half-bytes split as:
561 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
562 */
563 struct rtl8723au_idx ht20_tx_power_index_diff[3];
564 struct rtl8723au_idx ofdm_tx_power_index_diff[3];
565 struct rtl8723au_idx ht40_max_power_offset[3];
566 struct rtl8723au_idx ht20_max_power_offset[3];
567 u8 channel_plan; /* 0x28 */
568 u8 tssi_a;
569 u8 thermal_meter;
570 u8 rf_regulatory;
571 u8 rf_option_2;
572 u8 rf_option_3;
573 u8 rf_option_4;
574 u8 res7;
575 u8 version /* 0x30 */;
576 u8 customer_id_major;
577 u8 customer_id_minor;
578 u8 xtal_k;
579 u8 chipset; /* 0x34 */
580 u8 res8[0x82];
581 u8 vid; /* 0xb7 */
582 u8 res9;
583 u8 pid; /* 0xb9 */
584 u8 res10[0x0c];
585 u8 mac_addr[ETH_ALEN]; /* 0xc6 */
586 u8 res11[2];
587 u8 vendor_name[7];
588 u8 res12[2];
589 u8 device_name[0x29]; /* 0xd7 */
590};
591
592struct rtl8192cu_efuse {
593 __le16 rtl_id;
594 __le16 hpon;
595 u8 res0[2];
596 __le16 clk;
597 __le16 testr;
598 __le16 vid;
599 __le16 did;
600 __le16 svid;
601 __le16 smid; /* 0x10 */
602 u8 res1[4];
603 u8 mac_addr[ETH_ALEN]; /* 0x16 */
604 u8 res2[2];
605 u8 vendor_name[7];
606 u8 res3[3];
607 u8 device_name[0x14]; /* 0x28 */
608 u8 res4[0x1e]; /* 0x3c */
609 u8 cck_tx_power_index_A[3]; /* 0x5a */
610 u8 cck_tx_power_index_B[3];
611 u8 ht40_1s_tx_power_index_A[3]; /* 0x60 */
612 u8 ht40_1s_tx_power_index_B[3];
613 /*
614 * The following entries are half-bytes split as:
615 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
616 */
617 struct rtl8723au_idx ht40_2s_tx_power_index_diff[3];
618 struct rtl8723au_idx ht20_tx_power_index_diff[3]; /* 0x69 */
619 struct rtl8723au_idx ofdm_tx_power_index_diff[3];
620 struct rtl8723au_idx ht40_max_power_offset[3]; /* 0x6f */
621 struct rtl8723au_idx ht20_max_power_offset[3];
622 u8 channel_plan; /* 0x75 */
623 u8 tssi_a;
624 u8 tssi_b;
625 u8 thermal_meter; /* xtal_k */ /* 0x78 */
626 u8 rf_regulatory;
627 u8 rf_option_2;
628 u8 rf_option_3;
629 u8 rf_option_4;
630 u8 res5[1]; /* 0x7d */
631 u8 version;
632 u8 customer_id;
633};
634
Jes Sorensen4a0d7db2016-02-29 17:05:18 -0500635struct rtl8723bu_efuse_tx_power {
636 u8 cck_base[6];
637 u8 ht40_base[5];
638 struct rtl8723au_idx ht20_ofdm_1s_diff;
639 struct rtl8723au_idx ht40_ht20_2s_diff;
640 struct rtl8723au_idx ofdm_cck_2s_diff; /* not used */
641 struct rtl8723au_idx ht40_ht20_3s_diff;
642 struct rtl8723au_idx ofdm_cck_3s_diff; /* not used */
643 struct rtl8723au_idx ht40_ht20_4s_diff;
644 struct rtl8723au_idx ofdm_cck_4s_diff; /* not used */
645 u8 dummy5g[24]; /* max channel group (14) + power diff offset (10) */
646};
647
Jes Sorensen3c836d62016-02-29 17:04:11 -0500648struct rtl8723bu_efuse {
649 __le16 rtl_id;
650 u8 res0[0x0e];
Jes Sorensen4a0d7db2016-02-29 17:05:18 -0500651 struct rtl8723bu_efuse_tx_power tx_power_index_A; /* 0x10 */
652 struct rtl8723bu_efuse_tx_power tx_power_index_B; /* 0x3a */
653 struct rtl8723bu_efuse_tx_power tx_power_index_C; /* 0x64 */
654 struct rtl8723bu_efuse_tx_power tx_power_index_D; /* 0x8e */
Jes Sorensen3c836d62016-02-29 17:04:11 -0500655 u8 channel_plan; /* 0xb8 */
656 u8 xtal_k;
657 u8 thermal_meter;
658 u8 iqk_lck;
659 u8 pa_type; /* 0xbc */
660 u8 lna_type_2g; /* 0xbd */
661 u8 res2[3];
662 u8 rf_board_option;
663 u8 rf_feature_option;
664 u8 rf_bt_setting;
665 u8 eeprom_version;
666 u8 eeprom_customer_id;
667 u8 res3[2];
668 u8 tx_pwr_calibrate_rate;
669 u8 rf_antenna_option; /* 0xc9 */
670 u8 rfe_option;
671 u8 res4[9];
672 u8 usb_optional_function;
673 u8 res5[0x1e];
674 u8 res6[2];
675 u8 serial[0x0b]; /* 0xf5 */
676 u8 vid; /* 0x100 */
677 u8 res7;
678 u8 pid;
679 u8 res8[4];
680 u8 mac_addr[ETH_ALEN]; /* 0x107 */
681 u8 res9[2];
682 u8 vendor_name[0x07];
683 u8 res10[2];
Jes Sorensen22a31d42016-02-29 17:04:15 -0500684 u8 device_name[0x14];
685 u8 res11[0xcf];
686 u8 package_type; /* 0x1fb */
687 u8 res12[0x4];
Jes Sorensen3c836d62016-02-29 17:04:11 -0500688};
689
Jakub Sitnickie6f9a9c2016-02-29 17:04:39 -0500690struct rtl8192eu_efuse_tx_power {
691 u8 cck_base[6];
692 u8 ht40_base[5];
693 struct rtl8723au_idx ht20_ofdm_1s_diff;
694 struct rtl8723au_idx ht40_ht20_2s_diff;
695 struct rtl8723au_idx ofdm_cck_2s_diff; /* not used */
696 struct rtl8723au_idx ht40_ht20_3s_diff;
697 struct rtl8723au_idx ofdm_cck_3s_diff; /* not used */
698 struct rtl8723au_idx ht40_ht20_4s_diff;
699 struct rtl8723au_idx ofdm_cck_4s_diff; /* not used */
700};
701
Jes Sorensen3307d842016-02-29 17:03:59 -0500702struct rtl8192eu_efuse {
703 __le16 rtl_id;
704 u8 res0[0x0e];
Jakub Sitnickie6f9a9c2016-02-29 17:04:39 -0500705 struct rtl8192eu_efuse_tx_power tx_power_index_A; /* 0x10 */
706 struct rtl8192eu_efuse_tx_power tx_power_index_B; /* 0x22 */
707 struct rtl8192eu_efuse_tx_power tx_power_index_C; /* 0x34 */
708 struct rtl8192eu_efuse_tx_power tx_power_index_D; /* 0x46 */
709 u8 res1[0x60];
Jes Sorensen3307d842016-02-29 17:03:59 -0500710 u8 channel_plan; /* 0xb8 */
711 u8 xtal_k;
712 u8 thermal_meter;
713 u8 iqk_lck;
714 u8 pa_type; /* 0xbc */
715 u8 lna_type_2g; /* 0xbd */
716 u8 res2[1];
717 u8 lna_type_5g; /* 0xbf */
718 u8 res13[1];
719 u8 rf_board_option;
720 u8 rf_feature_option;
721 u8 rf_bt_setting;
722 u8 eeprom_version;
723 u8 eeprom_customer_id;
724 u8 res3[3];
725 u8 rf_antenna_option; /* 0xc9 */
726 u8 res4[6];
727 u8 vid; /* 0xd0 */
728 u8 res5[1];
729 u8 pid; /* 0xd2 */
730 u8 res6[1];
731 u8 usb_optional_function;
732 u8 res7[2];
733 u8 mac_addr[ETH_ALEN]; /* 0xd7 */
734 u8 res8[2];
735 u8 vendor_name[7];
736 u8 res9[2];
737 u8 device_name[0x0b]; /* 0xe8 */
738 u8 res10[2];
739 u8 serial[0x0b]; /* 0xf5 */
740 u8 res11[0x30];
741 u8 unknown[0x0d]; /* 0x130 */
742 u8 res12[0xc3];
743};
744
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400745struct rtl8xxxu_reg8val {
746 u16 reg;
747 u8 val;
748};
749
750struct rtl8xxxu_reg32val {
751 u16 reg;
752 u32 val;
753};
754
755struct rtl8xxxu_rfregval {
756 u8 reg;
757 u32 val;
758};
759
760enum rtl8xxxu_rfpath {
761 RF_A = 0,
762 RF_B = 1,
763};
764
765struct rtl8xxxu_rfregs {
766 u16 hssiparm1;
767 u16 hssiparm2;
768 u16 lssiparm;
769 u16 hspiread;
770 u16 lssiread;
771 u16 rf_sw_ctrl;
772};
773
774#define H2C_MAX_MBOX 4
775#define H2C_EXT BIT(7)
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400776#define H2C_JOIN_BSS_DISCONNECT 0
777#define H2C_JOIN_BSS_CONNECT 1
Jes Sorensend940c242016-02-29 17:04:22 -0500778
779/*
780 * H2C (firmware) commands differ between the older generation chips
781 * 8188[cr]u, 819[12]cu, and 8723au, and the more recent chips 8723bu,
782 * 8192[de]u, 8192eu, and 8812.
783 */
784enum h2c_cmd_8723a {
785 H2C_SET_POWER_MODE = 1,
786 H2C_JOIN_BSS_REPORT = 2,
787 H2C_SET_RSSI = 5,
788 H2C_SET_RATE_MASK = (6 | H2C_EXT),
789};
790
791enum h2c_cmd_8723b {
792 /*
793 * Common Class: 000
794 */
795 H2C_8723B_RSVD_PAGE = 0x00,
796 H2C_8723B_MEDIA_STATUS_RPT = 0x01,
797 H2C_8723B_SCAN_ENABLE = 0x02,
798 H2C_8723B_KEEP_ALIVE = 0x03,
799 H2C_8723B_DISCON_DECISION = 0x04,
800 H2C_8723B_PSD_OFFLOAD = 0x05,
801 H2C_8723B_AP_OFFLOAD = 0x08,
802 H2C_8723B_BCN_RSVDPAGE = 0x09,
803 H2C_8723B_PROBERSP_RSVDPAGE = 0x0A,
804 H2C_8723B_FCS_RSVDPAGE = 0x10,
805 H2C_8723B_FCS_INFO = 0x11,
806 H2C_8723B_AP_WOW_GPIO_CTRL = 0x13,
807
808 /*
809 * PoweSave Class: 001
810 */
811 H2C_8723B_SET_PWR_MODE = 0x20,
812 H2C_8723B_PS_TUNING_PARA = 0x21,
813 H2C_8723B_PS_TUNING_PARA2 = 0x22,
814 H2C_8723B_P2P_LPS_PARAM = 0x23,
815 H2C_8723B_P2P_PS_OFFLOAD = 0x24,
816 H2C_8723B_PS_SCAN_ENABLE = 0x25,
817 H2C_8723B_SAP_PS_ = 0x26,
818 H2C_8723B_INACTIVE_PS_ = 0x27,
819 H2C_8723B_FWLPS_IN_IPS_ = 0x28,
820
821 /*
822 * Dynamic Mechanism Class: 010
823 */
824 H2C_8723B_MACID_CFG = 0x40,
825 H2C_8723B_TXBF = 0x41,
826 H2C_8723B_RSSI_SETTING = 0x42,
827 H2C_8723B_AP_REQ_TXRPT = 0x43,
828 H2C_8723B_INIT_RATE_COLLECT = 0x44,
829
830 /*
831 * BT Class: 011
832 */
833 H2C_8723B_B_TYPE_TDMA = 0x60,
834 H2C_8723B_BT_INFO = 0x61,
835 H2C_8723B_FORCE_BT_TXPWR = 0x62,
836 H2C_8723B_BT_IGNORE_WLANACT = 0x63,
837 H2C_8723B_DAC_SWING_VALUE = 0x64,
838 H2C_8723B_ANT_SEL_RSV = 0x65,
839 H2C_8723B_WL_OPMODE = 0x66,
840 H2C_8723B_BT_MP_OPER = 0x67,
841 H2C_8723B_BT_CONTROL = 0x68,
842 H2C_8723B_BT_WIFI_CTRL = 0x69,
Jes Sorensenf37e9222016-02-29 17:04:41 -0500843 H2C_8723B_BT_FW_PATCH = 0x6a,
844 H2C_8723B_BT_WLAN_CALIBRATION = 0x6d,
845 H2C_8723B_BT_GRANT = 0x6e,
Jes Sorensend940c242016-02-29 17:04:22 -0500846
847 /*
848 * WOWLAN Class: 100
849 */
850 H2C_8723B_WOWLAN = 0x80,
851 H2C_8723B_REMOTE_WAKE_CTRL = 0x81,
852 H2C_8723B_AOAC_GLOBAL_INFO = 0x82,
853 H2C_8723B_AOAC_RSVD_PAGE = 0x83,
854 H2C_8723B_AOAC_RSVD_PAGE2 = 0x84,
855 H2C_8723B_D0_SCAN_OFFLOAD_CTRL = 0x85,
856 H2C_8723B_D0_SCAN_OFFLOAD_INFO = 0x86,
857 H2C_8723B_CHNL_SWITCH_OFFLOAD = 0x87,
858
859 H2C_8723B_RESET_TSF = 0xC0,
860};
861
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400862
863struct h2c_cmd {
864 union {
865 struct {
866 u8 cmd;
Jes Sorensened35d092016-02-29 17:04:19 -0500867 u8 data[7];
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400868 } __packed cmd;
869 struct {
870 __le32 data;
871 __le16 ext;
872 } __packed raw;
873 struct {
Jes Sorensened35d092016-02-29 17:04:19 -0500874 __le32 data;
875 __le32 ext;
876 } __packed raw_wide;
877 struct {
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400878 u8 cmd;
879 u8 data;
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400880 } __packed joinbss;
881 struct {
882 u8 cmd;
883 __le16 mask_hi;
884 u8 arg;
885 __le16 mask_lo;
886 } __packed ramask;
Jes Sorensenc7a5a192016-02-29 17:04:30 -0500887 struct {
888 u8 cmd;
Jes Sorensen3ca7b322016-02-29 17:04:43 -0500889 u8 data1;
890 u8 data2;
891 u8 data3;
892 u8 data4;
893 u8 data5;
894 } __packed b_type_dma;
895 struct {
896 u8 cmd;
Jes Sorensen6b9eae02016-02-29 17:04:50 -0500897 u8 data;
898 } __packed bt_info;
899 struct {
900 u8 cmd;
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500901 u8 operreq;
902 u8 opcode;
903 u8 data;
904 u8 addr;
905 } __packed bt_mp_oper;
906 struct {
907 u8 cmd;
Jes Sorensenc7a5a192016-02-29 17:04:30 -0500908 u8 data;
909 } __packed bt_wlan_calibration;
Jes Sorensenf37e9222016-02-29 17:04:41 -0500910 struct {
911 u8 cmd;
Jes Sorensen7297f492016-02-29 17:04:44 -0500912 u8 data;
913 } __packed ignore_wlan;
914 struct {
915 u8 cmd;
Jes Sorensenf37e9222016-02-29 17:04:41 -0500916 u8 ant_inverse;
917 u8 int_switch_type;
918 } __packed ant_sel_rsv;
919 struct {
920 u8 cmd;
921 u8 data;
922 } __packed bt_grant;
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400923 };
924};
925
Jes Sorensenb2b43b72016-02-29 17:04:48 -0500926enum c2h_evt_8723b {
927 C2H_8723B_DEBUG = 0,
928 C2H_8723B_TSF = 1,
929 C2H_8723B_AP_RPT_RSP = 2,
930 C2H_8723B_CCX_TX_RPT = 3,
931 C2H_8723B_BT_RSSI = 4,
932 C2H_8723B_BT_OP_MODE = 5,
933 C2H_8723B_EXT_RA_RPT = 6,
934 C2H_8723B_BT_INFO = 9,
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500935 C2H_8723B_HW_INFO_EXCH = 0x0a,
936 C2H_8723B_BT_MP_INFO = 0x0b,
Jes Sorensenb2b43b72016-02-29 17:04:48 -0500937 C2H_8723B_FW_DEBUG = 0xff,
938};
939
940enum bt_info_src_8723b {
941 BT_INFO_SRC_8723B_WIFI_FW = 0x0,
942 BT_INFO_SRC_8723B_BT_RSP = 0x1,
943 BT_INFO_SRC_8723B_BT_ACTIVE_SEND = 0x2,
944};
945
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500946enum bt_mp_oper_opcode_8723b {
947 BT_MP_OP_GET_BT_VERSION = 0x00,
948 BT_MP_OP_RESET = 0x01,
949 BT_MP_OP_TEST_CTRL = 0x02,
950 BT_MP_OP_SET_BT_MODE = 0x03,
951 BT_MP_OP_SET_CHNL_TX_GAIN = 0x04,
952 BT_MP_OP_SET_PKT_TYPE_LEN = 0x05,
953 BT_MP_OP_SET_PKT_CNT_L_PL_TYPE = 0x06,
954 BT_MP_OP_SET_PKT_CNT_H_PKT_INTV = 0x07,
955 BT_MP_OP_SET_PKT_HEADER = 0x08,
956 BT_MP_OP_SET_WHITENCOEFF = 0x09,
957 BT_MP_OP_SET_BD_ADDR_L = 0x0a,
958 BT_MP_OP_SET_BD_ADDR_H = 0x0b,
959 BT_MP_OP_WRITE_REG_ADDR = 0x0c,
960 BT_MP_OP_WRITE_REG_VALUE = 0x0d,
961 BT_MP_OP_GET_BT_STATUS = 0x0e,
962 BT_MP_OP_GET_BD_ADDR_L = 0x0f,
963 BT_MP_OP_GET_BD_ADDR_H = 0x10,
964 BT_MP_OP_READ_REG = 0x11,
965 BT_MP_OP_SET_TARGET_BD_ADDR_L = 0x12,
966 BT_MP_OP_SET_TARGET_BD_ADDR_H = 0x13,
967 BT_MP_OP_SET_TX_POWER_CALIBRATION = 0x14,
968 BT_MP_OP_GET_RX_PKT_CNT_L = 0x15,
969 BT_MP_OP_GET_RX_PKT_CNT_H = 0x16,
970 BT_MP_OP_GET_RX_ERROR_BITS_L = 0x17,
971 BT_MP_OP_GET_RX_ERROR_BITS_H = 0x18,
972 BT_MP_OP_GET_RSSI = 0x19,
973 BT_MP_OP_GET_CFO_HDR_QUALITY_L = 0x1a,
974 BT_MP_OP_GET_CFO_HDR_QUALITY_H = 0x1b,
975 BT_MP_OP_GET_TARGET_BD_ADDR_L = 0x1c,
976 BT_MP_OP_GET_TARGET_BD_ADDR_H = 0x1d,
977 BT_MP_OP_GET_AFH_MAP_L = 0x1e,
978 BT_MP_OP_GET_AFH_MAP_M = 0x1f,
979 BT_MP_OP_GET_AFH_MAP_H = 0x20,
980 BT_MP_OP_GET_AFH_STATUS = 0x21,
981 BT_MP_OP_SET_TRACKING_INTERVAL = 0x22,
982 BT_MP_OP_SET_THERMAL_METER = 0x23,
983 BT_MP_OP_ENABLE_CFO_TRACKING = 0x24,
984};
985
Jes Sorensenb2b43b72016-02-29 17:04:48 -0500986struct rtl8723bu_c2h {
987 u8 id;
988 u8 seq;
989 union {
990 struct {
991 u8 payload[0];
992 } __packed raw;
993 struct {
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500994 u8 ext_id;
995 u8 status:4;
996 u8 retlen:4;
997 u8 opcode_ver:4;
998 u8 req_num:4;
999 u8 payload[2];
1000 } __packed bt_mp_info;
1001 struct {
Jes Sorensenb2b43b72016-02-29 17:04:48 -05001002 u8 response_source:4;
1003 u8 dummy0_0:4;
1004
1005 u8 bt_info;
1006
1007 u8 retry_count:4;
1008 u8 dummy2_0:1;
1009 u8 bt_page:1;
1010 u8 tx_rx_mask:1;
1011 u8 dummy2_2:1;
1012
1013 u8 rssi;
1014
1015 u8 basic_rate:1;
1016 u8 bt_has_reset:1;
1017 u8 dummy4_1:1;;
1018 u8 ignore_wlan:1;
1019 u8 auto_report:1;
1020 u8 dummy4_2:3;
1021
1022 u8 a4;
1023 u8 a5;
1024 } __packed bt_info;
1025 };
1026};
1027
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001028struct rtl8xxxu_fileops;
1029
1030struct rtl8xxxu_priv {
1031 struct ieee80211_hw *hw;
1032 struct usb_device *udev;
1033 struct rtl8xxxu_fileops *fops;
1034
1035 spinlock_t tx_urb_lock;
1036 struct list_head tx_urb_free_list;
1037 int tx_urb_free_count;
1038 bool tx_stopped;
1039
1040 spinlock_t rx_urb_lock;
1041 struct list_head rx_urb_pending_list;
1042 int rx_urb_pending_count;
1043 bool shutdown;
1044 struct work_struct rx_urb_wq;
1045
1046 u8 mac_addr[ETH_ALEN];
1047 char chip_name[8];
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001048 char chip_vendor[8];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001049 u8 cck_tx_power_index_A[3]; /* 0x10 */
1050 u8 cck_tx_power_index_B[3];
1051 u8 ht40_1s_tx_power_index_A[3]; /* 0x16 */
1052 u8 ht40_1s_tx_power_index_B[3];
1053 /*
1054 * The following entries are half-bytes split as:
1055 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
1056 */
1057 struct rtl8723au_idx ht40_2s_tx_power_index_diff[3];
1058 struct rtl8723au_idx ht20_tx_power_index_diff[3];
1059 struct rtl8723au_idx ofdm_tx_power_index_diff[3];
1060 struct rtl8723au_idx ht40_max_power_offset[3];
1061 struct rtl8723au_idx ht20_max_power_offset[3];
1062 u32 chip_cut:4;
1063 u32 rom_rev:4;
Jakub Sitnicki38451992016-02-03 13:39:49 -05001064 u32 is_multi_func:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001065 u32 has_wifi:1;
1066 u32 has_bluetooth:1;
1067 u32 enable_bluetooth:1;
1068 u32 has_gps:1;
1069 u32 hi_pa:1;
1070 u32 vendor_umc:1;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001071 u32 vendor_smic:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001072 u32 has_polarity_ctrl:1;
1073 u32 has_eeprom:1;
1074 u32 boot_eeprom:1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05001075 u32 usb_interrupts:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001076 u32 ep_tx_high_queue:1;
1077 u32 ep_tx_normal_queue:1;
1078 u32 ep_tx_low_queue:1;
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05001079 u32 has_xtalk:1;
1080 u8 xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001081 unsigned int pipe_interrupt;
1082 unsigned int pipe_in;
1083 unsigned int pipe_out[TXDESC_QUEUE_MAX];
1084 u8 out_ep[RTL8XXXU_OUT_ENDPOINTS];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001085 u8 ep_tx_count;
1086 u8 rf_paths;
1087 u8 rx_paths;
1088 u8 tx_paths;
1089 u32 rf_mode_ag[2];
1090 u32 rege94;
1091 u32 rege9c;
1092 u32 regeb4;
1093 u32 regebc;
1094 int next_mbox;
1095 int nr_out_eps;
1096
1097 struct mutex h2c_mutex;
1098
1099 struct usb_anchor rx_anchor;
1100 struct usb_anchor tx_anchor;
1101 struct usb_anchor int_anchor;
1102 struct rtl8xxxu_firmware_header *fw_data;
1103 size_t fw_size;
1104 struct mutex usb_buf_mutex;
1105 union {
1106 __le32 val32;
1107 __le16 val16;
1108 u8 val8;
1109 } usb_buf;
1110 union {
Jes Sorensen3307d842016-02-29 17:03:59 -05001111 u8 raw[EFUSE_MAP_LEN];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001112 struct rtl8723au_efuse efuse8723;
Jes Sorensen3c836d62016-02-29 17:04:11 -05001113 struct rtl8723bu_efuse efuse8723bu;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001114 struct rtl8192cu_efuse efuse8192;
Jes Sorensen3307d842016-02-29 17:03:59 -05001115 struct rtl8192eu_efuse efuse8192eu;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001116 } efuse_wifi;
1117 u32 adda_backup[RTL8XXXU_ADDA_REGS];
1118 u32 mac_backup[RTL8XXXU_MAC_REGS];
1119 u32 bb_backup[RTL8XXXU_BB_REGS];
1120 u32 bb_recovery_backup[RTL8XXXU_BB_REGS];
1121 u32 rtlchip;
1122 u8 pi_enabled:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001123 u8 int_buf[USB_INTR_CONTENT_LENGTH];
1124};
1125
1126struct rtl8xxxu_rx_urb {
1127 struct urb urb;
1128 struct ieee80211_hw *hw;
1129 struct list_head list;
1130};
1131
1132struct rtl8xxxu_tx_urb {
1133 struct urb urb;
1134 struct ieee80211_hw *hw;
1135 struct list_head list;
1136};
1137
1138struct rtl8xxxu_fileops {
1139 int (*parse_efuse) (struct rtl8xxxu_priv *priv);
1140 int (*load_firmware) (struct rtl8xxxu_priv *priv);
1141 int (*power_on) (struct rtl8xxxu_priv *priv);
Jes Sorensen74b99be2016-02-29 17:04:04 -05001142 int (*llt_init) (struct rtl8xxxu_priv *priv, u8 last_tx_page);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05001143 void (*phy_init_antenna_selection) (struct rtl8xxxu_priv *priv);
Jes Sorensene1547c52016-02-29 17:04:35 -05001144 void (*phy_iq_calibrate) (struct rtl8xxxu_priv *priv);
Jes Sorensenc3f95062016-02-29 17:04:40 -05001145 void (*config_channel) (struct ieee80211_hw *hw);
Jes Sorensenf37e9222016-02-29 17:04:41 -05001146 void (*init_bt) (struct rtl8xxxu_priv *priv);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05001147 int (*parse_rx_desc) (struct rtl8xxxu_priv *priv, struct sk_buff *skb,
1148 struct ieee80211_rx_status *rx_status);
Jes Sorensen3e88ca42016-02-29 17:05:08 -05001149 void (*init_aggregation) (struct rtl8xxxu_priv *priv);
Jes Sorensen9c79bf92016-02-29 17:05:10 -05001150 void (*init_statistics) (struct rtl8xxxu_priv *priv);
Jes Sorensendb08de92016-02-29 17:05:17 -05001151 void (*enable_rf) (struct rtl8xxxu_priv *priv);
Jes Sorensene796dab2016-02-29 17:05:19 -05001152 void (*set_tx_power) (struct rtl8xxxu_priv *priv, int channel,
1153 bool ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001154 int writeN_block_size;
Jes Sorensened35d092016-02-29 17:04:19 -05001155 u16 mbox_ext_reg;
1156 char mbox_ext_width;
Jes Sorensen0d698de2016-02-29 17:04:36 -05001157 char has_s0s1;
Jes Sorensen8634af52016-02-29 17:04:33 -05001158 u32 adda_1t_init;
1159 u32 adda_1t_path_on;
1160 u32 adda_2t_path_on_a;
1161 u32 adda_2t_path_on_b;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001162};