blob: c6583cfa58359b91295d8dd64243ba4c1e2f0367 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/* arch/arm/mach-s3c2410/include/mach/regs-gpio.h
2 *
Ben Dookse02f8662009-11-13 22:54:13 +00003 * Copyright (c) 2003-2004 Simtec Electronics <linux@simtec.co.uk>
4 * http://www.simtec.co.uk/products/SWLINUX/
Russell Kinga09e64f2008-08-05 16:14:15 +01005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * S3C2410 GPIO register definitions
11*/
12
13
14#ifndef __ASM_ARCH_REGS_GPIO_H
Adrian Bunk66bfa2f2008-08-10 15:25:55 +010015#define __ASM_ARCH_REGS_GPIO_H
Russell Kinga09e64f2008-08-05 16:14:15 +010016
Ben Dooks1635ca42010-05-17 14:53:48 +090017#define S3C24XX_MISCCR S3C24XX_GPIOREG2(0x80)
Russell Kinga09e64f2008-08-05 16:14:15 +010018
Russell Kinga09e64f2008-08-05 16:14:15 +010019/* general configuration options */
20
21#define S3C2410_GPIO_LEAVE (0xFFFFFFFF)
22#define S3C2410_GPIO_INPUT (0xFFFFFFF0) /* not available on A */
23#define S3C2410_GPIO_OUTPUT (0xFFFFFFF1)
24#define S3C2410_GPIO_IRQ (0xFFFFFFF2) /* not available for all */
25#define S3C2410_GPIO_SFN2 (0xFFFFFFF2) /* bank A => addr/cs/nand */
26#define S3C2410_GPIO_SFN3 (0xFFFFFFF3) /* not available on A */
27
28/* register address for the GPIO registers.
29 * S3C24XX_GPIOREG2 is for the second set of registers in the
30 * GPIO which move between s3c2410 and s3c2412 type systems */
31
32#define S3C2410_GPIOREG(x) ((x) + S3C24XX_VA_GPIO)
33#define S3C24XX_GPIOREG2(x) ((x) + S3C24XX_VA_GPIO2)
34
35
36/* configure GPIO ports A..G */
37
38/* port A - S3C2410: 22bits, zero in bit X makes pin X output
Russell Kinga09e64f2008-08-05 16:14:15 +010039 * 1 makes port special function, this is default
40*/
41#define S3C2410_GPACON S3C2410_GPIOREG(0x00)
42#define S3C2410_GPADAT S3C2410_GPIOREG(0x04)
43
Russell Kinga09e64f2008-08-05 16:14:15 +010044#define S3C2410_GPA0_ADDR0 (1<<0)
Russell Kinga09e64f2008-08-05 16:14:15 +010045#define S3C2410_GPA1_ADDR16 (1<<1)
Russell Kinga09e64f2008-08-05 16:14:15 +010046#define S3C2410_GPA2_ADDR17 (1<<2)
Russell Kinga09e64f2008-08-05 16:14:15 +010047#define S3C2410_GPA3_ADDR18 (1<<3)
Russell Kinga09e64f2008-08-05 16:14:15 +010048#define S3C2410_GPA4_ADDR19 (1<<4)
Russell Kinga09e64f2008-08-05 16:14:15 +010049#define S3C2410_GPA5_ADDR20 (1<<5)
Russell Kinga09e64f2008-08-05 16:14:15 +010050#define S3C2410_GPA6_ADDR21 (1<<6)
Russell Kinga09e64f2008-08-05 16:14:15 +010051#define S3C2410_GPA7_ADDR22 (1<<7)
Russell Kinga09e64f2008-08-05 16:14:15 +010052#define S3C2410_GPA8_ADDR23 (1<<8)
Russell Kinga09e64f2008-08-05 16:14:15 +010053#define S3C2410_GPA9_ADDR24 (1<<9)
Russell Kinga09e64f2008-08-05 16:14:15 +010054#define S3C2410_GPA10_ADDR25 (1<<10)
Russell Kinga09e64f2008-08-05 16:14:15 +010055#define S3C2410_GPA11_ADDR26 (1<<11)
Russell Kinga09e64f2008-08-05 16:14:15 +010056#define S3C2410_GPA12_nGCS1 (1<<12)
Russell Kinga09e64f2008-08-05 16:14:15 +010057#define S3C2410_GPA13_nGCS2 (1<<13)
Russell Kinga09e64f2008-08-05 16:14:15 +010058#define S3C2410_GPA14_nGCS3 (1<<14)
Russell Kinga09e64f2008-08-05 16:14:15 +010059#define S3C2410_GPA15_nGCS4 (1<<15)
Russell Kinga09e64f2008-08-05 16:14:15 +010060#define S3C2410_GPA16_nGCS5 (1<<16)
Russell Kinga09e64f2008-08-05 16:14:15 +010061#define S3C2410_GPA17_CLE (1<<17)
Russell Kinga09e64f2008-08-05 16:14:15 +010062#define S3C2410_GPA18_ALE (1<<18)
Russell Kinga09e64f2008-08-05 16:14:15 +010063#define S3C2410_GPA19_nFWE (1<<19)
Russell Kinga09e64f2008-08-05 16:14:15 +010064#define S3C2410_GPA20_nFRE (1<<20)
Russell Kinga09e64f2008-08-05 16:14:15 +010065#define S3C2410_GPA21_nRSTOUT (1<<21)
Russell Kinga09e64f2008-08-05 16:14:15 +010066#define S3C2410_GPA22_nFCE (1<<22)
67
68/* 0x08 and 0x0c are reserved on S3C2410 */
69
70/* S3C2410:
71 * GPB is 10 IO pins, each configured by 2 bits each in GPBCON.
72 * 00 = input, 01 = output, 10=special function, 11=reserved
73
Russell Kinga09e64f2008-08-05 16:14:15 +010074 * bit 0,1 = pin 0, 2,3= pin 1...
75 *
76 * CPBUP = pull up resistor control, 1=disabled, 0=enabled
77*/
78
79#define S3C2410_GPBCON S3C2410_GPIOREG(0x10)
80#define S3C2410_GPBDAT S3C2410_GPIOREG(0x14)
81#define S3C2410_GPBUP S3C2410_GPIOREG(0x18)
82
Russell Kinga09e64f2008-08-05 16:14:15 +010083/* no i/o pin in port b can have value 3 (unless it is a s3c2443) ! */
84
Russell Kinga09e64f2008-08-05 16:14:15 +010085#define S3C2410_GPB0_TOUT0 (0x02 << 0)
Russell Kinga09e64f2008-08-05 16:14:15 +010086
Russell Kinga09e64f2008-08-05 16:14:15 +010087#define S3C2410_GPB1_TOUT1 (0x02 << 2)
Russell Kinga09e64f2008-08-05 16:14:15 +010088
Russell Kinga09e64f2008-08-05 16:14:15 +010089#define S3C2410_GPB2_TOUT2 (0x02 << 4)
Russell Kinga09e64f2008-08-05 16:14:15 +010090
Russell Kinga09e64f2008-08-05 16:14:15 +010091#define S3C2410_GPB3_TOUT3 (0x02 << 6)
Russell Kinga09e64f2008-08-05 16:14:15 +010092
Russell Kinga09e64f2008-08-05 16:14:15 +010093#define S3C2410_GPB4_TCLK0 (0x02 << 8)
Russell Kinga09e64f2008-08-05 16:14:15 +010094#define S3C2410_GPB4_MASK (0x03 << 8)
Russell Kinga09e64f2008-08-05 16:14:15 +010095
Russell Kinga09e64f2008-08-05 16:14:15 +010096#define S3C2410_GPB5_nXBACK (0x02 << 10)
97#define S3C2443_GPB5_XBACK (0x03 << 10)
Russell Kinga09e64f2008-08-05 16:14:15 +010098
Russell Kinga09e64f2008-08-05 16:14:15 +010099#define S3C2410_GPB6_nXBREQ (0x02 << 12)
100#define S3C2443_GPB6_XBREQ (0x03 << 12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100101
Russell Kinga09e64f2008-08-05 16:14:15 +0100102#define S3C2410_GPB7_nXDACK1 (0x02 << 14)
103#define S3C2443_GPB7_XDACK1 (0x03 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100104
Russell Kinga09e64f2008-08-05 16:14:15 +0100105#define S3C2410_GPB8_nXDREQ1 (0x02 << 16)
Russell Kinga09e64f2008-08-05 16:14:15 +0100106
Russell Kinga09e64f2008-08-05 16:14:15 +0100107#define S3C2410_GPB9_nXDACK0 (0x02 << 18)
108#define S3C2443_GPB9_XDACK0 (0x03 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100109
Russell Kinga09e64f2008-08-05 16:14:15 +0100110#define S3C2410_GPB10_nXDRE0 (0x02 << 20)
111#define S3C2443_GPB10_XDREQ0 (0x03 << 20)
Russell Kinga09e64f2008-08-05 16:14:15 +0100112
113#define S3C2410_GPB_PUPDIS(x) (1<<(x))
114
115/* Port C consits of 16 GPIO/Special function
116 *
117 * almost identical setup to port b, but the special functions are mostly
118 * to do with the video system's sync/etc.
119*/
120
121#define S3C2410_GPCCON S3C2410_GPIOREG(0x20)
122#define S3C2410_GPCDAT S3C2410_GPIOREG(0x24)
123#define S3C2410_GPCUP S3C2410_GPIOREG(0x28)
Russell Kinga09e64f2008-08-05 16:14:15 +0100124#define S3C2410_GPC0_LEND (0x02 << 0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100125#define S3C2410_GPC1_VCLK (0x02 << 2)
Russell Kinga09e64f2008-08-05 16:14:15 +0100126#define S3C2410_GPC2_VLINE (0x02 << 4)
Russell Kinga09e64f2008-08-05 16:14:15 +0100127#define S3C2410_GPC3_VFRAME (0x02 << 6)
Russell Kinga09e64f2008-08-05 16:14:15 +0100128#define S3C2410_GPC4_VM (0x02 << 8)
Russell Kinga09e64f2008-08-05 16:14:15 +0100129#define S3C2410_GPC5_LCDVF0 (0x02 << 10)
Russell Kinga09e64f2008-08-05 16:14:15 +0100130#define S3C2410_GPC6_LCDVF1 (0x02 << 12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100131#define S3C2410_GPC7_LCDVF2 (0x02 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100132#define S3C2410_GPC8_VD0 (0x02 << 16)
Russell Kinga09e64f2008-08-05 16:14:15 +0100133#define S3C2410_GPC9_VD1 (0x02 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100134#define S3C2410_GPC10_VD2 (0x02 << 20)
Russell Kinga09e64f2008-08-05 16:14:15 +0100135#define S3C2410_GPC11_VD3 (0x02 << 22)
Russell Kinga09e64f2008-08-05 16:14:15 +0100136#define S3C2410_GPC12_VD4 (0x02 << 24)
Russell Kinga09e64f2008-08-05 16:14:15 +0100137#define S3C2410_GPC13_VD5 (0x02 << 26)
Russell Kinga09e64f2008-08-05 16:14:15 +0100138#define S3C2410_GPC14_VD6 (0x02 << 28)
Russell Kinga09e64f2008-08-05 16:14:15 +0100139#define S3C2410_GPC15_VD7 (0x02 << 30)
Russell Kinga09e64f2008-08-05 16:14:15 +0100140#define S3C2410_GPC_PUPDIS(x) (1<<(x))
141
142/*
143 * S3C2410: Port D consists of 16 GPIO/Special function
144 *
145 * almost identical setup to port b, but the special functions are mostly
146 * to do with the video system's data.
147 *
Russell Kinga09e64f2008-08-05 16:14:15 +0100148 * almost identical setup to port c
149*/
150
151#define S3C2410_GPDCON S3C2410_GPIOREG(0x30)
152#define S3C2410_GPDDAT S3C2410_GPIOREG(0x34)
153#define S3C2410_GPDUP S3C2410_GPIOREG(0x38)
154
Russell Kinga09e64f2008-08-05 16:14:15 +0100155#define S3C2410_GPD0_VD8 (0x02 << 0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100156#define S3C2442_GPD0_nSPICS1 (0x03 << 0)
157
Russell Kinga09e64f2008-08-05 16:14:15 +0100158#define S3C2410_GPD1_VD9 (0x02 << 2)
Russell Kinga09e64f2008-08-05 16:14:15 +0100159#define S3C2442_GPD1_SPICLK1 (0x03 << 2)
160
Russell Kinga09e64f2008-08-05 16:14:15 +0100161#define S3C2410_GPD2_VD10 (0x02 << 4)
Russell Kinga09e64f2008-08-05 16:14:15 +0100162
Russell Kinga09e64f2008-08-05 16:14:15 +0100163#define S3C2410_GPD3_VD11 (0x02 << 6)
Russell Kinga09e64f2008-08-05 16:14:15 +0100164
Russell Kinga09e64f2008-08-05 16:14:15 +0100165#define S3C2410_GPD4_VD12 (0x02 << 8)
Russell Kinga09e64f2008-08-05 16:14:15 +0100166
Russell Kinga09e64f2008-08-05 16:14:15 +0100167#define S3C2410_GPD5_VD13 (0x02 << 10)
Russell Kinga09e64f2008-08-05 16:14:15 +0100168
Russell Kinga09e64f2008-08-05 16:14:15 +0100169#define S3C2410_GPD6_VD14 (0x02 << 12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100170
Russell Kinga09e64f2008-08-05 16:14:15 +0100171#define S3C2410_GPD7_VD15 (0x02 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100172
Russell Kinga09e64f2008-08-05 16:14:15 +0100173#define S3C2410_GPD8_VD16 (0x02 << 16)
Ben Dooksa2c195f2009-08-03 17:26:50 +0100174#define S3C2440_GPD8_SPIMISO1 (0x03 << 16)
Russell Kinga09e64f2008-08-05 16:14:15 +0100175
Russell Kinga09e64f2008-08-05 16:14:15 +0100176#define S3C2410_GPD9_VD17 (0x02 << 18)
Ben Dooksa2c195f2009-08-03 17:26:50 +0100177#define S3C2440_GPD9_SPIMOSI1 (0x03 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100178
Russell Kinga09e64f2008-08-05 16:14:15 +0100179#define S3C2410_GPD10_VD18 (0x02 << 20)
Ben Dooksa2c195f2009-08-03 17:26:50 +0100180#define S3C2440_GPD10_SPICLK1 (0x03 << 20)
Russell Kinga09e64f2008-08-05 16:14:15 +0100181
Russell Kinga09e64f2008-08-05 16:14:15 +0100182#define S3C2410_GPD11_VD19 (0x02 << 22)
183
Russell Kinga09e64f2008-08-05 16:14:15 +0100184#define S3C2410_GPD12_VD20 (0x02 << 24)
185
Russell Kinga09e64f2008-08-05 16:14:15 +0100186#define S3C2410_GPD13_VD21 (0x02 << 26)
187
Russell Kinga09e64f2008-08-05 16:14:15 +0100188#define S3C2410_GPD14_VD22 (0x02 << 28)
189#define S3C2410_GPD14_nSS1 (0x03 << 28)
190
Russell Kinga09e64f2008-08-05 16:14:15 +0100191#define S3C2410_GPD15_VD23 (0x02 << 30)
192#define S3C2410_GPD15_nSS0 (0x03 << 30)
193
194#define S3C2410_GPD_PUPDIS(x) (1<<(x))
195
196/* S3C2410:
197 * Port E consists of 16 GPIO/Special function
198 *
199 * again, the same as port B, but dealing with I2S, SDI, and
200 * more miscellaneous functions
201 *
Russell Kinga09e64f2008-08-05 16:14:15 +0100202 * GPIO / interrupt inputs
203*/
204
205#define S3C2410_GPECON S3C2410_GPIOREG(0x40)
206#define S3C2410_GPEDAT S3C2410_GPIOREG(0x44)
207#define S3C2410_GPEUP S3C2410_GPIOREG(0x48)
208
Russell Kinga09e64f2008-08-05 16:14:15 +0100209#define S3C2410_GPE0_I2SLRCK (0x02 << 0)
210#define S3C2443_GPE0_AC_nRESET (0x03 << 0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100211#define S3C2410_GPE0_MASK (0x03 << 0)
212
Russell Kinga09e64f2008-08-05 16:14:15 +0100213#define S3C2410_GPE1_I2SSCLK (0x02 << 2)
214#define S3C2443_GPE1_AC_SYNC (0x03 << 2)
Russell Kinga09e64f2008-08-05 16:14:15 +0100215#define S3C2410_GPE1_MASK (0x03 << 2)
216
Russell Kinga09e64f2008-08-05 16:14:15 +0100217#define S3C2410_GPE2_CDCLK (0x02 << 4)
218#define S3C2443_GPE2_AC_BITCLK (0x03 << 4)
Russell Kinga09e64f2008-08-05 16:14:15 +0100219
Russell Kinga09e64f2008-08-05 16:14:15 +0100220#define S3C2410_GPE3_I2SSDI (0x02 << 6)
221#define S3C2443_GPE3_AC_SDI (0x03 << 6)
Russell Kinga09e64f2008-08-05 16:14:15 +0100222#define S3C2410_GPE3_nSS0 (0x03 << 6)
223#define S3C2410_GPE3_MASK (0x03 << 6)
224
Russell Kinga09e64f2008-08-05 16:14:15 +0100225#define S3C2410_GPE4_I2SSDO (0x02 << 8)
226#define S3C2443_GPE4_AC_SDO (0x03 << 8)
Russell Kinga09e64f2008-08-05 16:14:15 +0100227#define S3C2410_GPE4_I2SSDI (0x03 << 8)
228#define S3C2410_GPE4_MASK (0x03 << 8)
229
Russell Kinga09e64f2008-08-05 16:14:15 +0100230#define S3C2410_GPE5_SDCLK (0x02 << 10)
231#define S3C2443_GPE5_SD1_CLK (0x02 << 10)
Jassi Brarbc449e52010-02-12 10:38:52 +0000232#define S3C2443_GPE5_AC_BITCLK (0x03 << 10)
Russell Kinga09e64f2008-08-05 16:14:15 +0100233
Russell Kinga09e64f2008-08-05 16:14:15 +0100234#define S3C2410_GPE6_SDCMD (0x02 << 12)
235#define S3C2443_GPE6_SD1_CMD (0x02 << 12)
Jassi Brarbc449e52010-02-12 10:38:52 +0000236#define S3C2443_GPE6_AC_SDI (0x03 << 12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100237
Russell Kinga09e64f2008-08-05 16:14:15 +0100238#define S3C2410_GPE7_SDDAT0 (0x02 << 14)
239#define S3C2443_GPE5_SD1_DAT0 (0x02 << 14)
Jassi Brarbc449e52010-02-12 10:38:52 +0000240#define S3C2443_GPE7_AC_SDO (0x03 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100241
Russell Kinga09e64f2008-08-05 16:14:15 +0100242#define S3C2410_GPE8_SDDAT1 (0x02 << 16)
243#define S3C2443_GPE8_SD1_DAT1 (0x02 << 16)
Jassi Brarbc449e52010-02-12 10:38:52 +0000244#define S3C2443_GPE8_AC_SYNC (0x03 << 16)
Russell Kinga09e64f2008-08-05 16:14:15 +0100245
Russell Kinga09e64f2008-08-05 16:14:15 +0100246#define S3C2410_GPE9_SDDAT2 (0x02 << 18)
247#define S3C2443_GPE9_SD1_DAT2 (0x02 << 18)
Jassi Brarbc449e52010-02-12 10:38:52 +0000248#define S3C2443_GPE9_AC_nRESET (0x03 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100249
Russell Kinga09e64f2008-08-05 16:14:15 +0100250#define S3C2410_GPE10_SDDAT3 (0x02 << 20)
251#define S3C2443_GPE10_SD1_DAT3 (0x02 << 20)
Russell Kinga09e64f2008-08-05 16:14:15 +0100252
Russell Kinga09e64f2008-08-05 16:14:15 +0100253#define S3C2410_GPE11_SPIMISO0 (0x02 << 22)
Russell Kinga09e64f2008-08-05 16:14:15 +0100254
Russell Kinga09e64f2008-08-05 16:14:15 +0100255#define S3C2410_GPE12_SPIMOSI0 (0x02 << 24)
256
Russell Kinga09e64f2008-08-05 16:14:15 +0100257#define S3C2410_GPE13_SPICLK0 (0x02 << 26)
258
Russell Kinga09e64f2008-08-05 16:14:15 +0100259#define S3C2410_GPE14_IICSCL (0x02 << 28)
260#define S3C2410_GPE14_MASK (0x03 << 28)
261
Russell Kinga09e64f2008-08-05 16:14:15 +0100262#define S3C2410_GPE15_IICSDA (0x02 << 30)
263#define S3C2410_GPE15_MASK (0x03 << 30)
264
265#define S3C2440_GPE0_ACSYNC (0x03 << 0)
266#define S3C2440_GPE1_ACBITCLK (0x03 << 2)
267#define S3C2440_GPE2_ACRESET (0x03 << 4)
268#define S3C2440_GPE3_ACIN (0x03 << 6)
269#define S3C2440_GPE4_ACOUT (0x03 << 8)
270
271#define S3C2410_GPE_PUPDIS(x) (1<<(x))
272
273/* S3C2410:
274 * Port F consists of 8 GPIO/Special function
275 *
276 * GPIO / interrupt inputs
277 *
278 * GPFCON has 2 bits for each of the input pins on port F
279 * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 undefined
280 *
281 * pull up works like all other ports.
282 *
Russell Kinga09e64f2008-08-05 16:14:15 +0100283 * GPIO/serial/misc pins
284*/
285
286#define S3C2410_GPFCON S3C2410_GPIOREG(0x50)
287#define S3C2410_GPFDAT S3C2410_GPIOREG(0x54)
288#define S3C2410_GPFUP S3C2410_GPIOREG(0x58)
289
Russell Kinga09e64f2008-08-05 16:14:15 +0100290#define S3C2410_GPF0_EINT0 (0x02 << 0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100291#define S3C2410_GPF1_EINT1 (0x02 << 2)
Russell Kinga09e64f2008-08-05 16:14:15 +0100292#define S3C2410_GPF2_EINT2 (0x02 << 4)
Russell Kinga09e64f2008-08-05 16:14:15 +0100293#define S3C2410_GPF3_EINT3 (0x02 << 6)
Russell Kinga09e64f2008-08-05 16:14:15 +0100294#define S3C2410_GPF4_EINT4 (0x02 << 8)
Russell Kinga09e64f2008-08-05 16:14:15 +0100295#define S3C2410_GPF5_EINT5 (0x02 << 10)
Russell Kinga09e64f2008-08-05 16:14:15 +0100296#define S3C2410_GPF6_EINT6 (0x02 << 12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100297#define S3C2410_GPF7_EINT7 (0x02 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100298#define S3C2410_GPF_PUPDIS(x) (1<<(x))
299
300/* S3C2410:
301 * Port G consists of 8 GPIO/IRQ/Special function
302 *
Sylwester Nawrocki353ba372012-07-13 18:05:29 +0900303 * GPGCON has 2 bits for each of the input pins on port G
Russell Kinga09e64f2008-08-05 16:14:15 +0100304 * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
305 *
306 * pull up works like all other ports.
Russell Kinga09e64f2008-08-05 16:14:15 +0100307*/
308
309#define S3C2410_GPGCON S3C2410_GPIOREG(0x60)
310#define S3C2410_GPGDAT S3C2410_GPIOREG(0x64)
311#define S3C2410_GPGUP S3C2410_GPIOREG(0x68)
312
Russell Kinga09e64f2008-08-05 16:14:15 +0100313#define S3C2410_GPG0_EINT8 (0x02 << 0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100314
Russell Kinga09e64f2008-08-05 16:14:15 +0100315#define S3C2410_GPG1_EINT9 (0x02 << 2)
Russell Kinga09e64f2008-08-05 16:14:15 +0100316
Russell Kinga09e64f2008-08-05 16:14:15 +0100317#define S3C2410_GPG2_EINT10 (0x02 << 4)
318#define S3C2410_GPG2_nSS0 (0x03 << 4)
Russell Kinga09e64f2008-08-05 16:14:15 +0100319
Russell Kinga09e64f2008-08-05 16:14:15 +0100320#define S3C2410_GPG3_EINT11 (0x02 << 6)
321#define S3C2410_GPG3_nSS1 (0x03 << 6)
Russell Kinga09e64f2008-08-05 16:14:15 +0100322
Russell Kinga09e64f2008-08-05 16:14:15 +0100323#define S3C2410_GPG4_EINT12 (0x02 << 8)
Russell Kinga09e64f2008-08-05 16:14:15 +0100324#define S3C2410_GPG4_LCDPWREN (0x03 << 8)
325#define S3C2443_GPG4_LCDPWRDN (0x03 << 8)
326
Russell Kinga09e64f2008-08-05 16:14:15 +0100327#define S3C2410_GPG5_EINT13 (0x02 << 10)
Russell Kinga09e64f2008-08-05 16:14:15 +0100328#define S3C2410_GPG5_SPIMISO1 (0x03 << 10) /* not s3c2443 */
329
Russell Kinga09e64f2008-08-05 16:14:15 +0100330#define S3C2410_GPG6_EINT14 (0x02 << 12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100331#define S3C2410_GPG6_SPIMOSI1 (0x03 << 12)
332
Russell Kinga09e64f2008-08-05 16:14:15 +0100333#define S3C2410_GPG7_EINT15 (0x02 << 14)
334#define S3C2410_GPG7_SPICLK1 (0x03 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100335
Russell Kinga09e64f2008-08-05 16:14:15 +0100336#define S3C2410_GPG8_EINT16 (0x02 << 16)
Russell Kinga09e64f2008-08-05 16:14:15 +0100337
Russell Kinga09e64f2008-08-05 16:14:15 +0100338#define S3C2410_GPG9_EINT17 (0x02 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100339
Russell Kinga09e64f2008-08-05 16:14:15 +0100340#define S3C2410_GPG10_EINT18 (0x02 << 20)
341
Russell Kinga09e64f2008-08-05 16:14:15 +0100342#define S3C2410_GPG11_EINT19 (0x02 << 22)
343#define S3C2410_GPG11_TCLK1 (0x03 << 22)
344#define S3C2443_GPG11_CF_nIREQ (0x03 << 22)
345
Russell Kinga09e64f2008-08-05 16:14:15 +0100346#define S3C2410_GPG12_EINT20 (0x02 << 24)
347#define S3C2410_GPG12_XMON (0x03 << 24)
348#define S3C2442_GPG12_nSPICS0 (0x03 << 24)
349#define S3C2443_GPG12_nINPACK (0x03 << 24)
350
Russell Kinga09e64f2008-08-05 16:14:15 +0100351#define S3C2410_GPG13_EINT21 (0x02 << 26)
352#define S3C2410_GPG13_nXPON (0x03 << 26)
353#define S3C2443_GPG13_CF_nREG (0x03 << 26)
354
Russell Kinga09e64f2008-08-05 16:14:15 +0100355#define S3C2410_GPG14_EINT22 (0x02 << 28)
356#define S3C2410_GPG14_YMON (0x03 << 28)
357#define S3C2443_GPG14_CF_RESET (0x03 << 28)
358
Russell Kinga09e64f2008-08-05 16:14:15 +0100359#define S3C2410_GPG15_EINT23 (0x02 << 30)
360#define S3C2410_GPG15_nYPON (0x03 << 30)
361#define S3C2443_GPG15_CF_PWR (0x03 << 30)
362
363#define S3C2410_GPG_PUPDIS(x) (1<<(x))
364
365/* Port H consists of11 GPIO/serial/Misc pins
366 *
Sylwester Nawrocki353ba372012-07-13 18:05:29 +0900367 * GPHCON has 2 bits for each of the input pins on port H
Russell Kinga09e64f2008-08-05 16:14:15 +0100368 * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
369 *
370 * pull up works like all other ports.
371*/
372
373#define S3C2410_GPHCON S3C2410_GPIOREG(0x70)
374#define S3C2410_GPHDAT S3C2410_GPIOREG(0x74)
375#define S3C2410_GPHUP S3C2410_GPIOREG(0x78)
376
Russell Kinga09e64f2008-08-05 16:14:15 +0100377#define S3C2410_GPH0_nCTS0 (0x02 << 0)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300378#define S3C2416_GPH0_TXD0 (0x02 << 0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100379
Russell Kinga09e64f2008-08-05 16:14:15 +0100380#define S3C2410_GPH1_nRTS0 (0x02 << 2)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300381#define S3C2416_GPH1_RXD0 (0x02 << 2)
Russell Kinga09e64f2008-08-05 16:14:15 +0100382
Russell Kinga09e64f2008-08-05 16:14:15 +0100383#define S3C2410_GPH2_TXD0 (0x02 << 4)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300384#define S3C2416_GPH2_TXD1 (0x02 << 4)
Russell Kinga09e64f2008-08-05 16:14:15 +0100385
Russell Kinga09e64f2008-08-05 16:14:15 +0100386#define S3C2410_GPH3_RXD0 (0x02 << 6)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300387#define S3C2416_GPH3_RXD1 (0x02 << 6)
Russell Kinga09e64f2008-08-05 16:14:15 +0100388
Russell Kinga09e64f2008-08-05 16:14:15 +0100389#define S3C2410_GPH4_TXD1 (0x02 << 8)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300390#define S3C2416_GPH4_TXD2 (0x02 << 8)
Russell Kinga09e64f2008-08-05 16:14:15 +0100391
Russell Kinga09e64f2008-08-05 16:14:15 +0100392#define S3C2410_GPH5_RXD1 (0x02 << 10)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300393#define S3C2416_GPH5_RXD2 (0x02 << 10)
Russell Kinga09e64f2008-08-05 16:14:15 +0100394
Russell Kinga09e64f2008-08-05 16:14:15 +0100395#define S3C2410_GPH6_TXD2 (0x02 << 12)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300396#define S3C2416_GPH6_TXD3 (0x02 << 12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100397#define S3C2410_GPH6_nRTS1 (0x03 << 12)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300398#define S3C2416_GPH6_nRTS2 (0x03 << 12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100399
Russell Kinga09e64f2008-08-05 16:14:15 +0100400#define S3C2410_GPH7_RXD2 (0x02 << 14)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300401#define S3C2416_GPH7_RXD3 (0x02 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100402#define S3C2410_GPH7_nCTS1 (0x03 << 14)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300403#define S3C2416_GPH7_nCTS2 (0x03 << 14)
Russell Kinga09e64f2008-08-05 16:14:15 +0100404
Russell Kinga09e64f2008-08-05 16:14:15 +0100405#define S3C2410_GPH8_UCLK (0x02 << 16)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300406#define S3C2416_GPH8_nCTS0 (0x02 << 16)
Russell Kinga09e64f2008-08-05 16:14:15 +0100407
Russell Kinga09e64f2008-08-05 16:14:15 +0100408#define S3C2410_GPH9_CLKOUT0 (0x02 << 18)
409#define S3C2442_GPH9_nSPICS0 (0x03 << 18)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300410#define S3C2416_GPH9_nRTS0 (0x02 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100411
Russell Kinga09e64f2008-08-05 16:14:15 +0100412#define S3C2410_GPH10_CLKOUT1 (0x02 << 20)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300413#define S3C2416_GPH10_nCTS1 (0x02 << 20)
414
415#define S3C2416_GPH11_nRTS1 (0x02 << 22)
416
417#define S3C2416_GPH12_EXTUARTCLK (0x02 << 24)
418
419#define S3C2416_GPH13_CLKOUT0 (0x02 << 26)
420
421#define S3C2416_GPH14_CLKOUT1 (0x02 << 28)
Russell Kinga09e64f2008-08-05 16:14:15 +0100422
423/* The S3C2412 and S3C2413 move the GPJ register set to after
424 * GPH, which means all registers after 0x80 are now offset by 0x10
425 * for the 2412/2413 from the 2410/2440/2442
426*/
427
Sylwester Nawrocki353ba372012-07-13 18:05:29 +0900428/*
429 * Port J consists of 13 GPIO/Camera pins. GPJCON has 2 bits
430 * for each of the pins on port J.
431 * 00 - input, 01 output, 10 - camera
432 *
433 * Pull up works like all other ports.
434 */
435
436#define S3C2413_GPJCON S3C2410_GPIOREG(0x80)
437#define S3C2413_GPJDAT S3C2410_GPIOREG(0x84)
438#define S3C2413_GPJUP S3C2410_GPIOREG(0x88)
439#define S3C2413_GPJSLPCON S3C2410_GPIOREG(0x8C)
440
Ben Dooks7ced5ea2010-05-03 17:19:49 +0900441/* S3C2443 and above */
442#define S3C2440_GPJCON S3C2410_GPIOREG(0xD0)
443#define S3C2440_GPJDAT S3C2410_GPIOREG(0xD4)
444#define S3C2440_GPJUP S3C2410_GPIOREG(0xD8)
445
446#define S3C2443_GPKCON S3C2410_GPIOREG(0xE0)
447#define S3C2443_GPKDAT S3C2410_GPIOREG(0xE4)
448#define S3C2443_GPKUP S3C2410_GPIOREG(0xE8)
449
450#define S3C2443_GPLCON S3C2410_GPIOREG(0xF0)
451#define S3C2443_GPLDAT S3C2410_GPIOREG(0xF4)
452#define S3C2443_GPLUP S3C2410_GPIOREG(0xF8)
453
454#define S3C2443_GPMCON S3C2410_GPIOREG(0x100)
455#define S3C2443_GPMDAT S3C2410_GPIOREG(0x104)
456#define S3C2443_GPMUP S3C2410_GPIOREG(0x108)
457
Russell Kinga09e64f2008-08-05 16:14:15 +0100458/* miscellaneous control */
Russell Kinga09e64f2008-08-05 16:14:15 +0100459#define S3C2410_MISCCR S3C2410_GPIOREG(0x80)
Russell Kinga09e64f2008-08-05 16:14:15 +0100460
461/* see clock.h for dclk definitions */
462
463/* pullup control on databus */
464#define S3C2410_MISCCR_SPUCR_HEN (0<<0)
465#define S3C2410_MISCCR_SPUCR_HDIS (1<<0)
466#define S3C2410_MISCCR_SPUCR_LEN (0<<1)
467#define S3C2410_MISCCR_SPUCR_LDIS (1<<1)
468
Russell Kinga09e64f2008-08-05 16:14:15 +0100469#define S3C2410_MISCCR_USBDEV (0<<3)
470#define S3C2410_MISCCR_USBHOST (1<<3)
471
472#define S3C2410_MISCCR_CLK0_MPLL (0<<4)
473#define S3C2410_MISCCR_CLK0_UPLL (1<<4)
474#define S3C2410_MISCCR_CLK0_FCLK (2<<4)
475#define S3C2410_MISCCR_CLK0_HCLK (3<<4)
476#define S3C2410_MISCCR_CLK0_PCLK (4<<4)
477#define S3C2410_MISCCR_CLK0_DCLK0 (5<<4)
478#define S3C2410_MISCCR_CLK0_MASK (7<<4)
479
480#define S3C2412_MISCCR_CLK0_RTC (2<<4)
481
482#define S3C2410_MISCCR_CLK1_MPLL (0<<8)
483#define S3C2410_MISCCR_CLK1_UPLL (1<<8)
484#define S3C2410_MISCCR_CLK1_FCLK (2<<8)
485#define S3C2410_MISCCR_CLK1_HCLK (3<<8)
486#define S3C2410_MISCCR_CLK1_PCLK (4<<8)
487#define S3C2410_MISCCR_CLK1_DCLK1 (5<<8)
488#define S3C2410_MISCCR_CLK1_MASK (7<<8)
489
490#define S3C2412_MISCCR_CLK1_CLKsrc (0<<8)
491
492#define S3C2410_MISCCR_USBSUSPND0 (1<<12)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300493#define S3C2416_MISCCR_SEL_SUSPND (1<<12)
Russell Kinga09e64f2008-08-05 16:14:15 +0100494#define S3C2410_MISCCR_USBSUSPND1 (1<<13)
495
496#define S3C2410_MISCCR_nRSTCON (1<<16)
497
498#define S3C2410_MISCCR_nEN_SCLK0 (1<<17)
499#define S3C2410_MISCCR_nEN_SCLK1 (1<<18)
500#define S3C2410_MISCCR_nEN_SCLKE (1<<19) /* not 2412 */
501#define S3C2410_MISCCR_SDSLEEP (7<<17)
502
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300503#define S3C2416_MISCCR_FLT_I2C (1<<24)
504#define S3C2416_MISCCR_HSSPI_EN2 (1<<31)
505
Russell Kinga09e64f2008-08-05 16:14:15 +0100506/* external interrupt control... */
507/* S3C2410_EXTINT0 -> irq sense control for EINT0..EINT7
508 * S3C2410_EXTINT1 -> irq sense control for EINT8..EINT15
509 * S3C2410_EXTINT2 -> irq sense control for EINT16..EINT23
510 *
511 * note S3C2410_EXTINT2 has filtering options for EINT16..EINT23
512 *
513 * Samsung datasheet p9-25
514*/
Russell Kinga09e64f2008-08-05 16:14:15 +0100515#define S3C2410_EXTINT0 S3C2410_GPIOREG(0x88)
516#define S3C2410_EXTINT1 S3C2410_GPIOREG(0x8C)
517#define S3C2410_EXTINT2 S3C2410_GPIOREG(0x90)
518
519#define S3C24XX_EXTINT0 S3C24XX_GPIOREG2(0x88)
520#define S3C24XX_EXTINT1 S3C24XX_GPIOREG2(0x8C)
521#define S3C24XX_EXTINT2 S3C24XX_GPIOREG2(0x90)
522
Russell Kinga09e64f2008-08-05 16:14:15 +0100523/* interrupt filtering conrrol for EINT16..EINT23 */
524#define S3C2410_EINFLT0 S3C2410_GPIOREG(0x94)
525#define S3C2410_EINFLT1 S3C2410_GPIOREG(0x98)
526#define S3C2410_EINFLT2 S3C2410_GPIOREG(0x9C)
527#define S3C2410_EINFLT3 S3C2410_GPIOREG(0xA0)
528
529#define S3C24XX_EINFLT0 S3C24XX_GPIOREG2(0x94)
530#define S3C24XX_EINFLT1 S3C24XX_GPIOREG2(0x98)
531#define S3C24XX_EINFLT2 S3C24XX_GPIOREG2(0x9C)
532#define S3C24XX_EINFLT3 S3C24XX_GPIOREG2(0xA0)
533
534/* values for interrupt filtering */
535#define S3C2410_EINTFLT_PCLK (0x00)
536#define S3C2410_EINTFLT_EXTCLK (1<<7)
537#define S3C2410_EINTFLT_WIDTHMSK(x) ((x) & 0x3f)
538
539/* removed EINTxxxx defs from here, not meant for this */
540
541/* GSTATUS have miscellaneous information in them
542 *
543 * These move between s3c2410 and s3c2412 style systems.
544 */
545
546#define S3C2410_GSTATUS0 S3C2410_GPIOREG(0x0AC)
547#define S3C2410_GSTATUS1 S3C2410_GPIOREG(0x0B0)
548#define S3C2410_GSTATUS2 S3C2410_GPIOREG(0x0B4)
549#define S3C2410_GSTATUS3 S3C2410_GPIOREG(0x0B8)
550#define S3C2410_GSTATUS4 S3C2410_GPIOREG(0x0BC)
551
552#define S3C2412_GSTATUS0 S3C2410_GPIOREG(0x0BC)
553#define S3C2412_GSTATUS1 S3C2410_GPIOREG(0x0C0)
554#define S3C2412_GSTATUS2 S3C2410_GPIOREG(0x0C4)
555#define S3C2412_GSTATUS3 S3C2410_GPIOREG(0x0C8)
556#define S3C2412_GSTATUS4 S3C2410_GPIOREG(0x0CC)
557
558#define S3C24XX_GSTATUS0 S3C24XX_GPIOREG2(0x0AC)
559#define S3C24XX_GSTATUS1 S3C24XX_GPIOREG2(0x0B0)
560#define S3C24XX_GSTATUS2 S3C24XX_GPIOREG2(0x0B4)
561#define S3C24XX_GSTATUS3 S3C24XX_GPIOREG2(0x0B8)
562#define S3C24XX_GSTATUS4 S3C24XX_GPIOREG2(0x0BC)
563
564#define S3C2410_GSTATUS0_nWAIT (1<<3)
565#define S3C2410_GSTATUS0_NCON (1<<2)
566#define S3C2410_GSTATUS0_RnB (1<<1)
567#define S3C2410_GSTATUS0_nBATTFLT (1<<0)
568
569#define S3C2410_GSTATUS1_IDMASK (0xffff0000)
570#define S3C2410_GSTATUS1_2410 (0x32410000)
571#define S3C2410_GSTATUS1_2412 (0x32412001)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300572#define S3C2410_GSTATUS1_2416 (0x32416003)
Russell Kinga09e64f2008-08-05 16:14:15 +0100573#define S3C2410_GSTATUS1_2440 (0x32440000)
574#define S3C2410_GSTATUS1_2442 (0x32440aaa)
Yauhen Kharuzhy7cfdee92009-08-19 16:31:03 +0300575/* some 2416 CPUs report this value also */
576#define S3C2410_GSTATUS1_2450 (0x32450003)
Russell Kinga09e64f2008-08-05 16:14:15 +0100577
578#define S3C2410_GSTATUS2_WTRESET (1<<2)
579#define S3C2410_GSTATUS2_OFFRESET (1<<1)
580#define S3C2410_GSTATUS2_PONRESET (1<<0)
581
Russell Kinga09e64f2008-08-05 16:14:15 +0100582/* 2412/2413 sleep configuration registers */
583
584#define S3C2412_GPBSLPCON S3C2410_GPIOREG(0x1C)
585#define S3C2412_GPCSLPCON S3C2410_GPIOREG(0x2C)
586#define S3C2412_GPDSLPCON S3C2410_GPIOREG(0x3C)
587#define S3C2412_GPFSLPCON S3C2410_GPIOREG(0x5C)
588#define S3C2412_GPGSLPCON S3C2410_GPIOREG(0x6C)
589#define S3C2412_GPHSLPCON S3C2410_GPIOREG(0x7C)
590
591/* definitions for each pin bit */
592#define S3C2412_GPIO_SLPCON_LOW ( 0x00 )
593#define S3C2412_GPIO_SLPCON_HIGH ( 0x01 )
594#define S3C2412_GPIO_SLPCON_IN ( 0x02 )
595#define S3C2412_GPIO_SLPCON_PULL ( 0x03 )
596
597#define S3C2412_SLPCON_LOW(x) ( 0x00 << ((x) * 2))
598#define S3C2412_SLPCON_HIGH(x) ( 0x01 << ((x) * 2))
599#define S3C2412_SLPCON_IN(x) ( 0x02 << ((x) * 2))
600#define S3C2412_SLPCON_PULL(x) ( 0x03 << ((x) * 2))
601#define S3C2412_SLPCON_EINT(x) ( 0x02 << ((x) * 2)) /* only IRQ pins */
602#define S3C2412_SLPCON_MASK(x) ( 0x03 << ((x) * 2))
603
604#define S3C2412_SLPCON_ALL_LOW (0x0)
605#define S3C2412_SLPCON_ALL_HIGH (0x11111111 | 0x44444444)
606#define S3C2412_SLPCON_ALL_IN (0x22222222 | 0x88888888)
607#define S3C2412_SLPCON_ALL_PULL (0x33333333)
608
609#endif /* __ASM_ARCH_REGS_GPIO_H */
610