blob: d239223279aa36e4a5387a8ce8d9d8d9f9ae3b88 [file] [log] [blame]
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +00001/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
15/****** Takeover interface ********/
16
17/* PAPR H-Call used to querty the HAL existence and/or instanciate
18 * it from within pHyp (tech preview only).
19 *
20 * This is exclusively used in prom_init.c
21 */
22
23#ifndef __ASSEMBLY__
24
25struct opal_takeover_args {
26 u64 k_image; /* r4 */
27 u64 k_size; /* r5 */
28 u64 k_entry; /* r6 */
29 u64 k_entry2; /* r7 */
30 u64 hal_addr; /* r8 */
31 u64 rd_image; /* r9 */
32 u64 rd_size; /* r10 */
33 u64 rd_loc; /* r11 */
34};
35
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053036/*
37 * SG entry
38 *
39 * WARNING: The current implementation requires each entry
40 * to represent a block that is 4k aligned *and* each block
41 * size except the last one in the list to be as well.
42 */
43struct opal_sg_entry {
44 void *data;
45 long length;
46};
47
48/* sg list */
49struct opal_sg_list {
50 unsigned long num_entries;
51 struct opal_sg_list *next;
52 struct opal_sg_entry entry[];
53};
54
55/* We calculate number of sg entries based on PAGE_SIZE */
56#define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
57
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000058extern long opal_query_takeover(u64 *hal_size, u64 *hal_align);
59
60extern long opal_do_takeover(struct opal_takeover_args *args);
61
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000062struct rtas_args;
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000063extern int opal_enter_rtas(struct rtas_args *args,
64 unsigned long data,
65 unsigned long entry);
66
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000067#endif /* __ASSEMBLY__ */
68
69/****** OPAL APIs ******/
70
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000071/* Return codes */
72#define OPAL_SUCCESS 0
73#define OPAL_PARAMETER -1
74#define OPAL_BUSY -2
75#define OPAL_PARTIAL -3
76#define OPAL_CONSTRAINED -4
77#define OPAL_CLOSED -5
78#define OPAL_HARDWARE -6
79#define OPAL_UNSUPPORTED -7
80#define OPAL_PERMISSION -8
81#define OPAL_NO_MEM -9
82#define OPAL_RESOURCE -10
83#define OPAL_INTERNAL_ERROR -11
84#define OPAL_BUSY_EVENT -12
85#define OPAL_HARDWARE_FROZEN -13
Neelesh Gupta8d724822014-03-07 11:00:24 +053086#define OPAL_WRONG_STATE -14
87#define OPAL_ASYNC_COMPLETION -15
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000088
89/* API Tokens (in r0) */
90#define OPAL_CONSOLE_WRITE 1
91#define OPAL_CONSOLE_READ 2
92#define OPAL_RTC_READ 3
93#define OPAL_RTC_WRITE 4
94#define OPAL_CEC_POWER_DOWN 5
95#define OPAL_CEC_REBOOT 6
96#define OPAL_READ_NVRAM 7
97#define OPAL_WRITE_NVRAM 8
98#define OPAL_HANDLE_INTERRUPT 9
99#define OPAL_POLL_EVENTS 10
100#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
101#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
102#define OPAL_PCI_CONFIG_READ_BYTE 13
103#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
104#define OPAL_PCI_CONFIG_READ_WORD 15
105#define OPAL_PCI_CONFIG_WRITE_BYTE 16
106#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
107#define OPAL_PCI_CONFIG_WRITE_WORD 18
108#define OPAL_SET_XIVE 19
109#define OPAL_GET_XIVE 20
110#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
111#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
112#define OPAL_PCI_EEH_FREEZE_STATUS 23
113#define OPAL_PCI_SHPC 24
114#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
115#define OPAL_PCI_EEH_FREEZE_CLEAR 26
116#define OPAL_PCI_PHB_MMIO_ENABLE 27
117#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
118#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
119#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
120#define OPAL_PCI_SET_PE 31
121#define OPAL_PCI_SET_PELTV 32
122#define OPAL_PCI_SET_MVE 33
123#define OPAL_PCI_SET_MVE_ENABLE 34
124#define OPAL_PCI_GET_XIVE_REISSUE 35
125#define OPAL_PCI_SET_XIVE_REISSUE 36
126#define OPAL_PCI_SET_XIVE_PE 37
127#define OPAL_GET_XIVE_SOURCE 38
128#define OPAL_GET_MSI_32 39
129#define OPAL_GET_MSI_64 40
130#define OPAL_START_CPU 41
131#define OPAL_QUERY_CPU_STATUS 42
132#define OPAL_WRITE_OPPANEL 43
133#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
134#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
135#define OPAL_PCI_RESET 49
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000136#define OPAL_PCI_GET_HUB_DIAG_DATA 50
137#define OPAL_PCI_GET_PHB_DIAG_DATA 51
138#define OPAL_PCI_FENCE_PHB 52
139#define OPAL_PCI_REINIT 53
140#define OPAL_PCI_MASK_PE_ERROR 54
141#define OPAL_SET_SLOT_LED_STATUS 55
142#define OPAL_GET_EPOW_STATUS 56
143#define OPAL_SET_SYSTEM_ATTENTION_LED 57
Gavin Shan23773232013-06-20 13:21:05 +0800144#define OPAL_RESERVED1 58
145#define OPAL_RESERVED2 59
146#define OPAL_PCI_NEXT_ERROR 60
147#define OPAL_PCI_EEH_FREEZE_STATUS2 61
148#define OPAL_PCI_POLL 62
Gavin Shan137436c2013-04-25 19:20:59 +0000149#define OPAL_PCI_MSI_EOI 63
Gavin Shan23773232013-06-20 13:21:05 +0800150#define OPAL_PCI_GET_PHB_DIAG_DATA2 64
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000151#define OPAL_XSCOM_READ 65
152#define OPAL_XSCOM_WRITE 66
153#define OPAL_LPC_READ 67
154#define OPAL_LPC_WRITE 68
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000155#define OPAL_RETURN_CPU 69
Stewart Smith774fea12014-02-28 11:58:32 +1100156#define OPAL_ELOG_READ 71
157#define OPAL_ELOG_WRITE 72
158#define OPAL_ELOG_ACK 73
159#define OPAL_ELOG_RESEND 74
160#define OPAL_ELOG_SIZE 75
Vasant Hegde50bd6152013-10-24 16:04:58 +0530161#define OPAL_FLASH_VALIDATE 76
162#define OPAL_FLASH_MANAGE 77
163#define OPAL_FLASH_UPDATE 78
Stewart Smithc7e64b92014-03-03 10:25:42 +1100164#define OPAL_DUMP_INIT 81
165#define OPAL_DUMP_INFO 82
166#define OPAL_DUMP_READ 83
167#define OPAL_DUMP_ACK 84
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530168#define OPAL_GET_MSG 85
169#define OPAL_CHECK_ASYNC_COMPLETION 86
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100170#define OPAL_SYNC_HOST_REBOOT 87
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530171#define OPAL_GET_PARAM 89
172#define OPAL_SET_PARAM 90
173#define OPAL_DUMP_RESEND 91
Stewart Smithc7e64b92014-03-03 10:25:42 +1100174#define OPAL_DUMP_INFO2 94
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000175
176#ifndef __ASSEMBLY__
177
178/* Other enums */
179enum OpalVendorApiTokens {
180 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
181};
Gavin Shan23773232013-06-20 13:21:05 +0800182
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000183enum OpalFreezeState {
184 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
185 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
186 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
187 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
188 OPAL_EEH_STOPPED_RESET = 4,
189 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
190 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
191};
Gavin Shan23773232013-06-20 13:21:05 +0800192
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000193enum OpalEehFreezeActionToken {
194 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
195 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
196 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3
197};
Gavin Shan23773232013-06-20 13:21:05 +0800198
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000199enum OpalPciStatusToken {
Gavin Shan23773232013-06-20 13:21:05 +0800200 OPAL_EEH_NO_ERROR = 0,
201 OPAL_EEH_IOC_ERROR = 1,
202 OPAL_EEH_PHB_ERROR = 2,
203 OPAL_EEH_PE_ERROR = 3,
204 OPAL_EEH_PE_MMIO_ERROR = 4,
205 OPAL_EEH_PE_DMA_ERROR = 5
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000206};
Gavin Shan23773232013-06-20 13:21:05 +0800207
208enum OpalPciErrorSeverity {
209 OPAL_EEH_SEV_NO_ERROR = 0,
210 OPAL_EEH_SEV_IOC_DEAD = 1,
211 OPAL_EEH_SEV_PHB_DEAD = 2,
212 OPAL_EEH_SEV_PHB_FENCED = 3,
213 OPAL_EEH_SEV_PE_ER = 4,
214 OPAL_EEH_SEV_INF = 5
215};
216
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000217enum OpalShpcAction {
218 OPAL_SHPC_GET_LINK_STATE = 0,
219 OPAL_SHPC_GET_SLOT_STATE = 1
220};
Gavin Shan23773232013-06-20 13:21:05 +0800221
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000222enum OpalShpcLinkState {
223 OPAL_SHPC_LINK_DOWN = 0,
224 OPAL_SHPC_LINK_UP = 1
225};
Gavin Shan23773232013-06-20 13:21:05 +0800226
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000227enum OpalMmioWindowType {
228 OPAL_M32_WINDOW_TYPE = 1,
229 OPAL_M64_WINDOW_TYPE = 2,
230 OPAL_IO_WINDOW_TYPE = 3
231};
Gavin Shan23773232013-06-20 13:21:05 +0800232
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000233enum OpalShpcSlotState {
234 OPAL_SHPC_DEV_NOT_PRESENT = 0,
235 OPAL_SHPC_DEV_PRESENT = 1
236};
Gavin Shan23773232013-06-20 13:21:05 +0800237
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000238enum OpalExceptionHandler {
239 OPAL_MACHINE_CHECK_HANDLER = 1,
240 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
241 OPAL_SOFTPATCH_HANDLER = 3
242};
Gavin Shan23773232013-06-20 13:21:05 +0800243
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000244enum OpalPendingState {
Gavin Shan23773232013-06-20 13:21:05 +0800245 OPAL_EVENT_OPAL_INTERNAL = 0x1,
246 OPAL_EVENT_NVRAM = 0x2,
247 OPAL_EVENT_RTC = 0x4,
248 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
249 OPAL_EVENT_CONSOLE_INPUT = 0x10,
250 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
251 OPAL_EVENT_ERROR_LOG = 0x40,
252 OPAL_EVENT_EPOW = 0x80,
253 OPAL_EVENT_LED_STATUS = 0x100,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530254 OPAL_EVENT_PCI_ERROR = 0x200,
Stewart Smithc7e64b92014-03-03 10:25:42 +1100255 OPAL_EVENT_DUMP_AVAIL = 0x400,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530256 OPAL_EVENT_MSG_PENDING = 0x800,
257};
258
259enum OpalMessageType {
Neelesh Gupta8d724822014-03-07 11:00:24 +0530260 OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
261 * additional params function-specific
262 */
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530263 OPAL_MSG_MEM_ERR,
264 OPAL_MSG_EPOW,
265 OPAL_MSG_SHUTDOWN,
266 OPAL_MSG_TYPE_MAX,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000267};
268
269/* Machine check related definitions */
270enum OpalMCE_Version {
271 OpalMCE_V1 = 1,
272};
273
274enum OpalMCE_Severity {
275 OpalMCE_SEV_NO_ERROR = 0,
276 OpalMCE_SEV_WARNING = 1,
277 OpalMCE_SEV_ERROR_SYNC = 2,
278 OpalMCE_SEV_FATAL = 3,
279};
280
281enum OpalMCE_Disposition {
282 OpalMCE_DISPOSITION_RECOVERED = 0,
283 OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
284};
285
286enum OpalMCE_Initiator {
287 OpalMCE_INITIATOR_UNKNOWN = 0,
288 OpalMCE_INITIATOR_CPU = 1,
289};
290
291enum OpalMCE_ErrorType {
292 OpalMCE_ERROR_TYPE_UNKNOWN = 0,
293 OpalMCE_ERROR_TYPE_UE = 1,
294 OpalMCE_ERROR_TYPE_SLB = 2,
295 OpalMCE_ERROR_TYPE_ERAT = 3,
296 OpalMCE_ERROR_TYPE_TLB = 4,
297};
298
299enum OpalMCE_UeErrorType {
300 OpalMCE_UE_ERROR_INDETERMINATE = 0,
301 OpalMCE_UE_ERROR_IFETCH = 1,
302 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
303 OpalMCE_UE_ERROR_LOAD_STORE = 3,
304 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
305};
306
307enum OpalMCE_SlbErrorType {
308 OpalMCE_SLB_ERROR_INDETERMINATE = 0,
309 OpalMCE_SLB_ERROR_PARITY = 1,
310 OpalMCE_SLB_ERROR_MULTIHIT = 2,
311};
312
313enum OpalMCE_EratErrorType {
314 OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
315 OpalMCE_ERAT_ERROR_PARITY = 1,
316 OpalMCE_ERAT_ERROR_MULTIHIT = 2,
317};
318
319enum OpalMCE_TlbErrorType {
320 OpalMCE_TLB_ERROR_INDETERMINATE = 0,
321 OpalMCE_TLB_ERROR_PARITY = 1,
322 OpalMCE_TLB_ERROR_MULTIHIT = 2,
323};
324
325enum OpalThreadStatus {
326 OPAL_THREAD_INACTIVE = 0x0,
Benjamin Herrenschmidt75b93da2013-05-14 15:10:02 +1000327 OPAL_THREAD_STARTED = 0x1,
328 OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000329};
330
331enum OpalPciBusCompare {
332 OpalPciBusAny = 0, /* Any bus number match */
333 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
334 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
335 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
336 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
337 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
338 OpalPciBusAll = 7, /* Match bus number exactly */
339};
340
341enum OpalDeviceCompare {
342 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
343 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
344};
345
346enum OpalFuncCompare {
347 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
348 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
349};
350
351enum OpalPeAction {
352 OPAL_UNMAP_PE = 0,
353 OPAL_MAP_PE = 1
354};
355
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000356enum OpalPeltvAction {
357 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
358 OPAL_ADD_PE_TO_DOMAIN = 1
359};
360
361enum OpalMveEnableAction {
362 OPAL_DISABLE_MVE = 0,
363 OPAL_ENABLE_MVE = 1
364};
365
Gavin Shan9be3bec2014-01-03 17:47:13 +0800366enum OpalPciResetScope {
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000367 OPAL_PHB_COMPLETE = 1, OPAL_PCI_LINK = 2, OPAL_PHB_ERROR = 3,
368 OPAL_PCI_HOT_RESET = 4, OPAL_PCI_FUNDAMENTAL_RESET = 5,
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000369 OPAL_PCI_IODA_TABLE_RESET = 6,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000370};
371
Gavin Shan9be3bec2014-01-03 17:47:13 +0800372enum OpalPciReinitScope {
373 OPAL_REINIT_PCI_DEV = 1000
374};
375
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000376enum OpalPciResetState {
377 OPAL_DEASSERT_RESET = 0,
378 OPAL_ASSERT_RESET = 1
379};
380
381enum OpalPciMaskAction {
382 OPAL_UNMASK_ERROR_TYPE = 0,
383 OPAL_MASK_ERROR_TYPE = 1
384};
385
386enum OpalSlotLedType {
387 OPAL_SLOT_LED_ID_TYPE = 0,
388 OPAL_SLOT_LED_FAULT_TYPE = 1
389};
390
391enum OpalLedAction {
392 OPAL_TURN_OFF_LED = 0,
393 OPAL_TURN_ON_LED = 1,
394 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
395};
396
397enum OpalEpowStatus {
398 OPAL_EPOW_NONE = 0,
399 OPAL_EPOW_UPS = 1,
400 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
401 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
402};
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000403
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000404/*
405 * Address cycle types for LPC accesses. These also correspond
406 * to the content of the first cell of the "reg" property for
407 * device nodes on the LPC bus
408 */
409enum OpalLPCAddressType {
410 OPAL_LPC_MEM = 0,
411 OPAL_LPC_IO = 1,
412 OPAL_LPC_FW = 2,
413};
414
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530415/* System parameter permission */
416enum OpalSysparamPerm {
417 OPAL_SYSPARAM_READ = 0x1,
418 OPAL_SYSPARAM_WRITE = 0x2,
419 OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
420};
421
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530422struct opal_msg {
423 uint32_t msg_type;
424 uint32_t reserved;
425 uint64_t params[8];
426};
427
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000428struct opal_machine_check_event {
429 enum OpalMCE_Version version:8; /* 0x00 */
430 uint8_t in_use; /* 0x01 */
431 enum OpalMCE_Severity severity:8; /* 0x02 */
432 enum OpalMCE_Initiator initiator:8; /* 0x03 */
433 enum OpalMCE_ErrorType error_type:8; /* 0x04 */
434 enum OpalMCE_Disposition disposition:8; /* 0x05 */
435 uint8_t reserved_1[2]; /* 0x06 */
436 uint64_t gpr3; /* 0x08 */
437 uint64_t srr0; /* 0x10 */
438 uint64_t srr1; /* 0x18 */
439 union { /* 0x20 */
440 struct {
441 enum OpalMCE_UeErrorType ue_error_type:8;
442 uint8_t effective_address_provided;
443 uint8_t physical_address_provided;
444 uint8_t reserved_1[5];
445 uint64_t effective_address;
446 uint64_t physical_address;
447 uint8_t reserved_2[8];
448 } ue_error;
449
450 struct {
451 enum OpalMCE_SlbErrorType slb_error_type:8;
452 uint8_t effective_address_provided;
453 uint8_t reserved_1[6];
454 uint64_t effective_address;
455 uint8_t reserved_2[16];
456 } slb_error;
457
458 struct {
459 enum OpalMCE_EratErrorType erat_error_type:8;
460 uint8_t effective_address_provided;
461 uint8_t reserved_1[6];
462 uint64_t effective_address;
463 uint8_t reserved_2[16];
464 } erat_error;
465
466 struct {
467 enum OpalMCE_TlbErrorType tlb_error_type:8;
468 uint8_t effective_address_provided;
469 uint8_t reserved_1[6];
470 uint64_t effective_address;
471 uint8_t reserved_2[16];
472 } tlb_error;
473 } u;
474};
475
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530476/* FSP memory errors handling */
477enum OpalMemErr_Version {
478 OpalMemErr_V1 = 1,
479};
480
481enum OpalMemErrType {
482 OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
483 OPAL_MEM_ERR_TYPE_DYN_DALLOC,
484 OPAL_MEM_ERR_TYPE_SCRUB,
485};
486
487/* Memory Reilience error type */
488enum OpalMemErr_ResilErrType {
489 OPAL_MEM_RESILIENCE_CE = 0,
490 OPAL_MEM_RESILIENCE_UE,
491 OPAL_MEM_RESILIENCE_UE_SCRUB,
492};
493
494/* Dynamic Memory Deallocation type */
495enum OpalMemErr_DynErrType {
496 OPAL_MEM_DYNAMIC_DEALLOC = 0,
497};
498
499/* OpalMemoryErrorData->flags */
500#define OPAL_MEM_CORRECTED_ERROR 0x0001
501#define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
502#define OPAL_MEM_ACK_REQUIRED 0x8000
503
504struct OpalMemoryErrorData {
505 enum OpalMemErr_Version version:8; /* 0x00 */
506 enum OpalMemErrType type:8; /* 0x01 */
507 uint16_t flags; /* 0x02 */
508 uint8_t reserved_1[4]; /* 0x04 */
509
510 union {
511 /* Memory Resilience corrected/uncorrected error info */
512 struct {
513 enum OpalMemErr_ResilErrType resil_err_type:8;
514 uint8_t reserved_1[7];
515 uint64_t physical_address_start;
516 uint64_t physical_address_end;
517 } resilience;
518 /* Dynamic memory deallocation error info */
519 struct {
520 enum OpalMemErr_DynErrType dyn_err_type:8;
521 uint8_t reserved_1[7];
522 uint64_t physical_address_start;
523 uint64_t physical_address_end;
524 } dyn_dealloc;
525 } u;
526};
527
Gavin Shan23773232013-06-20 13:21:05 +0800528enum {
529 OPAL_P7IOC_DIAG_TYPE_NONE = 0,
530 OPAL_P7IOC_DIAG_TYPE_RGC = 1,
531 OPAL_P7IOC_DIAG_TYPE_BI = 2,
532 OPAL_P7IOC_DIAG_TYPE_CI = 3,
533 OPAL_P7IOC_DIAG_TYPE_MISC = 4,
534 OPAL_P7IOC_DIAG_TYPE_I2C = 5,
535 OPAL_P7IOC_DIAG_TYPE_LAST = 6
536};
537
538struct OpalIoP7IOCErrorData {
539 uint16_t type;
540
541 /* GEM */
542 uint64_t gemXfir;
543 uint64_t gemRfir;
544 uint64_t gemRirqfir;
545 uint64_t gemMask;
546 uint64_t gemRwof;
547
548 /* LEM */
549 uint64_t lemFir;
550 uint64_t lemErrMask;
551 uint64_t lemAction0;
552 uint64_t lemAction1;
553 uint64_t lemWof;
554
555 union {
556 struct OpalIoP7IOCRgcErrorData {
557 uint64_t rgcStatus; /* 3E1C10 */
558 uint64_t rgcLdcp; /* 3E1C18 */
559 }rgc;
560 struct OpalIoP7IOCBiErrorData {
561 uint64_t biLdcp0; /* 3C0100, 3C0118 */
562 uint64_t biLdcp1; /* 3C0108, 3C0120 */
563 uint64_t biLdcp2; /* 3C0110, 3C0128 */
564 uint64_t biFenceStatus; /* 3C0130, 3C0130 */
565
566 uint8_t biDownbound; /* BI Downbound or Upbound */
567 }bi;
568 struct OpalIoP7IOCCiErrorData {
569 uint64_t ciPortStatus; /* 3Dn008 */
570 uint64_t ciPortLdcp; /* 3Dn010 */
571
572 uint8_t ciPort; /* Index of CI port: 0/1 */
573 }ci;
574 };
575};
576
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000577/**
578 * This structure defines the overlay which will be used to store PHB error
579 * data upon request.
580 */
581enum {
Gavin Shan23773232013-06-20 13:21:05 +0800582 OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
583};
584
585enum {
586 OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
Gavin Shan8c6852e2013-09-06 09:00:04 +0800587 OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
Gavin Shan23773232013-06-20 13:21:05 +0800588};
589
590enum {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000591 OPAL_P7IOC_NUM_PEST_REGS = 128,
Gavin Shan8c6852e2013-09-06 09:00:04 +0800592 OPAL_PHB3_NUM_PEST_REGS = 256
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000593};
594
Gavin Shan23773232013-06-20 13:21:05 +0800595struct OpalIoPhbErrorCommon {
596 uint32_t version;
597 uint32_t ioType;
598 uint32_t len;
599};
600
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000601struct OpalIoP7IOCPhbErrorData {
Gavin Shan23773232013-06-20 13:21:05 +0800602 struct OpalIoPhbErrorCommon common;
603
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000604 uint32_t brdgCtl;
605
606 // P7IOC utl regs
607 uint32_t portStatusReg;
608 uint32_t rootCmplxStatus;
609 uint32_t busAgentStatus;
610
611 // P7IOC cfg regs
612 uint32_t deviceStatus;
613 uint32_t slotStatus;
614 uint32_t linkStatus;
615 uint32_t devCmdStatus;
616 uint32_t devSecStatus;
617
618 // cfg AER regs
619 uint32_t rootErrorStatus;
620 uint32_t uncorrErrorStatus;
621 uint32_t corrErrorStatus;
622 uint32_t tlpHdr1;
623 uint32_t tlpHdr2;
624 uint32_t tlpHdr3;
625 uint32_t tlpHdr4;
626 uint32_t sourceId;
627
628 uint32_t rsv3;
629
630 // Record data about the call to allocate a buffer.
631 uint64_t errorClass;
632 uint64_t correlator;
633
634 //P7IOC MMIO Error Regs
635 uint64_t p7iocPlssr; // n120
636 uint64_t p7iocCsr; // n110
637 uint64_t lemFir; // nC00
638 uint64_t lemErrorMask; // nC18
639 uint64_t lemWOF; // nC40
640 uint64_t phbErrorStatus; // nC80
641 uint64_t phbFirstErrorStatus; // nC88
642 uint64_t phbErrorLog0; // nCC0
643 uint64_t phbErrorLog1; // nCC8
644 uint64_t mmioErrorStatus; // nD00
645 uint64_t mmioFirstErrorStatus; // nD08
646 uint64_t mmioErrorLog0; // nD40
647 uint64_t mmioErrorLog1; // nD48
648 uint64_t dma0ErrorStatus; // nD80
649 uint64_t dma0FirstErrorStatus; // nD88
650 uint64_t dma0ErrorLog0; // nDC0
651 uint64_t dma0ErrorLog1; // nDC8
652 uint64_t dma1ErrorStatus; // nE00
653 uint64_t dma1FirstErrorStatus; // nE08
654 uint64_t dma1ErrorLog0; // nE40
655 uint64_t dma1ErrorLog1; // nE48
656 uint64_t pestA[OPAL_P7IOC_NUM_PEST_REGS];
657 uint64_t pestB[OPAL_P7IOC_NUM_PEST_REGS];
658};
659
Gavin Shan8c6852e2013-09-06 09:00:04 +0800660struct OpalIoPhb3ErrorData {
661 struct OpalIoPhbErrorCommon common;
662
663 uint32_t brdgCtl;
664
665 /* PHB3 UTL regs */
666 uint32_t portStatusReg;
667 uint32_t rootCmplxStatus;
668 uint32_t busAgentStatus;
669
670 /* PHB3 cfg regs */
671 uint32_t deviceStatus;
672 uint32_t slotStatus;
673 uint32_t linkStatus;
674 uint32_t devCmdStatus;
675 uint32_t devSecStatus;
676
677 /* cfg AER regs */
678 uint32_t rootErrorStatus;
679 uint32_t uncorrErrorStatus;
680 uint32_t corrErrorStatus;
681 uint32_t tlpHdr1;
682 uint32_t tlpHdr2;
683 uint32_t tlpHdr3;
684 uint32_t tlpHdr4;
685 uint32_t sourceId;
686
687 uint32_t rsv3;
688
689 /* Record data about the call to allocate a buffer */
690 uint64_t errorClass;
691 uint64_t correlator;
692
693 uint64_t nFir; /* 000 */
694 uint64_t nFirMask; /* 003 */
695 uint64_t nFirWOF; /* 008 */
696
697 /* PHB3 MMIO Error Regs */
698 uint64_t phbPlssr; /* 120 */
699 uint64_t phbCsr; /* 110 */
700 uint64_t lemFir; /* C00 */
701 uint64_t lemErrorMask; /* C18 */
702 uint64_t lemWOF; /* C40 */
703 uint64_t phbErrorStatus; /* C80 */
704 uint64_t phbFirstErrorStatus; /* C88 */
705 uint64_t phbErrorLog0; /* CC0 */
706 uint64_t phbErrorLog1; /* CC8 */
707 uint64_t mmioErrorStatus; /* D00 */
708 uint64_t mmioFirstErrorStatus; /* D08 */
709 uint64_t mmioErrorLog0; /* D40 */
710 uint64_t mmioErrorLog1; /* D48 */
711 uint64_t dma0ErrorStatus; /* D80 */
712 uint64_t dma0FirstErrorStatus; /* D88 */
713 uint64_t dma0ErrorLog0; /* DC0 */
714 uint64_t dma0ErrorLog1; /* DC8 */
715 uint64_t dma1ErrorStatus; /* E00 */
716 uint64_t dma1FirstErrorStatus; /* E08 */
717 uint64_t dma1ErrorLog0; /* E40 */
718 uint64_t dma1ErrorLog1; /* E48 */
719 uint64_t pestA[OPAL_PHB3_NUM_PEST_REGS];
720 uint64_t pestB[OPAL_PHB3_NUM_PEST_REGS];
721};
722
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000723typedef struct oppanel_line {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000724 const char * line;
725 uint64_t line_len;
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000726} oppanel_line_t;
727
Vasant Hegde6f68b5e2013-08-27 15:09:52 +0530728/* /sys/firmware/opal */
729extern struct kobject *opal_kobj;
730
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000731/* API functions */
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000732int64_t opal_console_write(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000733 const uint8_t *buffer);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000734int64_t opal_console_read(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000735 uint8_t *buffer);
736int64_t opal_console_write_buffer_space(int64_t term_number,
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000737 __be64 *length);
Anton Blanchard6feff6d2013-09-23 12:05:05 +1000738int64_t opal_rtc_read(__be32 *year_month_day,
739 __be64 *hour_minute_second_millisecond);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000740int64_t opal_rtc_write(uint32_t year_month_day,
741 uint64_t hour_minute_second_millisecond);
742int64_t opal_cec_power_down(uint64_t request);
743int64_t opal_cec_reboot(void);
744int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
745int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000746int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000747int64_t opal_poll_events(__be64 *outstanding_event_mask);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000748int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
749 uint64_t tce_mem_size);
750int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
751 uint64_t tce_mem_size);
752int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
753 uint64_t offset, uint8_t *data);
754int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000755 uint64_t offset, __be16 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000756int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000757 uint64_t offset, __be32 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000758int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
759 uint64_t offset, uint8_t data);
760int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
761 uint64_t offset, uint16_t data);
762int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
763 uint64_t offset, uint32_t data);
764int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000765int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000766int64_t opal_register_exception_handler(uint64_t opal_exception,
767 uint64_t handler_address,
768 uint64_t glue_cache_line);
769int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
770 uint8_t *freeze_state,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000771 __be16 *pci_error_type,
772 __be64 *phb_status);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000773int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
774 uint64_t eeh_action_token);
775int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
776
777
778
779int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
780 uint16_t window_num, uint16_t enable);
781int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
782 uint16_t window_num,
783 uint64_t starting_real_address,
784 uint64_t starting_pci_address,
785 uint16_t segment_size);
786int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
787 uint16_t window_type, uint16_t window_num,
788 uint16_t segment_num);
789int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
790 uint64_t ivt_addr, uint64_t ivt_len,
791 uint64_t reject_array_addr,
792 uint64_t peltv_addr);
793int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
794 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
795 uint8_t pe_action);
796int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
797 uint8_t state);
798int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
799int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
800 uint32_t state);
801int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
802 uint8_t *p_bit, uint8_t *q_bit);
803int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
804 uint8_t p_bit, uint8_t q_bit);
Gavin Shan137436c2013-04-25 19:20:59 +0000805int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000806int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
807 uint32_t xive_num);
808int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000809 __be32 *interrupt_source_number);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000810int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000811 uint8_t msi_range, __be32 *msi_address,
812 __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000813int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
814 uint32_t xive_num, uint8_t msi_range,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000815 __be64 *msi_address, __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000816int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
817int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
818int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
819int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
820 uint16_t tce_levels, uint64_t tce_table_addr,
821 uint64_t tce_table_size, uint64_t tce_page_size);
822int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
823 uint16_t dma_window_number, uint64_t pci_start_addr,
824 uint64_t pci_mem_size);
825int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
826
Gavin Shan23773232013-06-20 13:21:05 +0800827int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
828 uint64_t diag_buffer_len);
829int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
830 uint64_t diag_buffer_len);
831int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
832 uint64_t diag_buffer_len);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000833int64_t opal_pci_fence_phb(uint64_t phb_id);
Gavin Shan9be3bec2014-01-03 17:47:13 +0800834int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000835int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
836int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000837int64_t opal_get_epow_status(__be64 *status);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000838int64_t opal_set_system_attention_led(uint8_t led_action);
Gavin Shan23773232013-06-20 13:21:05 +0800839int64_t opal_pci_next_error(uint64_t phb_id, uint64_t *first_frozen_pe,
840 uint16_t *pci_error_type, uint16_t *severity);
841int64_t opal_pci_poll(uint64_t phb_id);
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000842int64_t opal_return_cpu(void);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000843
Benjamin Herrenschmidt2f3f38e2014-02-28 16:20:29 +1100844int64_t opal_xscom_read(uint32_t gcid, uint64_t pcb_addr, __be64 *val);
845int64_t opal_xscom_write(uint32_t gcid, uint64_t pcb_addr, uint64_t val);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000846
847int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
848 uint32_t addr, uint32_t data, uint32_t sz);
849int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
Benjamin Herrenschmidt803c2d22013-12-13 15:56:06 +1100850 uint32_t addr, __be32 *data, uint32_t sz);
Stewart Smith774fea12014-02-28 11:58:32 +1100851
852int64_t opal_read_elog(uint64_t buffer, size_t size, uint64_t log_id);
853int64_t opal_get_elog_size(uint64_t *log_id, size_t *size, uint64_t *elog_type);
854int64_t opal_write_elog(uint64_t buffer, uint64_t size, uint64_t offset);
855int64_t opal_send_ack_elog(uint64_t log_id);
856void opal_resend_pending_logs(void);
857
Vasant Hegde50bd6152013-10-24 16:04:58 +0530858int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
859int64_t opal_manage_flash(uint8_t op);
860int64_t opal_update_flash(uint64_t blk_list);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100861int64_t opal_dump_init(uint8_t dump_type);
862int64_t opal_dump_info(uint32_t *dump_id, uint32_t *dump_size);
863int64_t opal_dump_info2(uint32_t *dump_id, uint32_t *dump_size, uint32_t *dump_type);
864int64_t opal_dump_read(uint32_t dump_id, uint64_t buffer);
865int64_t opal_dump_ack(uint32_t dump_id);
866int64_t opal_dump_resend_notification(void);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000867
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530868int64_t opal_get_msg(uint64_t buffer, size_t size);
869int64_t opal_check_completion(uint64_t buffer, size_t size, uint64_t token);
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100870int64_t opal_sync_host_reboot(void);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530871int64_t opal_get_param(uint64_t token, uint32_t param_id, uint64_t buffer,
872 size_t length);
873int64_t opal_set_param(uint64_t token, uint32_t param_id, uint64_t buffer,
874 size_t length);
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530875
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000876/* Internal functions */
877extern int early_init_dt_scan_opal(unsigned long node, const char *uname, int depth, void *data);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530878extern int early_init_dt_scan_recoverable_ranges(unsigned long node,
879 const char *uname, int depth, void *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000880
881extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
882extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
883
884extern void hvc_opal_init_early(void);
885
886/* Internal functions */
887extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
888 int depth, void *data);
889
Gavin Shan1bc98de2013-06-20 18:13:22 +0800890extern int opal_notifier_register(struct notifier_block *nb);
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530891extern int opal_message_notifier_register(enum OpalMessageType msg_type,
892 struct notifier_block *nb);
Gavin Shan1bc98de2013-06-20 18:13:22 +0800893extern void opal_notifier_enable(void);
894extern void opal_notifier_disable(void);
895extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
896
Benjamin Herrenschmidtdaea1172011-09-19 17:44:59 +0000897extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
898extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
899
Neelesh Gupta8d724822014-03-07 11:00:24 +0530900extern int __opal_async_get_token(void);
901extern int opal_async_get_token_interruptible(void);
902extern int __opal_async_release_token(int token);
903extern int opal_async_release_token(int token);
904extern int opal_async_wait_response(uint64_t token, struct opal_msg *msg);
905
Benjamin Herrenschmidtdaea1172011-09-19 17:44:59 +0000906extern void hvc_opal_init_early(void);
907
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000908struct rtc_time;
909extern int opal_set_rtc_time(struct rtc_time *tm);
910extern void opal_get_rtc_time(struct rtc_time *tm);
911extern unsigned long opal_get_boot_time(void);
912extern void opal_nvram_init(void);
Vasant Hegde50bd6152013-10-24 16:04:58 +0530913extern void opal_flash_init(void);
Stewart Smith774fea12014-02-28 11:58:32 +1100914extern int opal_elog_init(void);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100915extern void opal_platform_dump_init(void);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530916extern void opal_sys_param_init(void);
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000917
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000918extern int opal_machine_check(struct pt_regs *regs);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530919extern bool opal_mce_check_early_recovery(struct pt_regs *regs);
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000920
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +1000921extern void opal_shutdown(void);
922
Benjamin Herrenschmidt3fafe9c2013-07-15 13:03:11 +1000923extern void opal_lpc_init(void);
924
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000925#endif /* __ASSEMBLY__ */
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +0000926
927#endif /* __OPAL_H */