blob: a88ad517ec5c29c31a397e5e900ae55e8393f789 [file] [log] [blame]
Matt Porter7ff71d62005-09-22 22:31:15 -07001/*
2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
3 *
4 * Copyright (c) 2000-2004 by David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#ifndef CONFIG_PCI
22#error "This file is PCI bus glue. CONFIG_PCI must be defined."
23#endif
24
25/*-------------------------------------------------------------------------*/
26
David Brownell18807522005-11-23 15:45:37 -080027/* called after powerup, by probe or system-pm "wakeup" */
28static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
29{
30 u32 temp;
31 int retval;
David Brownell18807522005-11-23 15:45:37 -080032
33 /* optional debug port, normally in the first BAR */
34 temp = pci_find_capability(pdev, 0x0a);
35 if (temp) {
36 pci_read_config_dword(pdev, temp, &temp);
37 temp >>= 16;
38 if ((temp & (3 << 13)) == (1 << 13)) {
39 temp &= 0x1fff;
40 ehci->debug = ehci_to_hcd(ehci)->regs + temp;
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110041 temp = ehci_readl(ehci, &ehci->debug->control);
David Brownell18807522005-11-23 15:45:37 -080042 ehci_info(ehci, "debug port %d%s\n",
43 HCS_DEBUG_PORT(ehci->hcs_params),
44 (temp & DBGP_ENABLED)
45 ? " IN USE"
46 : "");
47 if (!(temp & DBGP_ENABLED))
48 ehci->debug = NULL;
49 }
50 }
51
David Brownell401feaf2006-01-24 07:15:30 -080052 /* we expect static quirk code to handle the "extended capabilities"
53 * (currently just BIOS handoff) allowed starting with EHCI 0.96
54 */
David Brownell18807522005-11-23 15:45:37 -080055
56 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
57 retval = pci_set_mwi(pdev);
58 if (!retval)
59 ehci_dbg(ehci, "MWI active\n");
60
David Brownell18807522005-11-23 15:45:37 -080061 return 0;
62}
63
David Brownell8926bfa2005-11-28 08:40:38 -080064/* called during probe() after chip reset completes */
65static int ehci_pci_setup(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -070066{
David Brownellabcc944802005-11-23 15:45:32 -080067 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
68 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xub09bc6c2008-11-14 11:42:29 +080069 struct pci_dev *p_smbus;
70 u8 rev;
Matt Porter7ff71d62005-09-22 22:31:15 -070071 u32 temp;
David Brownell18807522005-11-23 15:45:37 -080072 int retval;
Matt Porter7ff71d62005-09-22 22:31:15 -070073
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110074 switch (pdev->vendor) {
75 case PCI_VENDOR_ID_TOSHIBA_2:
76 /* celleb's companion chip */
77 if (pdev->device == 0x01b5) {
78#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
79 ehci->big_endian_mmio = 1;
80#else
81 ehci_warn(ehci,
82 "unsupported big endian Toshiba quirk\n");
83#endif
84 }
85 break;
86 }
87
Matt Porter7ff71d62005-09-22 22:31:15 -070088 ehci->caps = hcd->regs;
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110089 ehci->regs = hcd->regs +
90 HC_LENGTH(ehci_readl(ehci, &ehci->caps->hc_capbase));
91
David Brownellabcc944802005-11-23 15:45:32 -080092 dbg_hcs_params(ehci, "reset");
93 dbg_hcc_params(ehci, "reset");
Matt Porter7ff71d62005-09-22 22:31:15 -070094
Paul Sericec32ba302006-06-07 10:23:38 -070095 /* ehci_init() causes memory for DMA transfers to be
96 * allocated. Thus, any vendor-specific workarounds based on
97 * limiting the type of memory used for DMA transfers must
98 * happen before ehci_init() is called. */
99 switch (pdev->vendor) {
100 case PCI_VENDOR_ID_NVIDIA:
101 /* NVidia reports that certain chips don't handle
102 * QH, ITD, or SITD addresses above 2GB. (But TD,
103 * data buffer, and periodic schedule are normal.)
104 */
105 switch (pdev->device) {
106 case 0x003c: /* MCP04 */
107 case 0x005b: /* CK804 */
108 case 0x00d8: /* CK8 */
109 case 0x00e8: /* CK8S */
110 if (pci_set_consistent_dma_mask(pdev,
Yang Hongyang929a22a2009-04-06 19:01:16 -0700111 DMA_BIT_MASK(31)) < 0)
Paul Sericec32ba302006-06-07 10:23:38 -0700112 ehci_warn(ehci, "can't enable NVidia "
113 "workaround for >2GB RAM\n");
114 break;
115 }
116 break;
117 }
118
Matt Porter7ff71d62005-09-22 22:31:15 -0700119 /* cache this readonly data; minimize chip reads */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100120 ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
Matt Porter7ff71d62005-09-22 22:31:15 -0700121
David Brownell18807522005-11-23 15:45:37 -0800122 retval = ehci_halt(ehci);
123 if (retval)
124 return retval;
125
David Brownell8926bfa2005-11-28 08:40:38 -0800126 /* data structure init */
127 retval = ehci_init(hcd);
128 if (retval)
129 return retval;
130
David Brownellabcc944802005-11-23 15:45:32 -0800131 switch (pdev->vendor) {
Alek Du403dbd32009-07-13 17:30:41 +0800132 case PCI_VENDOR_ID_INTEL:
133 ehci->need_io_watchdog = 0;
134 break;
David Brownellabcc944802005-11-23 15:45:32 -0800135 case PCI_VENDOR_ID_TDI:
136 if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
Alan Stern7329e212008-04-03 18:02:56 -0400137 hcd->has_tt = 1;
David Brownellabcc944802005-11-23 15:45:32 -0800138 tdi_reset(ehci);
139 }
140 break;
141 case PCI_VENDOR_ID_AMD:
142 /* AMD8111 EHCI doesn't work, according to AMD errata */
143 if (pdev->device == 0x7463) {
144 ehci_info(ehci, "ignoring AMD8111 (errata)\n");
David Brownell8926bfa2005-11-28 08:40:38 -0800145 retval = -EIO;
146 goto done;
David Brownellabcc944802005-11-23 15:45:32 -0800147 }
148 break;
149 case PCI_VENDOR_ID_NVIDIA:
David Brownellf8aeb3b2006-01-20 13:55:14 -0800150 switch (pdev->device) {
David Brownellf8aeb3b2006-01-20 13:55:14 -0800151 /* Some NForce2 chips have problems with selective suspend;
152 * fixed in newer silicon.
153 */
154 case 0x0068:
Auke Kok44c10132007-06-08 15:46:36 -0700155 if (pdev->revision < 0xa4)
David Brownellf8aeb3b2006-01-20 13:55:14 -0800156 ehci->no_selective_suspend = 1;
157 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700158 }
David Brownellabcc944802005-11-23 15:45:32 -0800159 break;
Rene Herman055b93c2008-03-20 00:58:16 -0700160 case PCI_VENDOR_ID_VIA:
161 if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
162 u8 tmp;
163
164 /* The VT6212 defaults to a 1 usec EHCI sleep time which
165 * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
166 * that sleep time use the conventional 10 usec.
167 */
168 pci_read_config_byte(pdev, 0x4b, &tmp);
169 if (tmp & 0x20)
170 break;
171 pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
172 }
173 break;
Andiry Xub09bc6c2008-11-14 11:42:29 +0800174 case PCI_VENDOR_ID_ATI:
Shane Huang0a99e8a2008-11-25 15:12:33 +0800175 /* SB600 and old version of SB700 have a bug in EHCI controller,
Andiry Xub09bc6c2008-11-14 11:42:29 +0800176 * which causes usb devices lose response in some cases.
177 */
Shane Huang0a99e8a2008-11-25 15:12:33 +0800178 if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
Andiry Xub09bc6c2008-11-14 11:42:29 +0800179 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
180 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
181 NULL);
182 if (!p_smbus)
183 break;
184 rev = p_smbus->revision;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800185 if ((pdev->device == 0x4386) || (rev == 0x3a)
186 || (rev == 0x3b)) {
Andiry Xub09bc6c2008-11-14 11:42:29 +0800187 u8 tmp;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800188 ehci_info(ehci, "applying AMD SB600/SB700 USB "
189 "freeze workaround\n");
Andiry Xub09bc6c2008-11-14 11:42:29 +0800190 pci_read_config_byte(pdev, 0x53, &tmp);
191 pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
192 }
193 pci_dev_put(p_smbus);
194 }
195 break;
David Brownellabcc944802005-11-23 15:45:32 -0800196 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700197
Marcelo Tosattiaf1c51f2007-08-20 18:13:27 -0700198 ehci_reset(ehci);
Matt Porter7ff71d62005-09-22 22:31:15 -0700199
Matt Porter7ff71d62005-09-22 22:31:15 -0700200 /* at least the Genesys GL880S needs fixup here */
201 temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
202 temp &= 0x0f;
203 if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
David Brownellabcc944802005-11-23 15:45:32 -0800204 ehci_dbg(ehci, "bogus port configuration: "
Matt Porter7ff71d62005-09-22 22:31:15 -0700205 "cc=%d x pcc=%d < ports=%d\n",
206 HCS_N_CC(ehci->hcs_params),
207 HCS_N_PCC(ehci->hcs_params),
208 HCS_N_PORTS(ehci->hcs_params));
209
David Brownellabcc944802005-11-23 15:45:32 -0800210 switch (pdev->vendor) {
211 case 0x17a0: /* GENESYS */
212 /* GL880S: should be PORTS=2 */
213 temp |= (ehci->hcs_params & ~0xf);
214 ehci->hcs_params = temp;
215 break;
216 case PCI_VENDOR_ID_NVIDIA:
217 /* NF4: should be PCC=10 */
218 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700219 }
220 }
221
David Brownellabcc944802005-11-23 15:45:32 -0800222 /* Serial Bus Release Number is at PCI 0x60 offset */
223 pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
Matt Porter7ff71d62005-09-22 22:31:15 -0700224
Alan Stern6fd90862008-12-17 17:20:38 -0500225 /* Keep this around for a while just in case some EHCI
226 * implementation uses legacy PCI PM support. This test
227 * can be removed on 17 Dec 2009 if the dev_warn() hasn't
228 * been triggered by then.
David Brownell2c1c3c42005-11-07 15:24:46 -0800229 */
230 if (!device_can_wakeup(&pdev->dev)) {
231 u16 port_wake;
232
233 pci_read_config_word(pdev, 0x62, &port_wake);
Alan Stern6fd90862008-12-17 17:20:38 -0500234 if (port_wake & 0x0001) {
235 dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
Alan Sternbcca06e2009-01-13 11:35:54 -0500236 device_set_wakeup_capable(&pdev->dev, 1);
Alan Stern6fd90862008-12-17 17:20:38 -0500237 }
David Brownell2c1c3c42005-11-07 15:24:46 -0800238 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700239
David Brownellf8aeb3b2006-01-20 13:55:14 -0800240#ifdef CONFIG_USB_SUSPEND
241 /* REVISIT: the controller works fine for wakeup iff the root hub
242 * itself is "globally" suspended, but usbcore currently doesn't
243 * understand such things.
244 *
245 * System suspend currently expects to be able to suspend the entire
246 * device tree, device-at-a-time. If we failed selective suspend
247 * reports, system suspend would fail; so the root hub code must claim
Anand Gadiyar411c9402009-07-07 15:24:23 +0530248 * success. That's lying to usbcore, and it matters for runtime
David Brownellf8aeb3b2006-01-20 13:55:14 -0800249 * PM scenarios with selective suspend and remote wakeup...
250 */
251 if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
252 ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
253#endif
254
Alan Sternaff6d182008-04-18 11:11:26 -0400255 ehci_port_power(ehci, 1);
David Brownell18807522005-11-23 15:45:37 -0800256 retval = ehci_pci_reinit(ehci, pdev);
David Brownell8926bfa2005-11-28 08:40:38 -0800257done:
258 return retval;
Matt Porter7ff71d62005-09-22 22:31:15 -0700259}
260
261/*-------------------------------------------------------------------------*/
262
263#ifdef CONFIG_PM
264
265/* suspend/resume, section 4.3 */
266
David Brownellf03c17f2005-11-23 15:45:28 -0800267/* These routines rely on the PCI bus glue
Matt Porter7ff71d62005-09-22 22:31:15 -0700268 * to handle powerdown and wakeup, and currently also on
269 * transceivers that don't need any software attention to set up
270 * the right sort of wakeup.
David Brownellf03c17f2005-11-23 15:45:28 -0800271 * Also they depend on separate root hub suspend/resume.
Matt Porter7ff71d62005-09-22 22:31:15 -0700272 */
273
Alan Stern6ec4beb2009-04-27 13:33:41 -0400274static int ehci_pci_suspend(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -0700275{
David Brownellabcc944802005-11-23 15:45:32 -0800276 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100277 unsigned long flags;
278 int rc = 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700279
David Brownellabcc944802005-11-23 15:45:32 -0800280 if (time_before(jiffies, ehci->next_statechange))
281 msleep(10);
Matt Porter7ff71d62005-09-22 22:31:15 -0700282
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100283 /* Root hub was already suspended. Disable irq emission and
284 * mark HW unaccessible, bail out if RH has been resumed. Use
285 * the spinlock to properly synchronize with possible pending
286 * RH suspend or resume activity.
287 *
288 * This is still racy as hcd->state is manipulated outside of
289 * any locks =P But that will be a different fix.
290 */
291 spin_lock_irqsave (&ehci->lock, flags);
292 if (hcd->state != HC_STATE_SUSPENDED) {
293 rc = -EINVAL;
294 goto bail;
295 }
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100296 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
297 (void)ehci_readl(ehci, &ehci->regs->intr_enable);
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100298
299 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
300 bail:
301 spin_unlock_irqrestore (&ehci->lock, flags);
302
David Brownellf03c17f2005-11-23 15:45:28 -0800303 // could save FLADJ in case of Vaux power loss
Matt Porter7ff71d62005-09-22 22:31:15 -0700304 // ... we'd only use it to handle clock skew
305
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100306 return rc;
Matt Porter7ff71d62005-09-22 22:31:15 -0700307}
308
Alan Stern6ec4beb2009-04-27 13:33:41 -0400309static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
Matt Porter7ff71d62005-09-22 22:31:15 -0700310{
David Brownellabcc944802005-11-23 15:45:32 -0800311 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
David Brownell18807522005-11-23 15:45:37 -0800312 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Matt Porter7ff71d62005-09-22 22:31:15 -0700313
David Brownellf03c17f2005-11-23 15:45:28 -0800314 // maybe restore FLADJ
Matt Porter7ff71d62005-09-22 22:31:15 -0700315
David Brownellabcc944802005-11-23 15:45:32 -0800316 if (time_before(jiffies, ehci->next_statechange))
317 msleep(100);
Matt Porter7ff71d62005-09-22 22:31:15 -0700318
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100319 /* Mark hardware accessible again as we are out of D3 state by now */
320 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
321
Alan Stern6ec4beb2009-04-27 13:33:41 -0400322 /* If CF is still set and we aren't resuming from hibernation
323 * then we maintained PCI Vaux power.
Alan Stern8c033562006-11-09 14:42:16 -0500324 * Just undo the effect of ehci_pci_suspend().
Matt Porter7ff71d62005-09-22 22:31:15 -0700325 */
Alan Stern6ec4beb2009-04-27 13:33:41 -0400326 if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
327 !hibernated) {
Alan Stern8c033562006-11-09 14:42:16 -0500328 int mask = INTR_MASK;
329
Alan Stern58a97ff2008-04-14 12:17:10 -0400330 if (!hcd->self.root_hub->do_remote_wakeup)
Alan Stern8c033562006-11-09 14:42:16 -0500331 mask &= ~STS_PCD;
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100332 ehci_writel(ehci, mask, &ehci->regs->intr_enable);
333 ehci_readl(ehci, &ehci->regs->intr_enable);
Alan Stern8c033562006-11-09 14:42:16 -0500334 return 0;
David Brownellf03c17f2005-11-23 15:45:28 -0800335 }
336
Alan Stern1c50c312005-11-14 11:45:38 -0500337 usb_root_hub_lost_power(hcd->self.root_hub);
Matt Porter7ff71d62005-09-22 22:31:15 -0700338
339 /* Else reset, to cope with power loss or flush-to-storage
David Brownellf03c17f2005-11-23 15:45:28 -0800340 * style "resume" having let BIOS kick in during reboot.
Matt Porter7ff71d62005-09-22 22:31:15 -0700341 */
David Brownellabcc944802005-11-23 15:45:32 -0800342 (void) ehci_halt(ehci);
343 (void) ehci_reset(ehci);
David Brownell18807522005-11-23 15:45:37 -0800344 (void) ehci_pci_reinit(ehci, pdev);
Matt Porter7ff71d62005-09-22 22:31:15 -0700345
David Brownellf03c17f2005-11-23 15:45:28 -0800346 /* emptying the schedule aborts any urbs */
David Brownellabcc944802005-11-23 15:45:32 -0800347 spin_lock_irq(&ehci->lock);
David Brownellf03c17f2005-11-23 15:45:28 -0800348 if (ehci->reclaim)
Alan Stern07d29b62007-12-11 16:05:30 -0500349 end_unlink_async(ehci);
David Howells7d12e782006-10-05 14:55:46 +0100350 ehci_work(ehci);
David Brownellabcc944802005-11-23 15:45:32 -0800351 spin_unlock_irq(&ehci->lock);
Matt Porter7ff71d62005-09-22 22:31:15 -0700352
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100353 ehci_writel(ehci, ehci->command, &ehci->regs->command);
354 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
355 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
Alan Stern8c033562006-11-09 14:42:16 -0500356
Alan Stern383975d2007-05-04 11:52:40 -0400357 /* here we "know" root ports should always stay powered */
358 ehci_port_power(ehci, 1);
Alan Stern383975d2007-05-04 11:52:40 -0400359
Alan Stern8c033562006-11-09 14:42:16 -0500360 hcd->state = HC_STATE_SUSPENDED;
361 return 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700362}
363#endif
364
365static const struct hc_driver ehci_pci_hc_driver = {
366 .description = hcd_name,
367 .product_desc = "EHCI Host Controller",
368 .hcd_priv_size = sizeof(struct ehci_hcd),
369
370 /*
371 * generic hardware linkage
372 */
373 .irq = ehci_irq,
374 .flags = HCD_MEMORY | HCD_USB2,
375
376 /*
377 * basic lifecycle operations
378 */
David Brownell8926bfa2005-11-28 08:40:38 -0800379 .reset = ehci_pci_setup,
David Brownell18807522005-11-23 15:45:37 -0800380 .start = ehci_run,
Matt Porter7ff71d62005-09-22 22:31:15 -0700381#ifdef CONFIG_PM
Alan Stern7be7d742008-04-03 18:03:06 -0400382 .pci_suspend = ehci_pci_suspend,
383 .pci_resume = ehci_pci_resume,
Matt Porter7ff71d62005-09-22 22:31:15 -0700384#endif
David Brownell18807522005-11-23 15:45:37 -0800385 .stop = ehci_stop,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700386 .shutdown = ehci_shutdown,
Matt Porter7ff71d62005-09-22 22:31:15 -0700387
388 /*
389 * managing i/o requests and associated device resources
390 */
391 .urb_enqueue = ehci_urb_enqueue,
392 .urb_dequeue = ehci_urb_dequeue,
393 .endpoint_disable = ehci_endpoint_disable,
Alan Sternb18ffd42009-05-27 18:21:56 -0400394 .endpoint_reset = ehci_endpoint_reset,
Matt Porter7ff71d62005-09-22 22:31:15 -0700395
396 /*
397 * scheduling support
398 */
399 .get_frame_number = ehci_get_frame,
400
401 /*
402 * root hub support
403 */
404 .hub_status_data = ehci_hub_status_data,
405 .hub_control = ehci_hub_control,
Alan Stern0c0382e2005-10-13 17:08:02 -0400406 .bus_suspend = ehci_bus_suspend,
407 .bus_resume = ehci_bus_resume,
Alan Sterna8e51772008-05-20 16:58:11 -0400408 .relinquish_port = ehci_relinquish_port,
Alan Stern3a311552008-05-20 16:58:29 -0400409 .port_handed_over = ehci_port_handed_over,
Alan Stern914b7012009-06-29 10:47:30 -0400410
411 .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
Matt Porter7ff71d62005-09-22 22:31:15 -0700412};
413
414/*-------------------------------------------------------------------------*/
415
416/* PCI driver selection metadata; PCI hotplugging uses this */
417static const struct pci_device_id pci_ids [] = { {
418 /* handle any USB 2.0 EHCI controller */
Jean Delvarec67808e2006-04-09 20:07:35 +0200419 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
Matt Porter7ff71d62005-09-22 22:31:15 -0700420 .driver_data = (unsigned long) &ehci_pci_hc_driver,
421 },
422 { /* end: all zeroes */ }
423};
David Brownellabcc944802005-11-23 15:45:32 -0800424MODULE_DEVICE_TABLE(pci, pci_ids);
Matt Porter7ff71d62005-09-22 22:31:15 -0700425
426/* pci driver glue; this is a "new style" PCI driver module */
427static struct pci_driver ehci_pci_driver = {
428 .name = (char *) hcd_name,
429 .id_table = pci_ids,
Matt Porter7ff71d62005-09-22 22:31:15 -0700430
431 .probe = usb_hcd_pci_probe,
432 .remove = usb_hcd_pci_remove,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700433 .shutdown = usb_hcd_pci_shutdown,
Alan Sternabb30642009-04-27 13:33:24 -0400434
435#ifdef CONFIG_PM_SLEEP
436 .driver = {
437 .pm = &usb_hcd_pci_pm_ops
438 },
439#endif
Matt Porter7ff71d62005-09-22 22:31:15 -0700440};