blob: 3602493013150237c7c4b766e9b7e0fcf2314c2a [file] [log] [blame]
Dong Aishengae75ff82012-04-27 20:26:16 +08001/*
2 * Core driver for the imx pin controller
3 *
4 * Copyright (C) 2012 Freescale Semiconductor, Inc.
5 * Copyright (C) 2012 Linaro Ltd.
6 *
7 * Author: Dong Aisheng <dong.aisheng@linaro.org>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 */
14
15#include <linux/err.h>
16#include <linux/init.h>
17#include <linux/io.h>
18#include <linux/module.h>
19#include <linux/of.h>
20#include <linux/of_device.h>
21#include <linux/pinctrl/machine.h>
22#include <linux/pinctrl/pinconf.h>
23#include <linux/pinctrl/pinctrl.h>
24#include <linux/pinctrl/pinmux.h>
25#include <linux/slab.h>
26
27#include "core.h"
28#include "pinctrl-imx.h"
29
Dong Aishengae75ff82012-04-27 20:26:16 +080030/* The bits in CONFIG cell defined in binding doc*/
31#define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
32#define IMX_PAD_SION 0x40000000 /* set SION */
33
34/**
35 * @dev: a pointer back to containing device
36 * @base: the offset to the controller in virtual memory
37 */
38struct imx_pinctrl {
39 struct device *dev;
40 struct pinctrl_dev *pctl;
41 void __iomem *base;
42 const struct imx_pinctrl_soc_info *info;
43};
44
Dong Aishengae75ff82012-04-27 20:26:16 +080045static const inline struct imx_pin_group *imx_pinctrl_find_group_by_name(
46 const struct imx_pinctrl_soc_info *info,
47 const char *name)
48{
49 const struct imx_pin_group *grp = NULL;
50 int i;
51
52 for (i = 0; i < info->ngroups; i++) {
53 if (!strcmp(info->groups[i].name, name)) {
54 grp = &info->groups[i];
55 break;
56 }
57 }
58
59 return grp;
60}
61
62static int imx_get_groups_count(struct pinctrl_dev *pctldev)
63{
64 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
65 const struct imx_pinctrl_soc_info *info = ipctl->info;
66
67 return info->ngroups;
68}
69
70static const char *imx_get_group_name(struct pinctrl_dev *pctldev,
71 unsigned selector)
72{
73 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
74 const struct imx_pinctrl_soc_info *info = ipctl->info;
75
76 return info->groups[selector].name;
77}
78
79static int imx_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
80 const unsigned **pins,
81 unsigned *npins)
82{
83 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
84 const struct imx_pinctrl_soc_info *info = ipctl->info;
85
86 if (selector >= info->ngroups)
87 return -EINVAL;
88
Sascha Hauer8f903f82013-07-28 16:29:22 +020089 *pins = info->groups[selector].pin_ids;
Dong Aishengae75ff82012-04-27 20:26:16 +080090 *npins = info->groups[selector].npins;
91
92 return 0;
93}
94
95static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
96 unsigned offset)
97{
98 seq_printf(s, "%s", dev_name(pctldev->dev));
99}
100
101static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
102 struct device_node *np,
103 struct pinctrl_map **map, unsigned *num_maps)
104{
105 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
106 const struct imx_pinctrl_soc_info *info = ipctl->info;
107 const struct imx_pin_group *grp;
108 struct pinctrl_map *new_map;
109 struct device_node *parent;
110 int map_num = 1;
Hui Wang18071612012-06-20 18:13:47 +0800111 int i, j;
Dong Aishengae75ff82012-04-27 20:26:16 +0800112
113 /*
114 * first find the group of this node and check if we need create
115 * config maps for pins
116 */
117 grp = imx_pinctrl_find_group_by_name(info, np->name);
118 if (!grp) {
119 dev_err(info->dev, "unable to find group for node %s\n",
120 np->name);
121 return -EINVAL;
122 }
123
124 for (i = 0; i < grp->npins; i++) {
Sascha Hauer8f903f82013-07-28 16:29:22 +0200125 if (!(grp->pins[i].config & IMX_NO_PAD_CTL))
Dong Aishengae75ff82012-04-27 20:26:16 +0800126 map_num++;
127 }
128
129 new_map = kmalloc(sizeof(struct pinctrl_map) * map_num, GFP_KERNEL);
130 if (!new_map)
131 return -ENOMEM;
132
133 *map = new_map;
134 *num_maps = map_num;
135
136 /* create mux map */
137 parent = of_get_parent(np);
Devendra Nagac71157c2012-06-07 22:19:26 +0530138 if (!parent) {
139 kfree(new_map);
Dong Aishengae75ff82012-04-27 20:26:16 +0800140 return -EINVAL;
Devendra Nagac71157c2012-06-07 22:19:26 +0530141 }
Dong Aishengae75ff82012-04-27 20:26:16 +0800142 new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
143 new_map[0].data.mux.function = parent->name;
144 new_map[0].data.mux.group = np->name;
145 of_node_put(parent);
146
147 /* create config map */
148 new_map++;
Hui Wang18071612012-06-20 18:13:47 +0800149 for (i = j = 0; i < grp->npins; i++) {
Sascha Hauer8f903f82013-07-28 16:29:22 +0200150 if (!(grp->pins[i].config & IMX_NO_PAD_CTL)) {
Hui Wang18071612012-06-20 18:13:47 +0800151 new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
152 new_map[j].data.configs.group_or_pin =
Sascha Hauer8f903f82013-07-28 16:29:22 +0200153 pin_get_name(pctldev, grp->pins[i].pin);
154 new_map[j].data.configs.configs = &grp->pins[i].config;
Hui Wang18071612012-06-20 18:13:47 +0800155 new_map[j].data.configs.num_configs = 1;
156 j++;
Dong Aishengae75ff82012-04-27 20:26:16 +0800157 }
158 }
159
160 dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
Dong Aisheng67695f22012-06-08 21:33:12 +0800161 (*map)->data.mux.function, (*map)->data.mux.group, map_num);
Dong Aishengae75ff82012-04-27 20:26:16 +0800162
163 return 0;
164}
165
166static void imx_dt_free_map(struct pinctrl_dev *pctldev,
167 struct pinctrl_map *map, unsigned num_maps)
168{
Devendra Naga3a86a5f2012-06-09 00:52:11 +0530169 kfree(map);
Dong Aishengae75ff82012-04-27 20:26:16 +0800170}
171
Laurent Pinchart022ab142013-02-16 10:25:07 +0100172static const struct pinctrl_ops imx_pctrl_ops = {
Dong Aishengae75ff82012-04-27 20:26:16 +0800173 .get_groups_count = imx_get_groups_count,
174 .get_group_name = imx_get_group_name,
175 .get_group_pins = imx_get_group_pins,
176 .pin_dbg_show = imx_pin_dbg_show,
177 .dt_node_to_map = imx_dt_node_to_map,
178 .dt_free_map = imx_dt_free_map,
179
180};
181
182static int imx_pmx_enable(struct pinctrl_dev *pctldev, unsigned selector,
183 unsigned group)
184{
185 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
186 const struct imx_pinctrl_soc_info *info = ipctl->info;
187 const struct imx_pin_reg *pin_reg;
Dong Aishengae75ff82012-04-27 20:26:16 +0800188 unsigned int npins, pin_id;
189 int i;
Sascha Hauer8f903f82013-07-28 16:29:22 +0200190 struct imx_pin_group *grp;
Dong Aishengae75ff82012-04-27 20:26:16 +0800191
192 /*
193 * Configure the mux mode for each pin in the group for a specific
194 * function.
195 */
Sascha Hauer8f903f82013-07-28 16:29:22 +0200196 grp = &info->groups[group];
197 npins = grp->npins;
Dong Aishengae75ff82012-04-27 20:26:16 +0800198
199 dev_dbg(ipctl->dev, "enable function %s group %s\n",
Sascha Hauer8f903f82013-07-28 16:29:22 +0200200 info->functions[selector].name, grp->name);
Dong Aishengae75ff82012-04-27 20:26:16 +0800201
202 for (i = 0; i < npins; i++) {
Sascha Hauer8f903f82013-07-28 16:29:22 +0200203 struct imx_pin *pin = &grp->pins[i];
204 pin_id = pin->pin;
Shawn Guoe1641532013-02-20 10:32:52 +0800205 pin_reg = &info->pin_regs[pin_id];
Dong Aishengae75ff82012-04-27 20:26:16 +0800206
Jingchang Lubf5a5302013-05-28 17:32:07 +0800207 if (!(info->flags & ZERO_OFFSET_VALID) && !pin_reg->mux_reg) {
Dong Aishengae75ff82012-04-27 20:26:16 +0800208 dev_err(ipctl->dev, "Pin(%s) does not support mux function\n",
209 info->pins[pin_id].name);
210 return -EINVAL;
211 }
212
Jingchang Lubf5a5302013-05-28 17:32:07 +0800213 if (info->flags & SHARE_MUX_CONF_REG) {
214 u32 reg;
215 reg = readl(ipctl->base + pin_reg->mux_reg);
216 reg &= ~(0x7 << 20);
Sascha Hauer8f903f82013-07-28 16:29:22 +0200217 reg |= (pin->mux_mode << 20);
Jingchang Lubf5a5302013-05-28 17:32:07 +0800218 writel(reg, ipctl->base + pin_reg->mux_reg);
219 } else {
Sascha Hauer8f903f82013-07-28 16:29:22 +0200220 writel(pin->mux_mode, ipctl->base + pin_reg->mux_reg);
Jingchang Lubf5a5302013-05-28 17:32:07 +0800221 }
Dong Aishengae75ff82012-04-27 20:26:16 +0800222 dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
Sascha Hauer8f903f82013-07-28 16:29:22 +0200223 pin_reg->mux_reg, pin->mux_mode);
Dong Aishengae75ff82012-04-27 20:26:16 +0800224
Shawn Guo94176fa2013-08-04 21:39:23 +0800225 /*
226 * If the select input value begins with 0xff, it's a quirky
227 * select input and the value should be interpreted as below.
228 * 31 23 15 7 0
229 * | 0xff | shift | width | select |
230 * It's used to work around the problem that the select
231 * input for some pin is not implemented in the select
232 * input register but in some general purpose register.
233 * We encode the select input value, width and shift of
234 * the bit field into input_val cell of pin function ID
235 * in device tree, and then decode them here for setting
236 * up the select input bits in general purpose register.
237 */
Sascha Hauer8f903f82013-07-28 16:29:22 +0200238 if (pin->input_val >> 24 == 0xff) {
239 u32 val = pin->input_val;
Shawn Guo94176fa2013-08-04 21:39:23 +0800240 u8 select = val & 0xff;
241 u8 width = (val >> 8) & 0xff;
242 u8 shift = (val >> 16) & 0xff;
243 u32 mask = ((1 << width) - 1) << shift;
244 /*
245 * The input_reg[i] here is actually some IOMUXC general
246 * purpose register, not regular select input register.
247 */
Sascha Hauer8f903f82013-07-28 16:29:22 +0200248 val = readl(ipctl->base + pin->input_val);
Shawn Guo94176fa2013-08-04 21:39:23 +0800249 val &= ~mask;
250 val |= select << shift;
Sascha Hauer8f903f82013-07-28 16:29:22 +0200251 writel(val, ipctl->base + pin->input_val);
252 } else if (pin->input_val) {
Shawn Guo94176fa2013-08-04 21:39:23 +0800253 /*
254 * Regular select input register can never be at offset
255 * 0, and we only print register value for regular case.
256 */
Sascha Hauer8f903f82013-07-28 16:29:22 +0200257 writel(pin->input_val, ipctl->base + pin->input_reg);
Dong Aishengae75ff82012-04-27 20:26:16 +0800258 dev_dbg(ipctl->dev,
259 "==>select_input: offset 0x%x val 0x%x\n",
Sascha Hauer8f903f82013-07-28 16:29:22 +0200260 pin->input_reg, pin->input_val);
Dong Aishengae75ff82012-04-27 20:26:16 +0800261 }
262 }
263
264 return 0;
265}
266
Dong Aishengae75ff82012-04-27 20:26:16 +0800267static int imx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
268{
269 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
270 const struct imx_pinctrl_soc_info *info = ipctl->info;
271
272 return info->nfunctions;
273}
274
275static const char *imx_pmx_get_func_name(struct pinctrl_dev *pctldev,
276 unsigned selector)
277{
278 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
279 const struct imx_pinctrl_soc_info *info = ipctl->info;
280
281 return info->functions[selector].name;
282}
283
284static int imx_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
285 const char * const **groups,
286 unsigned * const num_groups)
287{
288 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
289 const struct imx_pinctrl_soc_info *info = ipctl->info;
290
291 *groups = info->functions[selector].groups;
292 *num_groups = info->functions[selector].num_groups;
293
294 return 0;
295}
296
Laurent Pinchart022ab142013-02-16 10:25:07 +0100297static const struct pinmux_ops imx_pmx_ops = {
Dong Aishengae75ff82012-04-27 20:26:16 +0800298 .get_functions_count = imx_pmx_get_funcs_count,
299 .get_function_name = imx_pmx_get_func_name,
300 .get_function_groups = imx_pmx_get_groups,
301 .enable = imx_pmx_enable,
Dong Aishengae75ff82012-04-27 20:26:16 +0800302};
303
304static int imx_pinconf_get(struct pinctrl_dev *pctldev,
305 unsigned pin_id, unsigned long *config)
306{
307 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
308 const struct imx_pinctrl_soc_info *info = ipctl->info;
Shawn Guoe1641532013-02-20 10:32:52 +0800309 const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
Dong Aishengae75ff82012-04-27 20:26:16 +0800310
Jingchang Lubf5a5302013-05-28 17:32:07 +0800311 if (!(info->flags & ZERO_OFFSET_VALID) && !pin_reg->conf_reg) {
Dong Aishengae75ff82012-04-27 20:26:16 +0800312 dev_err(info->dev, "Pin(%s) does not support config function\n",
313 info->pins[pin_id].name);
314 return -EINVAL;
315 }
316
317 *config = readl(ipctl->base + pin_reg->conf_reg);
318
Jingchang Lubf5a5302013-05-28 17:32:07 +0800319 if (info->flags & SHARE_MUX_CONF_REG)
320 *config &= 0xffff;
321
Dong Aishengae75ff82012-04-27 20:26:16 +0800322 return 0;
323}
324
325static int imx_pinconf_set(struct pinctrl_dev *pctldev,
326 unsigned pin_id, unsigned long config)
327{
328 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
329 const struct imx_pinctrl_soc_info *info = ipctl->info;
Shawn Guoe1641532013-02-20 10:32:52 +0800330 const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
Dong Aishengae75ff82012-04-27 20:26:16 +0800331
Jingchang Lubf5a5302013-05-28 17:32:07 +0800332 if (!(info->flags & ZERO_OFFSET_VALID) && !pin_reg->conf_reg) {
Dong Aishengae75ff82012-04-27 20:26:16 +0800333 dev_err(info->dev, "Pin(%s) does not support config function\n",
334 info->pins[pin_id].name);
335 return -EINVAL;
336 }
337
338 dev_dbg(ipctl->dev, "pinconf set pin %s\n",
339 info->pins[pin_id].name);
340
Jingchang Lubf5a5302013-05-28 17:32:07 +0800341 if (info->flags & SHARE_MUX_CONF_REG) {
342 u32 reg;
343 reg = readl(ipctl->base + pin_reg->conf_reg);
344 reg &= ~0xffff;
345 reg |= config;
346 writel(reg, ipctl->base + pin_reg->conf_reg);
347 } else {
348 writel(config, ipctl->base + pin_reg->conf_reg);
349 }
Dong Aishengae75ff82012-04-27 20:26:16 +0800350 dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
351 pin_reg->conf_reg, config);
352
353 return 0;
354}
355
356static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
357 struct seq_file *s, unsigned pin_id)
358{
359 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
360 const struct imx_pinctrl_soc_info *info = ipctl->info;
Shawn Guoe1641532013-02-20 10:32:52 +0800361 const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
Dong Aishengae75ff82012-04-27 20:26:16 +0800362 unsigned long config;
363
Dong Aishengae75ff82012-04-27 20:26:16 +0800364 if (!pin_reg || !pin_reg->conf_reg) {
365 seq_printf(s, "N/A");
366 return;
367 }
368
369 config = readl(ipctl->base + pin_reg->conf_reg);
370 seq_printf(s, "0x%lx", config);
371}
372
373static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
374 struct seq_file *s, unsigned group)
375{
376 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
377 const struct imx_pinctrl_soc_info *info = ipctl->info;
378 struct imx_pin_group *grp;
379 unsigned long config;
380 const char *name;
381 int i, ret;
382
383 if (group > info->ngroups)
384 return;
385
386 seq_printf(s, "\n");
387 grp = &info->groups[group];
388 for (i = 0; i < grp->npins; i++) {
Sascha Hauer8f903f82013-07-28 16:29:22 +0200389 struct imx_pin *pin = &grp->pins[i];
390 name = pin_get_name(pctldev, pin->pin);
391 ret = imx_pinconf_get(pctldev, pin->pin, &config);
Dong Aishengae75ff82012-04-27 20:26:16 +0800392 if (ret)
393 return;
394 seq_printf(s, "%s: 0x%lx", name, config);
395 }
396}
397
Laurent Pinchart022ab142013-02-16 10:25:07 +0100398static const struct pinconf_ops imx_pinconf_ops = {
Dong Aishengae75ff82012-04-27 20:26:16 +0800399 .pin_config_get = imx_pinconf_get,
400 .pin_config_set = imx_pinconf_set,
401 .pin_config_dbg_show = imx_pinconf_dbg_show,
402 .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
403};
404
405static struct pinctrl_desc imx_pinctrl_desc = {
406 .pctlops = &imx_pctrl_ops,
407 .pmxops = &imx_pmx_ops,
408 .confops = &imx_pinconf_ops,
409 .owner = THIS_MODULE,
410};
411
Shawn Guoe1641532013-02-20 10:32:52 +0800412/*
413 * Each pin represented in fsl,pins consists of 5 u32 PIN_FUNC_ID and
414 * 1 u32 CONFIG, so 24 types in total for each pin.
415 */
416#define FSL_PIN_SIZE 24
Jingchang Lubf5a5302013-05-28 17:32:07 +0800417#define SHARE_FSL_PIN_SIZE 20
Dong Aishengae75ff82012-04-27 20:26:16 +0800418
Greg Kroah-Hartman150632b2012-12-21 13:10:23 -0800419static int imx_pinctrl_parse_groups(struct device_node *np,
420 struct imx_pin_group *grp,
421 struct imx_pinctrl_soc_info *info,
422 u32 index)
Dong Aishengae75ff82012-04-27 20:26:16 +0800423{
Jingchang Lubf5a5302013-05-28 17:32:07 +0800424 int size, pin_size;
Richard Zhaoa6951452012-09-18 14:54:00 +0800425 const __be32 *list;
Shawn Guoe1641532013-02-20 10:32:52 +0800426 int i;
Dong Aishengae75ff82012-04-27 20:26:16 +0800427 u32 config;
428
429 dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
430
Jingchang Lubf5a5302013-05-28 17:32:07 +0800431 if (info->flags & SHARE_MUX_CONF_REG)
432 pin_size = SHARE_FSL_PIN_SIZE;
433 else
434 pin_size = FSL_PIN_SIZE;
Dong Aishengae75ff82012-04-27 20:26:16 +0800435 /* Initialise group */
436 grp->name = np->name;
437
438 /*
439 * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
440 * do sanity check and calculate pins number
441 */
442 list = of_get_property(np, "fsl,pins", &size);
Sascha Hauer1bf1fea92013-08-09 14:20:51 +0200443 if (!list) {
444 dev_err(info->dev, "no fsl,pins property in node %s\n", np->full_name);
445 return -EINVAL;
446 }
447
Dong Aishengae75ff82012-04-27 20:26:16 +0800448 /* we do not check return since it's safe node passed down */
Jingchang Lubf5a5302013-05-28 17:32:07 +0800449 if (!size || size % pin_size) {
Sascha Hauer01312512013-08-09 14:20:50 +0200450 dev_err(info->dev, "Invalid fsl,pins property in node %s\n", np->full_name);
Dong Aishengae75ff82012-04-27 20:26:16 +0800451 return -EINVAL;
452 }
453
Jingchang Lubf5a5302013-05-28 17:32:07 +0800454 grp->npins = size / pin_size;
Sascha Hauer8f903f82013-07-28 16:29:22 +0200455 grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(struct imx_pin),
Dong Aishengae75ff82012-04-27 20:26:16 +0800456 GFP_KERNEL);
Sascha Hauer8f903f82013-07-28 16:29:22 +0200457 grp->pin_ids = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
Dong Aishengae75ff82012-04-27 20:26:16 +0800458 GFP_KERNEL);
Sascha Hauer8f903f82013-07-28 16:29:22 +0200459 if (!grp->pins || ! grp->pin_ids)
460 return -ENOMEM;
461
Shawn Guoe1641532013-02-20 10:32:52 +0800462 for (i = 0; i < grp->npins; i++) {
463 u32 mux_reg = be32_to_cpu(*list++);
Jingchang Lubf5a5302013-05-28 17:32:07 +0800464 u32 conf_reg;
465 unsigned int pin_id;
466 struct imx_pin_reg *pin_reg;
Sascha Hauer8f903f82013-07-28 16:29:22 +0200467 struct imx_pin *pin = &grp->pins[i];
Shawn Guoe1641532013-02-20 10:32:52 +0800468
Jingchang Lubf5a5302013-05-28 17:32:07 +0800469 if (info->flags & SHARE_MUX_CONF_REG)
470 conf_reg = mux_reg;
471 else
472 conf_reg = be32_to_cpu(*list++);
473
474 pin_id = mux_reg ? mux_reg / 4 : conf_reg / 4;
475 pin_reg = &info->pin_regs[pin_id];
Sascha Hauer8f903f82013-07-28 16:29:22 +0200476 pin->pin = pin_id;
477 grp->pin_ids[i] = pin_id;
Shawn Guoe1641532013-02-20 10:32:52 +0800478 pin_reg->mux_reg = mux_reg;
479 pin_reg->conf_reg = conf_reg;
Sascha Hauer8f903f82013-07-28 16:29:22 +0200480 pin->input_reg = be32_to_cpu(*list++);
481 pin->mux_mode = be32_to_cpu(*list++);
482 pin->input_val = be32_to_cpu(*list++);
Shawn Guoe1641532013-02-20 10:32:52 +0800483
Dong Aishengae75ff82012-04-27 20:26:16 +0800484 /* SION bit is in mux register */
485 config = be32_to_cpu(*list++);
486 if (config & IMX_PAD_SION)
Sascha Hauer8f903f82013-07-28 16:29:22 +0200487 pin->mux_mode |= IOMUXC_CONFIG_SION;
488 pin->config = config & ~IMX_PAD_SION;
Dong Aishengae75ff82012-04-27 20:26:16 +0800489
Sascha Hauer40604462013-08-23 10:38:57 +0200490 dev_dbg(info->dev, "%s: %d 0x%08lx", info->pins[i].name,
491 pin->mux_mode, pin->config);
492 }
Devendra Naga3a86a5f2012-06-09 00:52:11 +0530493
Dong Aishengae75ff82012-04-27 20:26:16 +0800494 return 0;
495}
496
Greg Kroah-Hartman150632b2012-12-21 13:10:23 -0800497static int imx_pinctrl_parse_functions(struct device_node *np,
498 struct imx_pinctrl_soc_info *info,
499 u32 index)
Dong Aishengae75ff82012-04-27 20:26:16 +0800500{
501 struct device_node *child;
502 struct imx_pmx_func *func;
503 struct imx_pin_group *grp;
Dong Aishengae75ff82012-04-27 20:26:16 +0800504 static u32 grp_index;
505 u32 i = 0;
506
507 dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
508
509 func = &info->functions[index];
510
511 /* Initialise function */
512 func->name = np->name;
513 func->num_groups = of_get_child_count(np);
514 if (func->num_groups <= 0) {
Sascha Hauer01312512013-08-09 14:20:50 +0200515 dev_err(info->dev, "no groups defined in %s\n", np->full_name);
Dong Aishengae75ff82012-04-27 20:26:16 +0800516 return -EINVAL;
517 }
518 func->groups = devm_kzalloc(info->dev,
519 func->num_groups * sizeof(char *), GFP_KERNEL);
520
521 for_each_child_of_node(np, child) {
522 func->groups[i] = child->name;
523 grp = &info->groups[grp_index++];
Sascha Hauer5e13762c2013-08-09 14:20:52 +0200524 imx_pinctrl_parse_groups(child, grp, info, i++);
Dong Aishengae75ff82012-04-27 20:26:16 +0800525 }
526
527 return 0;
528}
529
Greg Kroah-Hartman150632b2012-12-21 13:10:23 -0800530static int imx_pinctrl_probe_dt(struct platform_device *pdev,
Dong Aishengae75ff82012-04-27 20:26:16 +0800531 struct imx_pinctrl_soc_info *info)
532{
533 struct device_node *np = pdev->dev.of_node;
534 struct device_node *child;
Dong Aishengae75ff82012-04-27 20:26:16 +0800535 u32 nfuncs = 0;
536 u32 i = 0;
537
538 if (!np)
539 return -ENODEV;
540
541 nfuncs = of_get_child_count(np);
542 if (nfuncs <= 0) {
543 dev_err(&pdev->dev, "no functions defined\n");
544 return -EINVAL;
545 }
546
547 info->nfunctions = nfuncs;
548 info->functions = devm_kzalloc(&pdev->dev, nfuncs * sizeof(struct imx_pmx_func),
549 GFP_KERNEL);
550 if (!info->functions)
551 return -ENOMEM;
552
553 info->ngroups = 0;
554 for_each_child_of_node(np, child)
555 info->ngroups += of_get_child_count(child);
556 info->groups = devm_kzalloc(&pdev->dev, info->ngroups * sizeof(struct imx_pin_group),
557 GFP_KERNEL);
558 if (!info->groups)
559 return -ENOMEM;
560
Sascha Hauer7ea46e02013-08-09 14:20:53 +0200561 for_each_child_of_node(np, child)
562 imx_pinctrl_parse_functions(child, info, i++);
Dong Aishengae75ff82012-04-27 20:26:16 +0800563
564 return 0;
565}
566
Greg Kroah-Hartman150632b2012-12-21 13:10:23 -0800567int imx_pinctrl_probe(struct platform_device *pdev,
568 struct imx_pinctrl_soc_info *info)
Dong Aishengae75ff82012-04-27 20:26:16 +0800569{
570 struct imx_pinctrl *ipctl;
571 struct resource *res;
572 int ret;
573
Shawn Guoe1641532013-02-20 10:32:52 +0800574 if (!info || !info->pins || !info->npins) {
Dong Aishengae75ff82012-04-27 20:26:16 +0800575 dev_err(&pdev->dev, "wrong pinctrl info\n");
576 return -EINVAL;
577 }
578 info->dev = &pdev->dev;
579
580 /* Create state holders etc for this driver */
581 ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
582 if (!ipctl)
583 return -ENOMEM;
584
Shawn Guoe1641532013-02-20 10:32:52 +0800585 info->pin_regs = devm_kzalloc(&pdev->dev, sizeof(*info->pin_regs) *
586 info->npins, GFP_KERNEL);
587 if (!info->pin_regs)
588 return -ENOMEM;
589
Dong Aishengae75ff82012-04-27 20:26:16 +0800590 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding9e0c1fb2013-01-21 11:09:14 +0100591 ipctl->base = devm_ioremap_resource(&pdev->dev, res);
592 if (IS_ERR(ipctl->base))
593 return PTR_ERR(ipctl->base);
Dong Aishengae75ff82012-04-27 20:26:16 +0800594
595 imx_pinctrl_desc.name = dev_name(&pdev->dev);
596 imx_pinctrl_desc.pins = info->pins;
597 imx_pinctrl_desc.npins = info->npins;
598
599 ret = imx_pinctrl_probe_dt(pdev, info);
600 if (ret) {
601 dev_err(&pdev->dev, "fail to probe dt properties\n");
602 return ret;
603 }
604
605 ipctl->info = info;
606 ipctl->dev = info->dev;
607 platform_set_drvdata(pdev, ipctl);
608 ipctl->pctl = pinctrl_register(&imx_pinctrl_desc, &pdev->dev, ipctl);
609 if (!ipctl->pctl) {
610 dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
611 return -EINVAL;
612 }
613
614 dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
615
616 return 0;
617}
618
Bill Pembertonf90f54b2012-11-19 13:26:06 -0500619int imx_pinctrl_remove(struct platform_device *pdev)
Dong Aishengae75ff82012-04-27 20:26:16 +0800620{
621 struct imx_pinctrl *ipctl = platform_get_drvdata(pdev);
622
623 pinctrl_unregister(ipctl->pctl);
624
625 return 0;
626}