blob: c94a2257761f1cafc6cfeacbb2633aaa1c082a42 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
Pauli Nieminen8d7cddc2010-04-01 12:44:59 +000036#include <ttm/ttm_page_alloc.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <drm/drmP.h>
38#include <drm/radeon_drm.h>
Dave Airliefa8a1232009-08-26 13:13:37 +100039#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041#include "radeon_reg.h"
42#include "radeon.h"
43
44#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
45
Dave Airliefa8a1232009-08-26 13:13:37 +100046static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
47
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
49{
50 struct radeon_mman *mman;
51 struct radeon_device *rdev;
52
53 mman = container_of(bdev, struct radeon_mman, bdev);
54 rdev = container_of(mman, struct radeon_device, mman);
55 return rdev;
56}
57
58
59/*
60 * Global memory.
61 */
Dave Airlieba4420c2010-03-09 10:56:52 +100062static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063{
64 return ttm_mem_global_init(ref->object);
65}
66
Dave Airlieba4420c2010-03-09 10:56:52 +100067static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068{
69 ttm_mem_global_release(ref->object);
70}
71
72static int radeon_ttm_global_init(struct radeon_device *rdev)
73{
Dave Airlieba4420c2010-03-09 10:56:52 +100074 struct drm_global_reference *global_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075 int r;
76
77 rdev->mman.mem_global_referenced = false;
78 global_ref = &rdev->mman.mem_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +100079 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080 global_ref->size = sizeof(struct ttm_mem_global);
81 global_ref->init = &radeon_ttm_mem_global_init;
82 global_ref->release = &radeon_ttm_mem_global_release;
Dave Airlieba4420c2010-03-09 10:56:52 +100083 r = drm_global_item_ref(global_ref);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020084 if (r != 0) {
Thomas Hellstroma987fca2009-08-18 16:51:56 +020085 DRM_ERROR("Failed setting up TTM memory accounting "
86 "subsystem.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087 return r;
88 }
Thomas Hellstroma987fca2009-08-18 16:51:56 +020089
90 rdev->mman.bo_global_ref.mem_glob =
91 rdev->mman.mem_global_ref.object;
92 global_ref = &rdev->mman.bo_global_ref.ref;
Dave Airlieba4420c2010-03-09 10:56:52 +100093 global_ref->global_type = DRM_GLOBAL_TTM_BO;
Thomas Hellstrom7f5f4db2009-08-20 10:29:08 +020094 global_ref->size = sizeof(struct ttm_bo_global);
Thomas Hellstroma987fca2009-08-18 16:51:56 +020095 global_ref->init = &ttm_bo_global_init;
96 global_ref->release = &ttm_bo_global_release;
Dave Airlieba4420c2010-03-09 10:56:52 +100097 r = drm_global_item_ref(global_ref);
Thomas Hellstroma987fca2009-08-18 16:51:56 +020098 if (r != 0) {
99 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Dave Airlieba4420c2010-03-09 10:56:52 +1000100 drm_global_item_unref(&rdev->mman.mem_global_ref);
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200101 return r;
102 }
103
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104 rdev->mman.mem_global_referenced = true;
105 return 0;
106}
107
108static void radeon_ttm_global_fini(struct radeon_device *rdev)
109{
110 if (rdev->mman.mem_global_referenced) {
Dave Airlieba4420c2010-03-09 10:56:52 +1000111 drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
112 drm_global_item_unref(&rdev->mman.mem_global_ref);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113 rdev->mman.mem_global_referenced = false;
114 }
115}
116
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200117static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
118{
119 return 0;
120}
121
122static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
123 struct ttm_mem_type_manager *man)
124{
125 struct radeon_device *rdev;
126
127 rdev = radeon_get_rdev(bdev);
128
129 switch (type) {
130 case TTM_PL_SYSTEM:
131 /* System memory */
132 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
133 man->available_caching = TTM_PL_MASK_CACHING;
134 man->default_caching = TTM_PL_FLAG_CACHED;
135 break;
136 case TTM_PL_TT:
Ben Skeggsd961db72010-08-05 10:48:18 +1000137 man->func = &ttm_bo_manager_func;
Jerome Glissed594e462010-02-17 21:54:29 +0000138 man->gpu_offset = rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 man->available_caching = TTM_PL_MASK_CACHING;
140 man->default_caching = TTM_PL_FLAG_CACHED;
Michel Dänzer55c93272009-06-15 16:56:11 +0200141 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142#if __OS_HAS_AGP
143 if (rdev->flags & RADEON_IS_AGP) {
144 if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
145 DRM_ERROR("AGP is not enabled for memory type %u\n",
146 (unsigned)type);
147 return -EINVAL;
148 }
Michel Dänzer55c93272009-06-15 16:56:11 +0200149 if (!rdev->ddev->agp->cant_use_aperture)
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200150 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 man->available_caching = TTM_PL_FLAG_UNCACHED |
152 TTM_PL_FLAG_WC;
153 man->default_caching = TTM_PL_FLAG_WC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154 }
Jerome Glisse0c321c72010-04-07 10:21:27 +0000155#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 break;
157 case TTM_PL_VRAM:
158 /* "On-card" video ram */
Ben Skeggsd961db72010-08-05 10:48:18 +1000159 man->func = &ttm_bo_manager_func;
Jerome Glissed594e462010-02-17 21:54:29 +0000160 man->gpu_offset = rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 TTM_MEMTYPE_FLAG_MAPPABLE;
163 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
164 man->default_caching = TTM_PL_FLAG_WC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165 break;
166 default:
167 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
168 return -EINVAL;
169 }
170 return 0;
171}
172
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100173static void radeon_evict_flags(struct ttm_buffer_object *bo,
174 struct ttm_placement *placement)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175{
Jerome Glissed03d8582009-12-14 21:02:09 +0100176 struct radeon_bo *rbo;
177 static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
178
179 if (!radeon_ttm_bo_is_radeon_bo(bo)) {
180 placement->fpfn = 0;
181 placement->lpfn = 0;
182 placement->placement = &placements;
183 placement->busy_placement = &placements;
184 placement->num_placement = 1;
185 placement->num_busy_placement = 1;
186 return;
187 }
188 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 switch (bo->mem.mem_type) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100190 case TTM_PL_VRAM:
Christian Könige32eb502011-10-23 12:56:27 +0200191 if (rbo->rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready == false)
Dave Airlie9270eb12010-01-13 09:21:49 +1000192 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
193 else
194 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100195 break;
196 case TTM_PL_TT:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 default:
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100198 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 }
Jerome Glisseeaa5fd12009-12-09 21:57:37 +0100200 *placement = rbo->placement;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201}
202
203static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
204{
205 return 0;
206}
207
208static void radeon_move_null(struct ttm_buffer_object *bo,
209 struct ttm_mem_reg *new_mem)
210{
211 struct ttm_mem_reg *old_mem = &bo->mem;
212
213 BUG_ON(old_mem->mm_node != NULL);
214 *old_mem = *new_mem;
215 new_mem->mm_node = NULL;
216}
217
218static int radeon_move_blit(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000219 bool evict, int no_wait_reserve, bool no_wait_gpu,
220 struct ttm_mem_reg *new_mem,
221 struct ttm_mem_reg *old_mem)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222{
223 struct radeon_device *rdev;
224 uint64_t old_start, new_start;
Christian König8f676c42012-05-02 15:11:18 +0200225 struct radeon_fence *fence, *old_fence;
Christian König7c0d4092012-05-09 15:34:59 +0200226 struct radeon_semaphore *sem = NULL;
Christian König8f676c42012-05-02 15:11:18 +0200227 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228
229 rdev = radeon_get_rdev(bo->bdev);
Alex Deucher27cd7762012-02-23 17:53:42 -0500230 r = radeon_fence_create(rdev, &fence, radeon_copy_ring_index(rdev));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 if (unlikely(r)) {
232 return r;
233 }
Ben Skeggsd961db72010-08-05 10:48:18 +1000234 old_start = old_mem->start << PAGE_SHIFT;
235 new_start = new_mem->start << PAGE_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236
237 switch (old_mem->mem_type) {
238 case TTM_PL_VRAM:
Jerome Glissed594e462010-02-17 21:54:29 +0000239 old_start += rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 break;
241 case TTM_PL_TT:
Jerome Glissed594e462010-02-17 21:54:29 +0000242 old_start += rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 break;
244 default:
245 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
Christian König8f676c42012-05-02 15:11:18 +0200246 radeon_fence_unref(&fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247 return -EINVAL;
248 }
249 switch (new_mem->mem_type) {
250 case TTM_PL_VRAM:
Jerome Glissed594e462010-02-17 21:54:29 +0000251 new_start += rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 break;
253 case TTM_PL_TT:
Jerome Glissed594e462010-02-17 21:54:29 +0000254 new_start += rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255 break;
256 default:
257 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
Christian König8f676c42012-05-02 15:11:18 +0200258 radeon_fence_unref(&fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 return -EINVAL;
260 }
Alex Deucher27cd7762012-02-23 17:53:42 -0500261 if (!rdev->ring[radeon_copy_ring_index(rdev)].ready) {
Alex Deucher3000bf32012-01-05 22:11:07 -0500262 DRM_ERROR("Trying to move memory with ring turned off.\n");
Christian König8f676c42012-05-02 15:11:18 +0200263 radeon_fence_unref(&fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264 return -EINVAL;
265 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400266
267 BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
268
Alex Deucher3000bf32012-01-05 22:11:07 -0500269 /* sync other rings */
Christian König8f676c42012-05-02 15:11:18 +0200270 old_fence = bo->sync_obj;
271 if (old_fence && old_fence->ring != fence->ring
272 && !radeon_fence_signaled(old_fence)) {
273 bool sync_to_ring[RADEON_NUM_RINGS] = { };
274 sync_to_ring[old_fence->ring] = true;
Alex Deucher3000bf32012-01-05 22:11:07 -0500275
Christian König7c0d4092012-05-09 15:34:59 +0200276 r = radeon_semaphore_create(rdev, &sem);
Christian König8f676c42012-05-02 15:11:18 +0200277 if (r) {
278 radeon_fence_unref(&fence);
279 return r;
280 }
Alex Deucher3000bf32012-01-05 22:11:07 -0500281
Christian König7c0d4092012-05-09 15:34:59 +0200282 r = radeon_semaphore_sync_rings(rdev, sem,
Christian König8f676c42012-05-02 15:11:18 +0200283 sync_to_ring, fence->ring);
284 if (r) {
Christian König7c0d4092012-05-09 15:34:59 +0200285 radeon_semaphore_free(rdev, sem, NULL);
Christian König8f676c42012-05-02 15:11:18 +0200286 radeon_fence_unref(&fence);
287 return r;
Alex Deucher3000bf32012-01-05 22:11:07 -0500288 }
289 }
290
Alex Deucher003cefe2011-09-16 12:04:08 -0400291 r = radeon_copy(rdev, old_start, new_start,
292 new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE), /* GPU pages */
293 fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200294 /* FIXME: handle copy error */
295 r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000296 evict, no_wait_reserve, no_wait_gpu, new_mem);
Christian König7c0d4092012-05-09 15:34:59 +0200297 radeon_semaphore_free(rdev, sem, fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298 radeon_fence_unref(&fence);
299 return r;
300}
301
302static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000303 bool evict, bool interruptible,
304 bool no_wait_reserve, bool no_wait_gpu,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 struct ttm_mem_reg *new_mem)
306{
307 struct radeon_device *rdev;
308 struct ttm_mem_reg *old_mem = &bo->mem;
309 struct ttm_mem_reg tmp_mem;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100310 u32 placements;
311 struct ttm_placement placement;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312 int r;
313
314 rdev = radeon_get_rdev(bo->bdev);
315 tmp_mem = *new_mem;
316 tmp_mem.mm_node = NULL;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100317 placement.fpfn = 0;
318 placement.lpfn = 0;
319 placement.num_placement = 1;
320 placement.placement = &placements;
321 placement.num_busy_placement = 1;
322 placement.busy_placement = &placements;
323 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
324 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000325 interruptible, no_wait_reserve, no_wait_gpu);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326 if (unlikely(r)) {
327 return r;
328 }
Dave Airliedf67bed2009-10-30 13:31:26 +1000329
330 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
331 if (unlikely(r)) {
332 goto out_cleanup;
333 }
334
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335 r = ttm_tt_bind(bo->ttm, &tmp_mem);
336 if (unlikely(r)) {
337 goto out_cleanup;
338 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000339 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 if (unlikely(r)) {
341 goto out_cleanup;
342 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000343 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344out_cleanup:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000345 ttm_bo_mem_put(bo, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346 return r;
347}
348
349static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000350 bool evict, bool interruptible,
351 bool no_wait_reserve, bool no_wait_gpu,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 struct ttm_mem_reg *new_mem)
353{
354 struct radeon_device *rdev;
355 struct ttm_mem_reg *old_mem = &bo->mem;
356 struct ttm_mem_reg tmp_mem;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100357 struct ttm_placement placement;
358 u32 placements;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 int r;
360
361 rdev = radeon_get_rdev(bo->bdev);
362 tmp_mem = *new_mem;
363 tmp_mem.mm_node = NULL;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100364 placement.fpfn = 0;
365 placement.lpfn = 0;
366 placement.num_placement = 1;
367 placement.placement = &placements;
368 placement.num_busy_placement = 1;
369 placement.busy_placement = &placements;
370 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000371 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372 if (unlikely(r)) {
373 return r;
374 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000375 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 if (unlikely(r)) {
377 goto out_cleanup;
378 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000379 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380 if (unlikely(r)) {
381 goto out_cleanup;
382 }
383out_cleanup:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000384 ttm_bo_mem_put(bo, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 return r;
386}
387
388static int radeon_bo_move(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000389 bool evict, bool interruptible,
390 bool no_wait_reserve, bool no_wait_gpu,
391 struct ttm_mem_reg *new_mem)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392{
393 struct radeon_device *rdev;
394 struct ttm_mem_reg *old_mem = &bo->mem;
395 int r;
396
397 rdev = radeon_get_rdev(bo->bdev);
398 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
399 radeon_move_null(bo, new_mem);
400 return 0;
401 }
402 if ((old_mem->mem_type == TTM_PL_TT &&
403 new_mem->mem_type == TTM_PL_SYSTEM) ||
404 (old_mem->mem_type == TTM_PL_SYSTEM &&
405 new_mem->mem_type == TTM_PL_TT)) {
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200406 /* bind is enough */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407 radeon_move_null(bo, new_mem);
408 return 0;
409 }
Alex Deucher27cd7762012-02-23 17:53:42 -0500410 if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
411 rdev->asic->copy.copy == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412 /* use memcpy */
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200413 goto memcpy;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414 }
415
416 if (old_mem->mem_type == TTM_PL_VRAM &&
417 new_mem->mem_type == TTM_PL_SYSTEM) {
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200418 r = radeon_move_vram_ram(bo, evict, interruptible,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000419 no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200420 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
421 new_mem->mem_type == TTM_PL_VRAM) {
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200422 r = radeon_move_ram_vram(bo, evict, interruptible,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000423 no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200424 } else {
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000425 r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426 }
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200427
428 if (r) {
429memcpy:
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000430 r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200431 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200432 return r;
433}
434
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200435static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
436{
437 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
438 struct radeon_device *rdev = radeon_get_rdev(bdev);
439
440 mem->bus.addr = NULL;
441 mem->bus.offset = 0;
442 mem->bus.size = mem->num_pages << PAGE_SHIFT;
443 mem->bus.base = 0;
444 mem->bus.is_iomem = false;
445 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
446 return -EINVAL;
447 switch (mem->mem_type) {
448 case TTM_PL_SYSTEM:
449 /* system memory */
450 return 0;
451 case TTM_PL_TT:
452#if __OS_HAS_AGP
453 if (rdev->flags & RADEON_IS_AGP) {
454 /* RADEON_IS_AGP is set only if AGP is active */
Ben Skeggsd961db72010-08-05 10:48:18 +1000455 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200456 mem->bus.base = rdev->mc.agp_base;
Michel Dänzer365048f2010-05-19 12:46:22 +0200457 mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200458 }
459#endif
460 break;
461 case TTM_PL_VRAM:
Ben Skeggsd961db72010-08-05 10:48:18 +1000462 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200463 /* check if it's visible */
464 if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
465 return -EINVAL;
466 mem->bus.base = rdev->mc.aper_base;
467 mem->bus.is_iomem = true;
Jay Estabrookffb57c42011-07-06 23:57:13 +0000468#ifdef __alpha__
469 /*
470 * Alpha: use bus.addr to hold the ioremap() return,
471 * so we can modify bus.base below.
472 */
473 if (mem->placement & TTM_PL_FLAG_WC)
474 mem->bus.addr =
475 ioremap_wc(mem->bus.base + mem->bus.offset,
476 mem->bus.size);
477 else
478 mem->bus.addr =
479 ioremap_nocache(mem->bus.base + mem->bus.offset,
480 mem->bus.size);
481
482 /*
483 * Alpha: Use just the bus offset plus
484 * the hose/domain memory base for bus.base.
485 * It then can be used to build PTEs for VRAM
486 * access, as done in ttm_bo_vm_fault().
487 */
488 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
489 rdev->ddev->hose->dense_mem_base;
490#endif
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200491 break;
492 default:
493 return -EINVAL;
494 }
495 return 0;
496}
497
498static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
499{
500}
501
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
503 bool lazy, bool interruptible)
504{
505 return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
506}
507
508static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
509{
510 return 0;
511}
512
513static void radeon_sync_obj_unref(void **sync_obj)
514{
515 radeon_fence_unref((struct radeon_fence **)sync_obj);
516}
517
518static void *radeon_sync_obj_ref(void *sync_obj)
519{
520 return radeon_fence_ref((struct radeon_fence *)sync_obj);
521}
522
523static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
524{
525 return radeon_fence_signaled((struct radeon_fence *)sync_obj);
526}
527
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400528/*
529 * TTM backend functions.
530 */
531struct radeon_ttm_tt {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500532 struct ttm_dma_tt ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400533 struct radeon_device *rdev;
534 u64 offset;
535};
536
537static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
538 struct ttm_mem_reg *bo_mem)
539{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500540 struct radeon_ttm_tt *gtt = (void*)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400541 int r;
542
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400543 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
544 if (!ttm->num_pages) {
545 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
546 ttm->num_pages, bo_mem, ttm);
547 }
548 r = radeon_gart_bind(gtt->rdev, gtt->offset,
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500549 ttm->num_pages, ttm->pages, gtt->ttm.dma_address);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400550 if (r) {
551 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
552 ttm->num_pages, (unsigned)gtt->offset);
553 return r;
554 }
555 return 0;
556}
557
558static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
559{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500560 struct radeon_ttm_tt *gtt = (void *)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400561
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400562 radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
563 return 0;
564}
565
566static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
567{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500568 struct radeon_ttm_tt *gtt = (void *)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400569
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500570 ttm_dma_tt_fini(&gtt->ttm);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400571 kfree(gtt);
572}
573
574static struct ttm_backend_func radeon_backend_func = {
575 .bind = &radeon_ttm_backend_bind,
576 .unbind = &radeon_ttm_backend_unbind,
577 .destroy = &radeon_ttm_backend_destroy,
578};
579
580struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
581 unsigned long size, uint32_t page_flags,
582 struct page *dummy_read_page)
583{
584 struct radeon_device *rdev;
585 struct radeon_ttm_tt *gtt;
586
587 rdev = radeon_get_rdev(bdev);
588#if __OS_HAS_AGP
589 if (rdev->flags & RADEON_IS_AGP) {
590 return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
591 size, page_flags, dummy_read_page);
592 }
593#endif
594
595 gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
596 if (gtt == NULL) {
597 return NULL;
598 }
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500599 gtt->ttm.ttm.func = &radeon_backend_func;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400600 gtt->rdev = rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500601 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
602 kfree(gtt);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400603 return NULL;
604 }
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500605 return &gtt->ttm.ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400606}
607
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400608static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
609{
610 struct radeon_device *rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500611 struct radeon_ttm_tt *gtt = (void *)ttm;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400612 unsigned i;
613 int r;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400614 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400615
616 if (ttm->state != tt_unpopulated)
617 return 0;
618
Alex Deucher40f5cf92012-05-10 18:33:13 -0400619 if (slave && ttm->sg) {
620 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
621 gtt->ttm.dma_address, ttm->num_pages);
622 ttm->state = tt_unbound;
623 return 0;
624 }
625
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400626 rdev = radeon_get_rdev(ttm->bdev);
Jerome Glissedea7e0a2012-01-03 17:37:37 -0500627#if __OS_HAS_AGP
628 if (rdev->flags & RADEON_IS_AGP) {
629 return ttm_agp_tt_populate(ttm);
630 }
631#endif
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400632
633#ifdef CONFIG_SWIOTLB
634 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500635 return ttm_dma_populate(&gtt->ttm, rdev->dev);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400636 }
637#endif
638
639 r = ttm_pool_populate(ttm);
640 if (r) {
641 return r;
642 }
643
644 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500645 gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
646 0, PAGE_SIZE,
647 PCI_DMA_BIDIRECTIONAL);
648 if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400649 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500650 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400651 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500652 gtt->ttm.dma_address[i] = 0;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400653 }
654 ttm_pool_unpopulate(ttm);
655 return -EFAULT;
656 }
657 }
658 return 0;
659}
660
661static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
662{
663 struct radeon_device *rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500664 struct radeon_ttm_tt *gtt = (void *)ttm;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400665 unsigned i;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400666 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
667
668 if (slave)
669 return;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400670
671 rdev = radeon_get_rdev(ttm->bdev);
Jerome Glissedea7e0a2012-01-03 17:37:37 -0500672#if __OS_HAS_AGP
673 if (rdev->flags & RADEON_IS_AGP) {
674 ttm_agp_tt_unpopulate(ttm);
675 return;
676 }
677#endif
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400678
679#ifdef CONFIG_SWIOTLB
680 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500681 ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400682 return;
683 }
684#endif
685
686 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500687 if (gtt->ttm.dma_address[i]) {
688 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400689 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
690 }
691 }
692
693 ttm_pool_unpopulate(ttm);
694}
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400695
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696static struct ttm_bo_driver radeon_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400697 .ttm_tt_create = &radeon_ttm_tt_create,
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400698 .ttm_tt_populate = &radeon_ttm_tt_populate,
699 .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700 .invalidate_caches = &radeon_invalidate_caches,
701 .init_mem_type = &radeon_init_mem_type,
702 .evict_flags = &radeon_evict_flags,
703 .move = &radeon_bo_move,
704 .verify_access = &radeon_verify_access,
705 .sync_obj_signaled = &radeon_sync_obj_signaled,
706 .sync_obj_wait = &radeon_sync_obj_wait,
707 .sync_obj_flush = &radeon_sync_obj_flush,
708 .sync_obj_unref = &radeon_sync_obj_unref,
709 .sync_obj_ref = &radeon_sync_obj_ref,
Dave Airliee024e112009-06-24 09:48:08 +1000710 .move_notify = &radeon_bo_move_notify,
711 .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200712 .io_mem_reserve = &radeon_ttm_io_mem_reserve,
713 .io_mem_free = &radeon_ttm_io_mem_free,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200714};
715
716int radeon_ttm_init(struct radeon_device *rdev)
717{
718 int r;
719
720 r = radeon_ttm_global_init(rdev);
721 if (r) {
722 return r;
723 }
724 /* No others user of address space so set it to 0 */
725 r = ttm_bo_device_init(&rdev->mman.bdev,
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200726 rdev->mman.bo_global_ref.ref.object,
Dave Airliead49f502009-07-10 22:36:26 +1000727 &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
728 rdev->need_dma32);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200729 if (r) {
730 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
731 return r;
732 }
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100733 rdev->mman.initialized = true;
Jerome Glisse4c788672009-11-20 14:29:23 +0100734 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100735 rdev->mc.real_vram_size >> PAGE_SHIFT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200736 if (r) {
737 DRM_ERROR("Failed initializing VRAM heap.\n");
738 return r;
739 }
Daniel Vetter441921d2011-02-18 17:59:16 +0100740 r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400741 RADEON_GEM_DOMAIN_VRAM,
742 NULL, &rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200743 if (r) {
744 return r;
745 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100746 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
747 if (r)
748 return r;
749 r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
750 radeon_bo_unreserve(rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200751 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100752 radeon_bo_unref(&rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200753 return r;
754 }
755 DRM_INFO("radeon: %uM of VRAM memory ready\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000756 (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
Jerome Glisse4c788672009-11-20 14:29:23 +0100757 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100758 rdev->mc.gtt_size >> PAGE_SHIFT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 if (r) {
760 DRM_ERROR("Failed initializing GTT heap.\n");
761 return r;
762 }
763 DRM_INFO("radeon: %uM of GTT memory ready.\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000764 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
766 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
767 }
Dave Airliefa8a1232009-08-26 13:13:37 +1000768
769 r = radeon_ttm_debugfs_init(rdev);
770 if (r) {
771 DRM_ERROR("Failed to init debugfs\n");
772 return r;
773 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774 return 0;
775}
776
777void radeon_ttm_fini(struct radeon_device *rdev)
778{
Jerome Glisse4c788672009-11-20 14:29:23 +0100779 int r;
780
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100781 if (!rdev->mman.initialized)
782 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783 if (rdev->stollen_vga_memory) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100784 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
785 if (r == 0) {
786 radeon_bo_unpin(rdev->stollen_vga_memory);
787 radeon_bo_unreserve(rdev->stollen_vga_memory);
788 }
789 radeon_bo_unref(&rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790 }
791 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
792 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
793 ttm_bo_device_release(&rdev->mman.bdev);
794 radeon_gart_fini(rdev);
795 radeon_ttm_global_fini(rdev);
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100796 rdev->mman.initialized = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797 DRM_INFO("radeon: ttm finalized\n");
798}
799
Dave Airlie53595332011-03-14 09:47:24 +1000800/* this should only be called at bootup or when userspace
801 * isn't running */
802void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
803{
804 struct ttm_mem_type_manager *man;
805
806 if (!rdev->mman.initialized)
807 return;
808
809 man = &rdev->mman.bdev.man[TTM_PL_VRAM];
810 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
811 man->size = size >> PAGE_SHIFT;
812}
813
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814static struct vm_operations_struct radeon_ttm_vm_ops;
Alexey Dobriyanf0f37e22009-09-27 22:29:37 +0400815static const struct vm_operations_struct *ttm_vm_ops = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200816
817static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
818{
819 struct ttm_buffer_object *bo;
Matthew Garrett5876dd22010-04-26 15:52:20 -0400820 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821 int r;
822
Matthew Garrett5876dd22010-04-26 15:52:20 -0400823 bo = (struct ttm_buffer_object *)vma->vm_private_data;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824 if (bo == NULL) {
825 return VM_FAULT_NOPAGE;
826 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400827 rdev = radeon_get_rdev(bo->bdev);
828 mutex_lock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200829 r = ttm_vm_ops->fault(vma, vmf);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400830 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200831 return r;
832}
833
834int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
835{
836 struct drm_file *file_priv;
837 struct radeon_device *rdev;
838 int r;
839
840 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
841 return drm_mmap(filp, vma);
842 }
843
Joe Perches40b3be32010-09-04 18:52:42 -0700844 file_priv = filp->private_data;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845 rdev = file_priv->minor->dev->dev_private;
846 if (rdev == NULL) {
847 return -EINVAL;
848 }
849 r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
850 if (unlikely(r != 0)) {
851 return r;
852 }
853 if (unlikely(ttm_vm_ops == NULL)) {
854 ttm_vm_ops = vma->vm_ops;
855 radeon_ttm_vm_ops = *ttm_vm_ops;
856 radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
857 }
858 vma->vm_ops = &radeon_ttm_vm_ops;
859 return 0;
860}
861
862
Dave Airliefa8a1232009-08-26 13:13:37 +1000863#define RADEON_DEBUGFS_MEM_TYPES 2
864
Dave Airliefa8a1232009-08-26 13:13:37 +1000865#if defined(CONFIG_DEBUG_FS)
866static int radeon_mm_dump_table(struct seq_file *m, void *data)
867{
868 struct drm_info_node *node = (struct drm_info_node *)m->private;
869 struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
870 struct drm_device *dev = node->minor->dev;
871 struct radeon_device *rdev = dev->dev_private;
872 int ret;
873 struct ttm_bo_global *glob = rdev->mman.bdev.glob;
874
875 spin_lock(&glob->lru_lock);
876 ret = drm_mm_dump_table(m, mm);
877 spin_unlock(&glob->lru_lock);
878 return ret;
879}
880#endif
881
882static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
883{
Mikael Petterssonf4e45d02009-09-28 18:27:23 +0200884#if defined(CONFIG_DEBUG_FS)
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400885 static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+2];
886 static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+2][32];
Dave Airliefa8a1232009-08-26 13:13:37 +1000887 unsigned i;
888
Dave Airliefa8a1232009-08-26 13:13:37 +1000889 for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
890 if (i == 0)
891 sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
892 else
893 sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
894 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
895 radeon_mem_types_list[i].show = &radeon_mm_dump_table;
896 radeon_mem_types_list[i].driver_features = 0;
897 if (i == 0)
Dave Airlie16f9fdc2011-02-07 12:00:51 +1000898 radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_VRAM].priv;
Dave Airliefa8a1232009-08-26 13:13:37 +1000899 else
Dave Airlie16f9fdc2011-02-07 12:00:51 +1000900 radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_TT].priv;
Dave Airliefa8a1232009-08-26 13:13:37 +1000901
902 }
Pauli Nieminen8d7cddc2010-04-01 12:44:59 +0000903 /* Add ttm page pool to debugfs */
904 sprintf(radeon_mem_types_names[i], "ttm_page_pool");
905 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
906 radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
907 radeon_mem_types_list[i].driver_features = 0;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400908 radeon_mem_types_list[i++].data = NULL;
909#ifdef CONFIG_SWIOTLB
910 if (swiotlb_nr_tbl()) {
911 sprintf(radeon_mem_types_names[i], "ttm_dma_page_pool");
912 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
913 radeon_mem_types_list[i].show = &ttm_dma_page_alloc_debugfs;
914 radeon_mem_types_list[i].driver_features = 0;
915 radeon_mem_types_list[i++].data = NULL;
916 }
917#endif
918 return radeon_debugfs_add_files(rdev, radeon_mem_types_list, i);
Dave Airliefa8a1232009-08-26 13:13:37 +1000919
920#endif
921 return 0;
922}