blob: 7515d4718645affd7c9e0f12d43469384fee1259 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010018
Russell King0ba8b9b2008-08-10 18:08:10 +010019#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000020#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050021#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010022#include <asm/setup.h>
23#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010024#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010025#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040026#include <asm/highmem.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027
28#include <asm/mach/arch.h>
29#include <asm/mach/map.h>
30
31#include "mm.h"
32
33DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
34
Russell Kingd111e8f2006-09-27 15:27:33 +010035/*
36 * empty_zero_page is a special page that is used for
37 * zero-initialized data and COW.
38 */
39struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040040EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010041
42/*
43 * The pmd table for the upper-most set of pages.
44 */
45pmd_t *top_pmd;
46
Russell Kingae8f1542006-09-27 15:38:34 +010047#define CPOLICY_UNCACHED 0
48#define CPOLICY_BUFFERED 1
49#define CPOLICY_WRITETHROUGH 2
50#define CPOLICY_WRITEBACK 3
51#define CPOLICY_WRITEALLOC 4
52
53static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
54static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010055pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010056pgprot_t pgprot_kernel;
57
Imre_Deak44b18692007-02-11 13:45:13 +010058EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010059EXPORT_SYMBOL(pgprot_kernel);
60
61struct cachepolicy {
62 const char policy[16];
63 unsigned int cr_mask;
64 unsigned int pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000065 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010066};
67
68static struct cachepolicy cache_policies[] __initdata = {
69 {
70 .policy = "uncached",
71 .cr_mask = CR_W|CR_C,
72 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010073 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010074 }, {
75 .policy = "buffered",
76 .cr_mask = CR_C,
77 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010078 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010079 }, {
80 .policy = "writethrough",
81 .cr_mask = 0,
82 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010083 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010084 }, {
85 .policy = "writeback",
86 .cr_mask = 0,
87 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010088 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010089 }, {
90 .policy = "writealloc",
91 .cr_mask = 0,
92 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010093 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010094 }
95};
96
97/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010098 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +010099 * problems by allowing the cache or the cache and
100 * writebuffer to be turned off. (Note: the write
101 * buffer should not be on and the cache off).
102 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100103static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100104{
105 int i;
106
107 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
108 int len = strlen(cache_policies[i].policy);
109
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100110 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100111 cachepolicy = i;
112 cr_alignment &= ~cache_policies[i].cr_mask;
113 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100114 break;
115 }
116 }
117 if (i == ARRAY_SIZE(cache_policies))
118 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000119 /*
120 * This restriction is partly to do with the way we boot; it is
121 * unpredictable to have memory mapped using two different sets of
122 * memory attributes (shared, type, and cache attribs). We can not
123 * change these attributes once the initial assembly has setup the
124 * page tables.
125 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100126 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
127 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
128 cachepolicy = CPOLICY_WRITEBACK;
129 }
Russell Kingae8f1542006-09-27 15:38:34 +0100130 flush_cache_all();
131 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100132 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100133}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100134early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100135
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100136static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100137{
138 char *p = "buffered";
139 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100140 early_cachepolicy(p);
141 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100142}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100143early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100144
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100145static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100146{
147 char *p = "uncached";
148 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100149 early_cachepolicy(p);
150 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100151}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100152early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100153
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100154static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100155{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100156 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100157 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100158 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100159 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100160 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100161}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100162early_param("ecc", early_ecc);
Russell Kingae8f1542006-09-27 15:38:34 +0100163
164static int __init noalign_setup(char *__unused)
165{
166 cr_alignment &= ~CR_A;
167 cr_no_alignment &= ~CR_A;
168 set_cr(cr_alignment);
169 return 1;
170}
171__setup("noalign", noalign_setup);
172
Russell King255d1f82006-12-18 00:12:47 +0000173#ifndef CONFIG_SMP
174void adjust_cr(unsigned long mask, unsigned long set)
175{
176 unsigned long flags;
177
178 mask &= ~CR_A;
179
180 set &= mask;
181
182 local_irq_save(flags);
183
184 cr_no_alignment = (cr_no_alignment & ~mask) | set;
185 cr_alignment = (cr_alignment & ~mask) | set;
186
187 set_cr((get_cr() & ~mask) | set);
188
189 local_irq_restore(flags);
190}
191#endif
192
Russell King36bb94b2010-11-16 08:40:36 +0000193#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000194#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100195
Russell Kingb29e9f52007-04-21 10:47:29 +0100196static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100197 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100198 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
199 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100200 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000201 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100202 .domain = DOMAIN_IO,
203 },
204 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100205 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100206 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000207 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100208 .domain = DOMAIN_IO,
209 },
210 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100211 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100212 .prot_l1 = PMD_TYPE_TABLE,
213 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
214 .domain = DOMAIN_IO,
215 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100216 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100217 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100218 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000219 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100220 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100221 },
Russell Kingebb4c652008-11-09 11:18:36 +0000222 [MT_UNCACHED] = {
223 .prot_pte = PROT_PTE_DEVICE,
224 .prot_l1 = PMD_TYPE_TABLE,
225 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
226 .domain = DOMAIN_IO,
227 },
Russell Kingae8f1542006-09-27 15:38:34 +0100228 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100229 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100230 .domain = DOMAIN_KERNEL,
231 },
232 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100233 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100234 .domain = DOMAIN_KERNEL,
235 },
236 [MT_LOW_VECTORS] = {
Russell King36bb94b2010-11-16 08:40:36 +0000237 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
238 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100239 .prot_l1 = PMD_TYPE_TABLE,
240 .domain = DOMAIN_USER,
241 },
242 [MT_HIGH_VECTORS] = {
243 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000244 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100245 .prot_l1 = PMD_TYPE_TABLE,
246 .domain = DOMAIN_USER,
247 },
248 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000249 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100250 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100251 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100252 .domain = DOMAIN_KERNEL,
253 },
254 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100255 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100256 .domain = DOMAIN_KERNEL,
257 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100258 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100259 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000260 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100261 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100262 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
263 .domain = DOMAIN_KERNEL,
264 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100265 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100266 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000267 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100268 .prot_l1 = PMD_TYPE_TABLE,
269 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
270 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100271 },
272 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000273 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100274 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100275 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100276 },
Russell Kingae8f1542006-09-27 15:38:34 +0100277};
278
Russell Kingb29e9f52007-04-21 10:47:29 +0100279const struct mem_type *get_mem_type(unsigned int type)
280{
281 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
282}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200283EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100284
Russell Kingae8f1542006-09-27 15:38:34 +0100285/*
286 * Adjust the PMD section entries according to the CPU in use.
287 */
288static void __init build_mem_type_table(void)
289{
290 struct cachepolicy *cp;
291 unsigned int cr = get_cr();
Russell Kingbb30f362008-09-06 20:04:59 +0100292 unsigned int user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100293 int cpu_arch = cpu_architecture();
294 int i;
295
Catalin Marinas11179d82007-07-20 11:42:24 +0100296 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100297#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100298 if (cachepolicy > CPOLICY_BUFFERED)
299 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100300#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100301 if (cachepolicy > CPOLICY_WRITETHROUGH)
302 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100303#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100304 }
Russell Kingae8f1542006-09-27 15:38:34 +0100305 if (cpu_arch < CPU_ARCH_ARMv5) {
306 if (cachepolicy >= CPOLICY_WRITEALLOC)
307 cachepolicy = CPOLICY_WRITEBACK;
308 ecc_mask = 0;
309 }
Russell Kingf00ec482010-09-04 10:47:48 +0100310 if (is_smp())
311 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100312
313 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000314 * Strip out features not present on earlier architectures.
315 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
316 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100317 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000318 if (cpu_arch < CPU_ARCH_ARMv5)
319 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
320 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
321 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
322 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
323 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100324
325 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000326 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
327 * "update-able on write" bit on ARM610). However, Xscale and
328 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100329 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000330 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100331 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100332 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100333 mem_types[i].prot_l1 &= ~PMD_BIT4;
334 }
335 } else if (cpu_arch < CPU_ARCH_ARMv6) {
336 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100337 if (mem_types[i].prot_l1)
338 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100339 if (mem_types[i].prot_sect)
340 mem_types[i].prot_sect |= PMD_BIT4;
341 }
342 }
Russell Kingae8f1542006-09-27 15:38:34 +0100343
Russell Kingb1cce6b2008-11-04 10:52:28 +0000344 /*
345 * Mark the device areas according to the CPU/architecture.
346 */
347 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
348 if (!cpu_is_xsc3()) {
349 /*
350 * Mark device regions on ARMv6+ as execute-never
351 * to prevent speculative instruction fetches.
352 */
353 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
354 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
355 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
356 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
357 }
358 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
359 /*
360 * For ARMv7 with TEX remapping,
361 * - shared device is SXCB=1100
362 * - nonshared device is SXCB=0100
363 * - write combine device mem is SXCB=0001
364 * (Uncached Normal memory)
365 */
366 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
367 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
368 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
369 } else if (cpu_is_xsc3()) {
370 /*
371 * For Xscale3,
372 * - shared device is TEXCB=00101
373 * - nonshared device is TEXCB=01000
374 * - write combine device mem is TEXCB=00100
375 * (Inner/Outer Uncacheable in xsc3 parlance)
376 */
377 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
378 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
379 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
380 } else {
381 /*
382 * For ARMv6 and ARMv7 without TEX remapping,
383 * - shared device is TEXCB=00001
384 * - nonshared device is TEXCB=01000
385 * - write combine device mem is TEXCB=00100
386 * (Uncached Normal in ARMv6 parlance).
387 */
388 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
389 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
390 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
391 }
392 } else {
393 /*
394 * On others, write combining is "Uncached/Buffered"
395 */
396 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
397 }
398
399 /*
400 * Now deal with the memory-type mappings
401 */
Russell Kingae8f1542006-09-27 15:38:34 +0100402 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100403 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
404
Russell Kingbb30f362008-09-06 20:04:59 +0100405 /*
406 * Only use write-through for non-SMP systems
407 */
Russell Kingf00ec482010-09-04 10:47:48 +0100408 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100409 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100410
411 /*
412 * Enable CPU-specific coherency if supported.
413 * (Only available on XSC3 at the moment.)
414 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100415 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000416 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100417 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
418 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
419 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
420 }
Russell Kingae8f1542006-09-27 15:38:34 +0100421 /*
422 * ARMv6 and above have extended page tables.
423 */
424 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
425 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100426 * Mark cache clean areas and XIP ROM read only
427 * from SVC mode and no access from userspace.
428 */
429 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
430 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
431 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
432
Russell Kingf00ec482010-09-04 10:47:48 +0100433 if (is_smp()) {
434 /*
435 * Mark memory with the "shared" attribute
436 * for SMP systems
437 */
438 user_pgprot |= L_PTE_SHARED;
439 kern_pgprot |= L_PTE_SHARED;
440 vecs_pgprot |= L_PTE_SHARED;
441 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
442 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
443 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
444 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
445 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
446 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
447 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
448 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
449 }
Russell Kingae8f1542006-09-27 15:38:34 +0100450 }
451
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100452 /*
453 * Non-cacheable Normal - intended for memory areas that must
454 * not cause dirty cache line writebacks when used
455 */
456 if (cpu_arch >= CPU_ARCH_ARMv6) {
457 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
458 /* Non-cacheable Normal is XCB = 001 */
459 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
460 PMD_SECT_BUFFERED;
461 } else {
462 /* For both ARMv6 and non-TEX-remapping ARMv7 */
463 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
464 PMD_SECT_TEX(1);
465 }
466 } else {
467 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
468 }
469
Russell Kingae8f1542006-09-27 15:38:34 +0100470 for (i = 0; i < 16; i++) {
471 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100472 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100473 }
474
Russell Kingbb30f362008-09-06 20:04:59 +0100475 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
476 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100477
Imre_Deak44b18692007-02-11 13:45:13 +0100478 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100479 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000480 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100481
482 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
483 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
484 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100485 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
486 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100487 mem_types[MT_ROM].prot_sect |= cp->pmd;
488
489 switch (cp->pmd) {
490 case PMD_SECT_WT:
491 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
492 break;
493 case PMD_SECT_WB:
494 case PMD_SECT_WBWA:
495 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
496 break;
497 }
498 printk("Memory policy: ECC %sabled, Data cache %s\n",
499 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100500
501 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
502 struct mem_type *t = &mem_types[i];
503 if (t->prot_l1)
504 t->prot_l1 |= PMD_DOMAIN(t->domain);
505 if (t->prot_sect)
506 t->prot_sect |= PMD_DOMAIN(t->domain);
507 }
Russell Kingae8f1542006-09-27 15:38:34 +0100508}
509
Catalin Marinasd9073872010-09-13 16:01:24 +0100510#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
511pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
512 unsigned long size, pgprot_t vma_prot)
513{
514 if (!pfn_valid(pfn))
515 return pgprot_noncached(vma_prot);
516 else if (file->f_flags & O_SYNC)
517 return pgprot_writecombine(vma_prot);
518 return vma_prot;
519}
520EXPORT_SYMBOL(phys_mem_access_prot);
521#endif
522
Russell Kingae8f1542006-09-27 15:38:34 +0100523#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
524
Russell King3abe9d32010-03-25 17:02:59 +0000525static void __init *early_alloc(unsigned long sz)
526{
Russell King2778f622010-07-09 16:27:52 +0100527 void *ptr = __va(memblock_alloc(sz, sz));
528 memset(ptr, 0, sz);
529 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000530}
531
Russell King4bb2e272010-07-01 18:33:29 +0100532static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
533{
534 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100535 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000536 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100537 }
538 BUG_ON(pmd_bad(*pmd));
539 return pte_offset_kernel(pmd, addr);
540}
541
Russell King24e6c692007-04-21 10:21:28 +0100542static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
543 unsigned long end, unsigned long pfn,
544 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100545{
Russell King4bb2e272010-07-01 18:33:29 +0100546 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100547 do {
Russell King40d192b2008-09-06 21:15:56 +0100548 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100549 pfn++;
550 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100551}
552
Russell King24e6c692007-04-21 10:21:28 +0100553static void __init alloc_init_section(pgd_t *pgd, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000554 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100555 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100556{
Russell King24e6c692007-04-21 10:21:28 +0100557 pmd_t *pmd = pmd_offset(pgd, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100558
Russell King24e6c692007-04-21 10:21:28 +0100559 /*
560 * Try a section mapping - end, addr and phys must all be aligned
561 * to a section boundary. Note that PMDs refer to the individual
562 * L1 entries, whereas PGDs refer to a group of L1 entries making
563 * up one logical pointer to an L2 table.
564 */
565 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
566 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100567
Russell King24e6c692007-04-21 10:21:28 +0100568 if (addr & SECTION_SIZE)
569 pmd++;
570
571 do {
572 *pmd = __pmd(phys | type->prot_sect);
573 phys += SECTION_SIZE;
574 } while (pmd++, addr += SECTION_SIZE, addr != end);
575
576 flush_pmd_entry(p);
577 } else {
578 /*
579 * No need to loop; pte's aren't interested in the
580 * individual L1 entries.
581 */
582 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100583 }
Russell Kingae8f1542006-09-27 15:38:34 +0100584}
585
Russell King4a56c1e2007-04-21 10:16:48 +0100586static void __init create_36bit_mapping(struct map_desc *md,
587 const struct mem_type *type)
588{
Russell King97092e02010-11-16 00:16:01 +0000589 unsigned long addr, length, end;
590 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100591 pgd_t *pgd;
592
593 addr = md->virtual;
594 phys = (unsigned long)__pfn_to_phys(md->pfn);
595 length = PAGE_ALIGN(md->length);
596
597 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
598 printk(KERN_ERR "MM: CPU does not support supersection "
599 "mapping for 0x%08llx at 0x%08lx\n",
600 __pfn_to_phys((u64)md->pfn), addr);
601 return;
602 }
603
604 /* N.B. ARMv6 supersections are only defined to work with domain 0.
605 * Since domain assignments can in fact be arbitrary, the
606 * 'domain == 0' check below is required to insure that ARMv6
607 * supersections are only allocated for domain 0 regardless
608 * of the actual domain assignments in use.
609 */
610 if (type->domain) {
611 printk(KERN_ERR "MM: invalid domain in supersection "
612 "mapping for 0x%08llx at 0x%08lx\n",
613 __pfn_to_phys((u64)md->pfn), addr);
614 return;
615 }
616
617 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
618 printk(KERN_ERR "MM: cannot create mapping for "
619 "0x%08llx at 0x%08lx invalid alignment\n",
620 __pfn_to_phys((u64)md->pfn), addr);
621 return;
622 }
623
624 /*
625 * Shift bits [35:32] of address into bits [23:20] of PMD
626 * (See ARMv6 spec).
627 */
628 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
629
630 pgd = pgd_offset_k(addr);
631 end = addr + length;
632 do {
633 pmd_t *pmd = pmd_offset(pgd, addr);
634 int i;
635
636 for (i = 0; i < 16; i++)
637 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
638
639 addr += SUPERSECTION_SIZE;
640 phys += SUPERSECTION_SIZE;
641 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
642 } while (addr != end);
643}
644
Russell Kingae8f1542006-09-27 15:38:34 +0100645/*
646 * Create the page directory entries and any necessary
647 * page tables for the mapping specified by `md'. We
648 * are able to cope here with varying sizes and address
649 * offsets, and we take full advantage of sections and
650 * supersections.
651 */
Russell Kinga2227122010-03-25 18:56:05 +0000652static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100653{
Russell King24e6c692007-04-21 10:21:28 +0100654 unsigned long phys, addr, length, end;
Russell Kingd5c98172007-04-21 10:05:32 +0100655 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100656 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100657
658 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
659 printk(KERN_WARNING "BUG: not creating mapping for "
660 "0x%08llx at 0x%08lx in user region\n",
661 __pfn_to_phys((u64)md->pfn), md->virtual);
662 return;
663 }
664
665 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
666 md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
667 printk(KERN_WARNING "BUG: mapping for 0x%08llx at 0x%08lx "
668 "overlaps vmalloc space\n",
669 __pfn_to_phys((u64)md->pfn), md->virtual);
670 }
671
Russell Kingd5c98172007-04-21 10:05:32 +0100672 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100673
674 /*
675 * Catch 36-bit addresses
676 */
Russell King4a56c1e2007-04-21 10:16:48 +0100677 if (md->pfn >= 0x100000) {
678 create_36bit_mapping(md, type);
679 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100680 }
681
Russell King7b9c7b42007-07-04 21:16:33 +0100682 addr = md->virtual & PAGE_MASK;
Russell King24e6c692007-04-21 10:21:28 +0100683 phys = (unsigned long)__pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100684 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100685
Russell King24e6c692007-04-21 10:21:28 +0100686 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Russell Kingae8f1542006-09-27 15:38:34 +0100687 printk(KERN_WARNING "BUG: map for 0x%08lx at 0x%08lx can not "
688 "be mapped using pages, ignoring.\n",
Russell King24e6c692007-04-21 10:21:28 +0100689 __pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100690 return;
691 }
692
Russell King24e6c692007-04-21 10:21:28 +0100693 pgd = pgd_offset_k(addr);
694 end = addr + length;
695 do {
696 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100697
Russell King24e6c692007-04-21 10:21:28 +0100698 alloc_init_section(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100699
Russell King24e6c692007-04-21 10:21:28 +0100700 phys += next - addr;
701 addr = next;
702 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100703}
704
705/*
706 * Create the architecture specific mappings
707 */
708void __init iotable_init(struct map_desc *io_desc, int nr)
709{
710 int i;
711
712 for (i = 0; i < nr; i++)
713 create_mapping(io_desc + i);
714}
715
Russell King79612392010-05-22 16:20:14 +0100716static void * __initdata vmalloc_min = (void *)(VMALLOC_END - SZ_128M);
Russell King6c5da7a2008-09-30 19:31:44 +0100717
718/*
719 * vmalloc=size forces the vmalloc area to be exactly 'size'
720 * bytes. This can be used to increase (or decrease) the vmalloc
721 * area - the default is 128m.
722 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100723static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100724{
Russell King79612392010-05-22 16:20:14 +0100725 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100726
727 if (vmalloc_reserve < SZ_16M) {
728 vmalloc_reserve = SZ_16M;
729 printk(KERN_WARNING
730 "vmalloc area too small, limiting to %luMB\n",
731 vmalloc_reserve >> 20);
732 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400733
734 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
735 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
736 printk(KERN_WARNING
737 "vmalloc area is too big, limiting to %luMB\n",
738 vmalloc_reserve >> 20);
739 }
Russell King79612392010-05-22 16:20:14 +0100740
741 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100742 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100743}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100744early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100745
Russell King8df65162010-10-27 19:57:38 +0100746static phys_addr_t lowmem_limit __initdata = 0;
747
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400748static void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200749{
Russell Kingdde58282009-08-15 12:36:00 +0100750 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200751
Russell King8df65162010-10-27 19:57:38 +0100752 lowmem_limit = __pa(vmalloc_min - 1) + 1;
753 memblock_set_current_limit(lowmem_limit);
Russell King2778f622010-07-09 16:27:52 +0100754
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400755 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400756 struct membank *bank = &meminfo.bank[j];
757 *bank = meminfo.bank[i];
758
759#ifdef CONFIG_HIGHMEM
Russell King79612392010-05-22 16:20:14 +0100760 if (__va(bank->start) > vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100761 __va(bank->start) < (void *)PAGE_OFFSET)
762 highmem = 1;
763
764 bank->highmem = highmem;
765
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400766 /*
767 * Split those memory banks which are partially overlapping
768 * the vmalloc area greatly simplifying things later.
769 */
Russell King79612392010-05-22 16:20:14 +0100770 if (__va(bank->start) < vmalloc_min &&
771 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400772 if (meminfo.nr_banks >= NR_BANKS) {
773 printk(KERN_CRIT "NR_BANKS too low, "
774 "ignoring high memory\n");
775 } else {
776 memmove(bank + 1, bank,
777 (meminfo.nr_banks - i) * sizeof(*bank));
778 meminfo.nr_banks++;
779 i++;
Russell King79612392010-05-22 16:20:14 +0100780 bank[1].size -= vmalloc_min - __va(bank->start);
781 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100782 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400783 j++;
784 }
Russell King79612392010-05-22 16:20:14 +0100785 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400786 }
787#else
Russell King041d7852009-09-27 17:40:42 +0100788 bank->highmem = highmem;
789
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400790 /*
791 * Check whether this memory bank would entirely overlap
792 * the vmalloc area.
793 */
Russell King79612392010-05-22 16:20:14 +0100794 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f92009-03-28 19:18:05 +0100795 __va(bank->start) < (void *)PAGE_OFFSET) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400796 printk(KERN_NOTICE "Ignoring RAM at %.8lx-%.8lx "
797 "(vmalloc region overlap).\n",
798 bank->start, bank->start + bank->size - 1);
799 continue;
800 }
801
802 /*
803 * Check whether this memory bank would partially overlap
804 * the vmalloc area.
805 */
Russell King79612392010-05-22 16:20:14 +0100806 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400807 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100808 unsigned long newsize = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400809 printk(KERN_NOTICE "Truncating RAM at %.8lx-%.8lx "
810 "to -%.8lx (vmalloc region overlap).\n",
811 bank->start, bank->start + bank->size - 1,
812 bank->start + newsize - 1);
813 bank->size = newsize;
814 }
815#endif
816 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200817 }
Russell Kinge616c592009-09-27 20:55:43 +0100818#ifdef CONFIG_HIGHMEM
819 if (highmem) {
820 const char *reason = NULL;
821
822 if (cache_is_vipt_aliasing()) {
823 /*
824 * Interactions between kmap and other mappings
825 * make highmem support with aliasing VIPT caches
826 * rather difficult.
827 */
828 reason = "with VIPT aliasing cache";
Russell Kingf00ec482010-09-04 10:47:48 +0100829 } else if (is_smp() && tlb_ops_need_broadcast()) {
Russell Kinge616c592009-09-27 20:55:43 +0100830 /*
831 * kmap_high needs to occasionally flush TLB entries,
832 * however, if the TLB entries need to be broadcast
833 * we may deadlock:
834 * kmap_high(irqs off)->flush_all_zero_pkmaps->
835 * flush_tlb_kernel_range->smp_call_function_many
836 * (must not be called with irqs off)
837 */
838 reason = "without hardware TLB ops broadcasting";
Russell Kinge616c592009-09-27 20:55:43 +0100839 }
840 if (reason) {
841 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
842 reason);
843 while (j > 0 && meminfo.bank[j - 1].highmem)
844 j--;
845 }
846 }
847#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400848 meminfo.nr_banks = j;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200849}
850
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400851static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100852{
853 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +0100854 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +0100855
856 /*
857 * Clear out all the mappings below the kernel image.
858 */
Russell Kingab4f2ee2008-11-06 17:11:07 +0000859 for (addr = 0; addr < MODULES_VADDR; addr += PGDIR_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100860 pmd_clear(pmd_off_k(addr));
861
862#ifdef CONFIG_XIP_KERNEL
863 /* The XIP kernel is mapped in the module area -- skip over it */
Russell King37efe642008-12-01 11:53:07 +0000864 addr = ((unsigned long)_etext + PGDIR_SIZE - 1) & PGDIR_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100865#endif
866 for ( ; addr < PAGE_OFFSET; addr += PGDIR_SIZE)
867 pmd_clear(pmd_off_k(addr));
868
869 /*
Russell King8df65162010-10-27 19:57:38 +0100870 * Find the end of the first block of lowmem.
871 */
872 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
873 if (end >= lowmem_limit)
874 end = lowmem_limit;
875
876 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100877 * Clear out all the kernel space mappings, except for the first
878 * memory bank, up to the end of the vmalloc region.
879 */
Russell King8df65162010-10-27 19:57:38 +0100880 for (addr = __phys_to_virt(end);
Russell Kingd111e8f2006-09-27 15:27:33 +0100881 addr < VMALLOC_END; addr += PGDIR_SIZE)
882 pmd_clear(pmd_off_k(addr));
883}
884
885/*
Russell King2778f622010-07-09 16:27:52 +0100886 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +0100887 */
Russell King2778f622010-07-09 16:27:52 +0100888void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100889{
Russell Kingd111e8f2006-09-27 15:27:33 +0100890 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100891 * Reserve the page tables. These are already in use,
892 * and can only be in node 0.
893 */
Russell King2778f622010-07-09 16:27:52 +0100894 memblock_reserve(__pa(swapper_pg_dir), PTRS_PER_PGD * sizeof(pgd_t));
Russell Kingd111e8f2006-09-27 15:27:33 +0100895
Russell Kingd111e8f2006-09-27 15:27:33 +0100896#ifdef CONFIG_SA1111
897 /*
898 * Because of the SA1111 DMA bug, we want to preserve our
899 * precious DMA-able memory...
900 */
Russell King2778f622010-07-09 16:27:52 +0100901 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +0100902#endif
Russell Kingd111e8f2006-09-27 15:27:33 +0100903}
904
905/*
906 * Set up device the mappings. Since we clear out the page tables for all
907 * mappings above VMALLOC_END, we will remove any debug device mappings.
908 * This means you have to be careful how you debug this function, or any
909 * called function. This means you can't use any function or debugging
910 * method which may touch any device, otherwise the kernel _will_ crash.
911 */
912static void __init devicemaps_init(struct machine_desc *mdesc)
913{
914 struct map_desc map;
915 unsigned long addr;
916 void *vectors;
917
918 /*
919 * Allocate the vector page early.
920 */
Russell King3abe9d32010-03-25 17:02:59 +0000921 vectors = early_alloc(PAGE_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100922
923 for (addr = VMALLOC_END; addr; addr += PGDIR_SIZE)
924 pmd_clear(pmd_off_k(addr));
925
926 /*
927 * Map the kernel if it is XIP.
928 * It is always first in the modulearea.
929 */
930#ifdef CONFIG_XIP_KERNEL
931 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +0000932 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +0000933 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100934 map.type = MT_ROM;
935 create_mapping(&map);
936#endif
937
938 /*
939 * Map the cache flushing regions.
940 */
941#ifdef FLUSH_BASE
942 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
943 map.virtual = FLUSH_BASE;
944 map.length = SZ_1M;
945 map.type = MT_CACHECLEAN;
946 create_mapping(&map);
947#endif
948#ifdef FLUSH_BASE_MINICACHE
949 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
950 map.virtual = FLUSH_BASE_MINICACHE;
951 map.length = SZ_1M;
952 map.type = MT_MINICLEAN;
953 create_mapping(&map);
954#endif
955
956 /*
957 * Create a mapping for the machine vectors at the high-vectors
958 * location (0xffff0000). If we aren't using high-vectors, also
959 * create a mapping at the low-vectors virtual address.
960 */
961 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
962 map.virtual = 0xffff0000;
963 map.length = PAGE_SIZE;
964 map.type = MT_HIGH_VECTORS;
965 create_mapping(&map);
966
967 if (!vectors_high()) {
968 map.virtual = 0;
969 map.type = MT_LOW_VECTORS;
970 create_mapping(&map);
971 }
972
973 /*
974 * Ask the machine support to map in the statically mapped devices.
975 */
976 if (mdesc->map_io)
977 mdesc->map_io();
978
979 /*
980 * Finally flush the caches and tlb to ensure that we're in a
981 * consistent state wrt the writebuffer. This also ensures that
982 * any write-allocated cache lines in the vector page are written
983 * back. After this point, we can start to touch devices again.
984 */
985 local_flush_tlb_all();
986 flush_cache_all();
987}
988
Nicolas Pitred73cd422008-09-15 16:44:55 -0400989static void __init kmap_init(void)
990{
991#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +0100992 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
993 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -0400994#endif
995}
996
Russell Kinga2227122010-03-25 18:56:05 +0000997static void __init map_lowmem(void)
998{
Russell King8df65162010-10-27 19:57:38 +0100999 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001000
1001 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001002 for_each_memblock(memory, reg) {
1003 phys_addr_t start = reg->base;
1004 phys_addr_t end = start + reg->size;
1005 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001006
Russell King8df65162010-10-27 19:57:38 +01001007 if (end > lowmem_limit)
1008 end = lowmem_limit;
1009 if (start >= end)
1010 break;
1011
1012 map.pfn = __phys_to_pfn(start);
1013 map.virtual = __phys_to_virt(start);
1014 map.length = end - start;
1015 map.type = MT_MEMORY;
1016
1017 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001018 }
1019}
1020
Russell Kingd111e8f2006-09-27 15:27:33 +01001021/*
1022 * paging_init() sets up the page tables, initialises the zone memory
1023 * maps, and sets up the zero page, bad page and bad page tables.
1024 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001025void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001026{
1027 void *zero_page;
1028
1029 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001030 sanity_check_meminfo();
1031 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001032 map_lowmem();
Russell Kingd111e8f2006-09-27 15:27:33 +01001033 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001034 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001035
1036 top_pmd = pmd_off_k(0xffff0000);
1037
Russell King3abe9d32010-03-25 17:02:59 +00001038 /* allocate the zero page. */
1039 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001040
Russell King8d717a52010-05-22 19:47:18 +01001041 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001042
Russell Kingd111e8f2006-09-27 15:27:33 +01001043 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001044 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001045}