blob: 26a68ddb11c1bdd0f0d5b8759f179bd92e15ae31 [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Copyright (C) 2012 ARM Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#ifndef __ASM_CPUTYPE_H
17#define __ASM_CPUTYPE_H
18
Javi Merino3e98fda2013-01-31 20:09:04 +000019#define INVALID_HWID ULONG_MAX
20
Zi Shen Lim4e6f7082014-06-07 01:55:27 +010021#define MPIDR_UP_BITMASK (0x1 << 30)
22#define MPIDR_MT_BITMASK (0x1 << 24)
Javi Merino4c7aa002012-08-29 09:47:19 +010023#define MPIDR_HWID_BITMASK 0xff00ffffff
24
Lorenzo Pieralisib0584502013-08-05 15:24:27 +010025#define MPIDR_LEVEL_BITS_SHIFT 3
26#define MPIDR_LEVEL_BITS (1 << MPIDR_LEVEL_BITS_SHIFT)
27#define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
28
29#define MPIDR_LEVEL_SHIFT(level) \
30 (((1 << level) >> 1) << MPIDR_LEVEL_BITS_SHIFT)
31
32#define MPIDR_AFFINITY_LEVEL(mpidr, level) \
33 ((mpidr >> MPIDR_LEVEL_SHIFT(level)) & MPIDR_LEVEL_MASK)
34
Mark Rutland89c4a302014-07-16 16:32:43 +010035#define MIDR_REVISION_MASK 0xf
36#define MIDR_REVISION(midr) ((midr) & MIDR_REVISION_MASK)
37#define MIDR_PARTNUM_SHIFT 4
38#define MIDR_PARTNUM_MASK (0xfff << MIDR_PARTNUM_SHIFT)
39#define MIDR_PARTNUM(midr) \
40 (((midr) & MIDR_PARTNUM_MASK) >> MIDR_PARTNUM_SHIFT)
41#define MIDR_ARCHITECTURE_SHIFT 16
42#define MIDR_ARCHITECTURE_MASK (0xf << MIDR_ARCHITECTURE_SHIFT)
43#define MIDR_ARCHITECTURE(midr) \
44 (((midr) & MIDR_ARCHITECTURE_MASK) >> MIDR_ARCHITECTURE_SHIFT)
45#define MIDR_VARIANT_SHIFT 20
46#define MIDR_VARIANT_MASK (0xf << MIDR_VARIANT_SHIFT)
47#define MIDR_VARIANT(midr) \
48 (((midr) & MIDR_VARIANT_MASK) >> MIDR_VARIANT_SHIFT)
49#define MIDR_IMPLEMENTOR_SHIFT 24
50#define MIDR_IMPLEMENTOR_MASK (0xff << MIDR_IMPLEMENTOR_SHIFT)
51#define MIDR_IMPLEMENTOR(midr) \
52 (((midr) & MIDR_IMPLEMENTOR_MASK) >> MIDR_IMPLEMENTOR_SHIFT)
53
Will Deacond5370f72016-02-02 12:46:24 +000054#define MIDR_CPU_MODEL(imp, partnum) \
Andre Przywara301bcfa2014-11-14 15:54:10 +000055 (((imp) << MIDR_IMPLEMENTOR_SHIFT) | \
56 (0xf << MIDR_ARCHITECTURE_SHIFT) | \
57 ((partnum) << MIDR_PARTNUM_SHIFT))
58
Will Deacond5370f72016-02-02 12:46:24 +000059#define MIDR_CPU_MODEL_MASK (MIDR_IMPLEMENTOR_MASK | MIDR_PARTNUM_MASK | \
60 MIDR_ARCHITECTURE_MASK)
61
62#define MIDR_IS_CPU_MODEL_RANGE(midr, model, rv_min, rv_max) \
63({ \
64 u32 _model = (midr) & MIDR_CPU_MODEL_MASK; \
65 u32 rv = (midr) & (MIDR_REVISION_MASK | MIDR_VARIANT_MASK); \
66 \
67 _model == (model) && rv >= (rv_min) && rv <= (rv_max); \
68 })
69
Robert Richter6d4e11c2015-09-21 22:58:35 +020070#define ARM_CPU_IMP_ARM 0x41
71#define ARM_CPU_IMP_APM 0x50
72#define ARM_CPU_IMP_CAVIUM 0x43
Jayachandran C9eb8a2c2016-02-20 19:49:23 +053073#define ARM_CPU_IMP_BRCM 0x42
Marc Zyngierd9c19512013-02-27 18:05:59 +000074
Robert Richter6d4e11c2015-09-21 22:58:35 +020075#define ARM_CPU_PART_AEM_V8 0xD0F
76#define ARM_CPU_PART_FOUNDATION 0xD00
77#define ARM_CPU_PART_CORTEX_A57 0xD07
78#define ARM_CPU_PART_CORTEX_A53 0xD03
Marc Zyngierd9c19512013-02-27 18:05:59 +000079
Robert Richter6d4e11c2015-09-21 22:58:35 +020080#define APM_CPU_PART_POTENZA 0x000
81
82#define CAVIUM_CPU_PART_THUNDERX 0x0A1
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +053083#define CAVIUM_CPU_PART_THUNDERX_81XX 0x0A2
Vinayak Kale4ad637a2013-04-24 10:06:59 +010084
Jayachandran C9eb8a2c2016-02-20 19:49:23 +053085#define BRCM_CPU_PART_VULCAN 0x516
86
Will Deacond5370f72016-02-02 12:46:24 +000087#define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53)
88#define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57)
89#define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX)
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +053090#define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX)
Will Deacond5370f72016-02-02 12:46:24 +000091
Javi Merino0359b0e2012-08-29 18:32:18 +010092#ifndef __ASSEMBLY__
93
James Morse0f54b142016-02-05 14:58:46 +000094#include <asm/sysreg.h>
95
Will Deacon8a71f0c2016-09-06 14:04:45 +010096#define read_cpuid(reg) read_sysreg_s(SYS_ ## reg)
James Morse0f54b142016-02-05 14:58:46 +000097
Catalin Marinas9cce7a42012-03-05 11:49:28 +000098/*
99 * The CPU ID never changes at run time, so we might as well tell the
100 * compiler that it's constant. Use this function to read the CPU ID
101 * rather than directly reading processor_id or read_cpuid() directly.
102 */
103static inline u32 __attribute_const__ read_cpuid_id(void)
104{
Mark Rutland1cc6ed92016-03-04 12:54:05 +0000105 return read_cpuid(MIDR_EL1);
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000106}
107
Marc Zyngierd9c19512013-02-27 18:05:59 +0000108static inline u64 __attribute_const__ read_cpuid_mpidr(void)
109{
Mark Rutland1cc6ed92016-03-04 12:54:05 +0000110 return read_cpuid(MPIDR_EL1);
Marc Zyngierd9c19512013-02-27 18:05:59 +0000111}
112
113static inline unsigned int __attribute_const__ read_cpuid_implementor(void)
114{
Mark Rutland89c4a302014-07-16 16:32:43 +0100115 return MIDR_IMPLEMENTOR(read_cpuid_id());
Marc Zyngierd9c19512013-02-27 18:05:59 +0000116}
117
118static inline unsigned int __attribute_const__ read_cpuid_part_number(void)
119{
Mark Rutland89c4a302014-07-16 16:32:43 +0100120 return MIDR_PARTNUM(read_cpuid_id());
Marc Zyngierd9c19512013-02-27 18:05:59 +0000121}
122
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000123static inline u32 __attribute_const__ read_cpuid_cachetype(void)
124{
Mark Rutland1cc6ed92016-03-04 12:54:05 +0000125 return read_cpuid(CTR_EL0);
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000126}
Javi Merino0359b0e2012-08-29 18:32:18 +0100127#endif /* __ASSEMBLY__ */
128
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000129#endif