blob: 5520102881357e005361ffd879dc7a245d2fd253 [file] [log] [blame]
Rafael J. Wysockif58b0822013-03-06 23:46:20 +01001/*
2 * ACPI support for Intel Lynxpoint LPSS.
3 *
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +01004 * Copyright (C) 2013, Intel Corporation
Rafael J. Wysockif58b0822013-03-06 23:46:20 +01005 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/acpi.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010014#include <linux/clkdev.h>
15#include <linux/clk-provider.h>
16#include <linux/err.h>
17#include <linux/io.h>
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010018#include <linux/mutex.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010019#include <linux/platform_device.h>
20#include <linux/platform_data/clk-lpss.h>
Tomeu Vizoso989561d2016-01-07 16:46:13 +010021#include <linux/pm_domain.h>
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010022#include <linux/pm_runtime.h>
Heikki Krogerusc78b0832014-05-23 16:15:09 +030023#include <linux/delay.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010024
25#include "internal.h"
26
27ACPI_MODULE_NAME("acpi_lpss");
28
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +020029#ifdef CONFIG_X86_INTEL_LPSS
30
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010031#include <asm/cpu_device_id.h>
Dave Hansen4626d842016-06-02 17:19:46 -070032#include <asm/intel-family.h>
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010033#include <asm/iosf_mbi.h>
34#include <asm/pmc_atom.h>
35
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +020036#define LPSS_ADDR(desc) ((unsigned long)&desc)
37
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010038#define LPSS_CLK_SIZE 0x04
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010039#define LPSS_LTR_SIZE 0x18
40
41/* Offsets relative to LPSS_PRIVATE_OFFSET */
Heikki Krogerused3a8722014-05-19 14:42:07 +030042#define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
Mika Westerberg765bdd42014-06-17 14:33:39 +030043#define LPSS_RESETS 0x04
44#define LPSS_RESETS_RESET_FUNC BIT(0)
45#define LPSS_RESETS_RESET_APB BIT(1)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010046#define LPSS_GENERAL 0x08
47#define LPSS_GENERAL_LTR_MODE_SW BIT(2)
Heikki Krogerus088f1fd2013-10-09 09:49:20 +030048#define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010049#define LPSS_SW_LTR 0x10
50#define LPSS_AUTO_LTR 0x14
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +010051#define LPSS_LTR_SNOOP_REQ BIT(15)
52#define LPSS_LTR_SNOOP_MASK 0x0000FFFF
53#define LPSS_LTR_SNOOP_LAT_1US 0x800
54#define LPSS_LTR_SNOOP_LAT_32US 0xC00
55#define LPSS_LTR_SNOOP_LAT_SHIFT 5
56#define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
57#define LPSS_LTR_MAX_VAL 0x3FF
Heikki Krogerus06d86412013-06-17 13:25:46 +030058#define LPSS_TX_INT 0x20
59#define LPSS_TX_INT_MASK BIT(1)
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010060
Heikki Krogerusc78b0832014-05-23 16:15:09 +030061#define LPSS_PRV_REG_COUNT 9
62
Heikki Krogerusff8c1af2014-09-02 10:55:07 +030063/* LPSS Flags */
64#define LPSS_CLK BIT(0)
65#define LPSS_CLK_GATE BIT(1)
66#define LPSS_CLK_DIVIDER BIT(2)
67#define LPSS_LTR BIT(3)
68#define LPSS_SAVE_CTX BIT(4)
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +053069#define LPSS_NO_D3_DELAY BIT(5)
Mika Westerbergf6272172013-05-13 12:42:44 +000070
Heikki Krogerus06d86412013-06-17 13:25:46 +030071struct lpss_private_data;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010072
73struct lpss_device_desc {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +030074 unsigned int flags;
Heikki Krogerusfcf07892015-03-06 15:48:38 +020075 const char *clk_con_id;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010076 unsigned int prv_offset;
Mika Westerberg958c4eb2013-06-18 16:51:35 +030077 size_t prv_size_override;
Heikki Krogerusa5565cf2016-08-23 11:33:27 +030078 struct property_entry *properties;
Heikki Krogerus06d86412013-06-17 13:25:46 +030079 void (*setup)(struct lpss_private_data *pdata);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010080};
81
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010082static const struct lpss_device_desc lpss_dma_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +010083 .flags = LPSS_CLK,
Rafael J. Wysockib59cc202013-05-08 11:55:49 +030084};
85
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010086struct lpss_private_data {
87 void __iomem *mmio_base;
88 resource_size_t mmio_size;
Heikki Krogerus03f09f72014-09-02 10:55:09 +030089 unsigned int fixed_clk_rate;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010090 struct clk *clk;
91 const struct lpss_device_desc *dev_desc;
Heikki Krogerusc78b0832014-05-23 16:15:09 +030092 u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010093};
94
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010095/* LPSS run time quirks */
96static unsigned int lpss_quirks;
97
98/*
99 * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device.
100 *
Andy Shevchenkofa9e93b2015-12-21 22:31:09 +0200101 * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100102 * it can be powered off automatically whenever the last LPSS device goes down.
103 * In case of no power any access to the DMA controller will hang the system.
104 * The behaviour is reproduced on some HP laptops based on Intel BayTrail as
105 * well as on ASuS T100TA transformer.
106 *
107 * This quirk overrides power state of entire LPSS island to keep DMA powered
108 * on whenever we have at least one other device in use.
109 */
110#define LPSS_QUIRK_ALWAYS_POWER_ON BIT(0)
111
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300112/* UART Component Parameter Register */
113#define LPSS_UART_CPR 0xF4
114#define LPSS_UART_CPR_AFCE BIT(4)
115
Heikki Krogerus06d86412013-06-17 13:25:46 +0300116static void lpss_uart_setup(struct lpss_private_data *pdata)
117{
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300118 unsigned int offset;
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300119 u32 val;
Heikki Krogerus06d86412013-06-17 13:25:46 +0300120
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300121 offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300122 val = readl(pdata->mmio_base + offset);
123 writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300124
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300125 val = readl(pdata->mmio_base + LPSS_UART_CPR);
126 if (!(val & LPSS_UART_CPR_AFCE)) {
127 offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
128 val = readl(pdata->mmio_base + offset);
129 val |= LPSS_GENERAL_UART_RTS_OVRD;
130 writel(val, pdata->mmio_base + offset);
131 }
Heikki Krogerus06d86412013-06-17 13:25:46 +0300132}
133
Mika Westerberg30957942015-02-18 13:50:17 +0200134static void lpss_deassert_reset(struct lpss_private_data *pdata)
Mika Westerberg765bdd42014-06-17 14:33:39 +0300135{
136 unsigned int offset;
137 u32 val;
138
139 offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
140 val = readl(pdata->mmio_base + offset);
141 val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
142 writel(val, pdata->mmio_base + offset);
Mika Westerberg30957942015-02-18 13:50:17 +0200143}
144
145#define LPSS_I2C_ENABLE 0x6c
146
147static void byt_i2c_setup(struct lpss_private_data *pdata)
148{
149 lpss_deassert_reset(pdata);
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300150
151 if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
152 pdata->fixed_clk_rate = 133000000;
Mika Westerberg3293c7b2015-02-18 13:50:16 +0200153
154 writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
Mika Westerberg765bdd42014-06-17 14:33:39 +0300155}
156
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200157static const struct lpss_device_desc lpt_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300158 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100159 .prv_offset = 0x800,
Heikki Krogerused3a8722014-05-19 14:42:07 +0300160};
161
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200162static const struct lpss_device_desc lpt_i2c_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300163 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
Heikki Krogerused3a8722014-05-19 14:42:07 +0300164 .prv_offset = 0x800,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100165};
166
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300167static struct property_entry uart_properties[] = {
168 PROPERTY_ENTRY_U32("reg-io-width", 4),
169 PROPERTY_ENTRY_U32("reg-shift", 2),
170 PROPERTY_ENTRY_BOOL("snps,uart-16550-compatible"),
171 { },
172};
173
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200174static const struct lpss_device_desc lpt_uart_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300175 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200176 .clk_con_id = "baudclk",
Heikki Krogerus06d86412013-06-17 13:25:46 +0300177 .prv_offset = 0x800,
Heikki Krogerus06d86412013-06-17 13:25:46 +0300178 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300179 .properties = uart_properties,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100180};
181
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200182static const struct lpss_device_desc lpt_sdio_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300183 .flags = LPSS_LTR,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100184 .prv_offset = 0x1000,
Mika Westerberg958c4eb2013-06-18 16:51:35 +0300185 .prv_size_override = 0x1018,
Chew, Chiau Eee1c74812014-02-19 02:24:29 +0800186};
187
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200188static const struct lpss_device_desc byt_pwm_dev_desc = {
Heikki Krogerus3f56bf32014-09-02 10:55:10 +0300189 .flags = LPSS_SAVE_CTX,
Chew, Chiau Eee1c74812014-02-19 02:24:29 +0800190};
191
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530192static const struct lpss_device_desc bsw_pwm_dev_desc = {
193 .flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
194};
195
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200196static const struct lpss_device_desc byt_uart_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100197 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200198 .clk_con_id = "baudclk",
Mika Westerbergf6272172013-05-13 12:42:44 +0000199 .prv_offset = 0x800,
Heikki Krogerus06d86412013-06-17 13:25:46 +0300200 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300201 .properties = uart_properties,
Mika Westerbergf6272172013-05-13 12:42:44 +0000202};
203
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530204static const struct lpss_device_desc bsw_uart_dev_desc = {
205 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
206 | LPSS_NO_D3_DELAY,
207 .clk_con_id = "baudclk",
208 .prv_offset = 0x800,
209 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300210 .properties = uart_properties,
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530211};
212
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200213static const struct lpss_device_desc byt_spi_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100214 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
Mika Westerbergf6272172013-05-13 12:42:44 +0000215 .prv_offset = 0x400,
Mika Westerbergf6272172013-05-13 12:42:44 +0000216};
217
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200218static const struct lpss_device_desc byt_sdio_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100219 .flags = LPSS_CLK,
Mika Westerbergf6272172013-05-13 12:42:44 +0000220};
221
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200222static const struct lpss_device_desc byt_i2c_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100223 .flags = LPSS_CLK | LPSS_SAVE_CTX,
Mika Westerbergf6272172013-05-13 12:42:44 +0000224 .prv_offset = 0x800,
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300225 .setup = byt_i2c_setup,
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300226};
227
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530228static const struct lpss_device_desc bsw_i2c_dev_desc = {
229 .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
230 .prv_offset = 0x800,
231 .setup = byt_i2c_setup,
232};
233
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100234static const struct lpss_device_desc bsw_spi_dev_desc = {
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530235 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
236 | LPSS_NO_D3_DELAY,
Mika Westerberg30957942015-02-18 13:50:17 +0200237 .prv_offset = 0x400,
238 .setup = lpss_deassert_reset,
239};
240
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100241#define ICPU(model) { X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, }
242
243static const struct x86_cpu_id lpss_cpu_ids[] = {
Dave Hansen4626d842016-06-02 17:19:46 -0700244 ICPU(INTEL_FAM6_ATOM_SILVERMONT1), /* Valleyview, Bay Trail */
245 ICPU(INTEL_FAM6_ATOM_AIRMONT), /* Braswell, Cherry Trail */
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100246 {}
247};
248
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200249#else
250
251#define LPSS_ADDR(desc) (0UL)
252
253#endif /* CONFIG_X86_INTEL_LPSS */
254
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100255static const struct acpi_device_id acpi_lpss_device_ids[] = {
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300256 /* Generic LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200257 { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300258
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100259 /* Lynxpoint LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200260 { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
261 { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
262 { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
263 { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
264 { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
265 { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
266 { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100267 { "INT33C7", },
268
Mika Westerbergf6272172013-05-13 12:42:44 +0000269 /* BayTrail LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200270 { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
271 { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
272 { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
273 { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
274 { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
Mika Westerbergf6272172013-05-13 12:42:44 +0000275 { "INT33B2", },
Jin Yao20482d32014-05-15 18:28:46 +0300276 { "INT33FC", },
Mika Westerbergf6272172013-05-13 12:42:44 +0000277
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300278 /* Braswell LPSS devices */
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530279 { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
280 { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
Mika Westerberg30957942015-02-18 13:50:17 +0200281 { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530282 { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300283
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530284 /* Broadwell LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200285 { "INT3430", LPSS_ADDR(lpt_dev_desc) },
286 { "INT3431", LPSS_ADDR(lpt_dev_desc) },
287 { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
288 { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
289 { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
290 { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
291 { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
Mika Westerberga4d97532013-11-12 11:48:19 +0200292 { "INT3437", },
293
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300294 /* Wildcat Point LPSS devices */
295 { "INT3438", LPSS_ADDR(lpt_dev_desc) },
Jie Yang43218a12014-08-01 09:06:35 +0800296
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100297 { }
298};
299
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200300#ifdef CONFIG_X86_INTEL_LPSS
301
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100302static int is_memory(struct acpi_resource *res, void *not_used)
303{
304 struct resource r;
305 return !acpi_dev_resource_memory(res, &r);
306}
307
308/* LPSS main clock device. */
309static struct platform_device *lpss_clk_dev;
310
311static inline void lpt_register_clock_device(void)
312{
313 lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
314}
315
316static int register_device_clock(struct acpi_device *adev,
317 struct lpss_private_data *pdata)
318{
319 const struct lpss_device_desc *dev_desc = pdata->dev_desc;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300320 const char *devname = dev_name(&adev->dev);
Mika Westerbergf6272172013-05-13 12:42:44 +0000321 struct clk *clk = ERR_PTR(-ENODEV);
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300322 struct lpss_clk_data *clk_data;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300323 const char *parent, *clk_name;
324 void __iomem *prv_base;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100325
326 if (!lpss_clk_dev)
327 lpt_register_clock_device();
328
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300329 clk_data = platform_get_drvdata(lpss_clk_dev);
330 if (!clk_data)
331 return -ENODEV;
Heikki Krogerusb0d00f82014-09-02 10:55:08 +0300332 clk = clk_data->clk;
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300333
334 if (!pdata->mmio_base
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100335 || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100336 return -ENODATA;
337
Mika Westerbergf6272172013-05-13 12:42:44 +0000338 parent = clk_data->name;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300339 prv_base = pdata->mmio_base + dev_desc->prv_offset;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100340
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300341 if (pdata->fixed_clk_rate) {
342 clk = clk_register_fixed_rate(NULL, devname, parent, 0,
343 pdata->fixed_clk_rate);
344 goto out;
Mika Westerbergf6272172013-05-13 12:42:44 +0000345 }
346
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300347 if (dev_desc->flags & LPSS_CLK_GATE) {
Heikki Krogerused3a8722014-05-19 14:42:07 +0300348 clk = clk_register_gate(NULL, devname, parent, 0,
349 prv_base, 0, 0, NULL);
350 parent = devname;
351 }
352
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300353 if (dev_desc->flags & LPSS_CLK_DIVIDER) {
Heikki Krogerused3a8722014-05-19 14:42:07 +0300354 /* Prevent division by zero */
355 if (!readl(prv_base))
356 writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
357
358 clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
359 if (!clk_name)
360 return -ENOMEM;
361 clk = clk_register_fractional_divider(NULL, clk_name, parent,
362 0, prv_base,
363 1, 15, 16, 15, 0, NULL);
364 parent = clk_name;
365
366 clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
367 if (!clk_name) {
368 kfree(parent);
369 return -ENOMEM;
370 }
371 clk = clk_register_gate(NULL, clk_name, parent,
372 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
373 prv_base, 31, 0, NULL);
374 kfree(parent);
375 kfree(clk_name);
Mika Westerbergf6272172013-05-13 12:42:44 +0000376 }
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300377out:
Mika Westerbergf6272172013-05-13 12:42:44 +0000378 if (IS_ERR(clk))
379 return PTR_ERR(clk);
380
Heikki Krogerused3a8722014-05-19 14:42:07 +0300381 pdata->clk = clk;
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200382 clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100383 return 0;
384}
385
386static int acpi_lpss_create_device(struct acpi_device *adev,
387 const struct acpi_device_id *id)
388{
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200389 const struct lpss_device_desc *dev_desc;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100390 struct lpss_private_data *pdata;
Jiang Liu90e97822015-02-05 13:44:43 +0800391 struct resource_entry *rentry;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100392 struct list_head resource_list;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200393 struct platform_device *pdev;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100394 int ret;
395
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200396 dev_desc = (const struct lpss_device_desc *)id->driver_data;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200397 if (!dev_desc) {
398 pdev = acpi_create_platform_device(adev);
399 return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
400 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100401 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
402 if (!pdata)
403 return -ENOMEM;
404
405 INIT_LIST_HEAD(&resource_list);
406 ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
407 if (ret < 0)
408 goto err_out;
409
410 list_for_each_entry(rentry, &resource_list, node)
Jiang Liu90e97822015-02-05 13:44:43 +0800411 if (resource_type(rentry->res) == IORESOURCE_MEM) {
Mika Westerberg958c4eb2013-06-18 16:51:35 +0300412 if (dev_desc->prv_size_override)
413 pdata->mmio_size = dev_desc->prv_size_override;
414 else
Jiang Liu90e97822015-02-05 13:44:43 +0800415 pdata->mmio_size = resource_size(rentry->res);
416 pdata->mmio_base = ioremap(rentry->res->start,
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100417 pdata->mmio_size);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100418 break;
419 }
420
421 acpi_dev_free_resource_list(&resource_list);
422
Rafael J. Wysockid3e13ff2015-07-07 00:31:47 +0200423 if (!pdata->mmio_base) {
424 ret = -ENOMEM;
425 goto err_out;
426 }
427
Mika Westerbergaf65cfe2013-09-02 13:30:25 +0300428 pdata->dev_desc = dev_desc;
429
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300430 if (dev_desc->setup)
431 dev_desc->setup(pdata);
432
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300433 if (dev_desc->flags & LPSS_CLK) {
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100434 ret = register_device_clock(adev, pdata);
435 if (ret) {
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200436 /* Skip the device, but continue the namespace scan. */
437 ret = 0;
438 goto err_out;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100439 }
440 }
441
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200442 /*
443 * This works around a known issue in ACPI tables where LPSS devices
444 * have _PS0 and _PS3 without _PSC (and no power resources), so
445 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
446 */
447 ret = acpi_device_fix_up_power(adev);
448 if (ret) {
449 /* Skip the device, but continue the namespace scan. */
450 ret = 0;
451 goto err_out;
452 }
453
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300454 if (dev_desc->properties) {
455 ret = device_add_properties(&adev->dev, dev_desc->properties);
456 if (ret)
457 goto err_out;
458 }
459
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100460 adev->driver_data = pdata;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200461 pdev = acpi_create_platform_device(adev);
462 if (!IS_ERR_OR_NULL(pdev)) {
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200463 return 1;
464 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100465
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200466 ret = PTR_ERR(pdev);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100467 adev->driver_data = NULL;
468
469 err_out:
470 kfree(pdata);
471 return ret;
472}
473
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100474static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
475{
476 return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
477}
478
479static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
480 unsigned int reg)
481{
482 writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
483}
484
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100485static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
486{
487 struct acpi_device *adev;
488 struct lpss_private_data *pdata;
489 unsigned long flags;
490 int ret;
491
492 ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
493 if (WARN_ON(ret))
494 return ret;
495
496 spin_lock_irqsave(&dev->power.lock, flags);
497 if (pm_runtime_suspended(dev)) {
498 ret = -EAGAIN;
499 goto out;
500 }
501 pdata = acpi_driver_data(adev);
502 if (WARN_ON(!pdata || !pdata->mmio_base)) {
503 ret = -ENODEV;
504 goto out;
505 }
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100506 *val = __lpss_reg_read(pdata, reg);
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100507
508 out:
509 spin_unlock_irqrestore(&dev->power.lock, flags);
510 return ret;
511}
512
513static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
514 char *buf)
515{
516 u32 ltr_value = 0;
517 unsigned int reg;
518 int ret;
519
520 reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
521 ret = lpss_reg_read(dev, reg, &ltr_value);
522 if (ret)
523 return ret;
524
525 return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
526}
527
528static ssize_t lpss_ltr_mode_show(struct device *dev,
529 struct device_attribute *attr, char *buf)
530{
531 u32 ltr_mode = 0;
532 char *outstr;
533 int ret;
534
535 ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
536 if (ret)
537 return ret;
538
539 outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
540 return sprintf(buf, "%s\n", outstr);
541}
542
543static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
544static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
545static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
546
547static struct attribute *lpss_attrs[] = {
548 &dev_attr_auto_ltr.attr,
549 &dev_attr_sw_ltr.attr,
550 &dev_attr_ltr_mode.attr,
551 NULL,
552};
553
554static struct attribute_group lpss_attr_group = {
555 .attrs = lpss_attrs,
556 .name = "lpss_ltr",
557};
558
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100559static void acpi_lpss_set_ltr(struct device *dev, s32 val)
560{
561 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
562 u32 ltr_mode, ltr_val;
563
564 ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
565 if (val < 0) {
566 if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
567 ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
568 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
569 }
570 return;
571 }
572 ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
573 if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
574 ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
575 val = LPSS_LTR_MAX_VAL;
576 } else if (val > LPSS_LTR_MAX_VAL) {
577 ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
578 val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
579 } else {
580 ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
581 }
582 ltr_val |= val;
583 __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
584 if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
585 ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
586 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
587 }
588}
589
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300590#ifdef CONFIG_PM
591/**
592 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
593 * @dev: LPSS device
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200594 * @pdata: pointer to the private data of the LPSS device
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300595 *
596 * Most LPSS devices have private registers which may loose their context when
597 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
598 * prv_reg_ctx array.
599 */
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200600static void acpi_lpss_save_ctx(struct device *dev,
601 struct lpss_private_data *pdata)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300602{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300603 unsigned int i;
604
605 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
606 unsigned long offset = i * sizeof(u32);
607
608 pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
609 dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
610 pdata->prv_reg_ctx[i], offset);
611 }
612}
613
614/**
615 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
616 * @dev: LPSS device
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200617 * @pdata: pointer to the private data of the LPSS device
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300618 *
619 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
620 */
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200621static void acpi_lpss_restore_ctx(struct device *dev,
622 struct lpss_private_data *pdata)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300623{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300624 unsigned int i;
625
Andy Shevchenko02b98542015-12-04 23:49:21 +0200626 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
627 unsigned long offset = i * sizeof(u32);
628
629 __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
630 dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
631 pdata->prv_reg_ctx[i], offset);
632 }
633}
634
635static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata)
636{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300637 /*
638 * The following delay is needed or the subsequent write operations may
639 * fail. The LPSS devices are actually PCI devices and the PCI spec
640 * expects 10ms delay before the device can be accessed after D3 to D0
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530641 * transition. However some platforms like BSW does not need this delay.
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300642 */
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530643 unsigned int delay = 10; /* default 10ms delay */
644
645 if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
646 delay = 0;
647
648 msleep(delay);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300649}
650
Andy Shevchenkoc3a49cf2015-12-04 23:49:20 +0200651static int acpi_lpss_activate(struct device *dev)
652{
653 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
654 int ret;
655
656 ret = acpi_dev_runtime_resume(dev);
657 if (ret)
658 return ret;
659
660 acpi_lpss_d3_to_d0_delay(pdata);
661
662 /*
663 * This is called only on ->probe() stage where a device is either in
664 * known state defined by BIOS or most likely powered off. Due to this
665 * we have to deassert reset line to be sure that ->probe() will
666 * recognize the device.
667 */
668 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
669 lpss_deassert_reset(pdata);
670
671 return 0;
672}
673
674static void acpi_lpss_dismiss(struct device *dev)
675{
676 acpi_dev_runtime_suspend(dev);
677}
678
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300679#ifdef CONFIG_PM_SLEEP
680static int acpi_lpss_suspend_late(struct device *dev)
681{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200682 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
683 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300684
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200685 ret = pm_generic_suspend_late(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300686 if (ret)
687 return ret;
688
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200689 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
690 acpi_lpss_save_ctx(dev, pdata);
691
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300692 return acpi_dev_suspend_late(dev);
693}
694
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200695static int acpi_lpss_resume_early(struct device *dev)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300696{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200697 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
698 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300699
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200700 ret = acpi_dev_resume_early(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300701 if (ret)
702 return ret;
703
Andy Shevchenko02b98542015-12-04 23:49:21 +0200704 acpi_lpss_d3_to_d0_delay(pdata);
705
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200706 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
707 acpi_lpss_restore_ctx(dev, pdata);
708
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300709 return pm_generic_resume_early(dev);
710}
711#endif /* CONFIG_PM_SLEEP */
712
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100713/* IOSF SB for LPSS island */
714#define LPSS_IOSF_UNIT_LPIOEP 0xA0
715#define LPSS_IOSF_UNIT_LPIO1 0xAB
716#define LPSS_IOSF_UNIT_LPIO2 0xAC
717
718#define LPSS_IOSF_PMCSR 0x84
719#define LPSS_PMCSR_D0 0
720#define LPSS_PMCSR_D3hot 3
721#define LPSS_PMCSR_Dx_MASK GENMASK(1, 0)
722
723#define LPSS_IOSF_GPIODEF0 0x154
724#define LPSS_GPIODEF0_DMA1_D3 BIT(2)
725#define LPSS_GPIODEF0_DMA2_D3 BIT(3)
726#define LPSS_GPIODEF0_DMA_D3_MASK GENMASK(3, 2)
727
728static DEFINE_MUTEX(lpss_iosf_mutex);
729
730static void lpss_iosf_enter_d3_state(void)
731{
732 u32 value1 = 0;
733 u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK;
734 u32 value2 = LPSS_PMCSR_D3hot;
735 u32 mask2 = LPSS_PMCSR_Dx_MASK;
736 /*
737 * PMC provides an information about actual status of the LPSS devices.
738 * Here we read the values related to LPSS power island, i.e. LPSS
739 * devices, excluding both LPSS DMA controllers, along with SCC domain.
740 */
741 u32 func_dis, d3_sts_0, pmc_status, pmc_mask = 0xfe000ffe;
742 int ret;
743
744 ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis);
745 if (ret)
746 return;
747
748 mutex_lock(&lpss_iosf_mutex);
749
750 ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0);
751 if (ret)
752 goto exit;
753
754 /*
755 * Get the status of entire LPSS power island per device basis.
756 * Shutdown both LPSS DMA controllers if and only if all other devices
757 * are already in D3hot.
758 */
759 pmc_status = (~(d3_sts_0 | func_dis)) & pmc_mask;
760 if (pmc_status)
761 goto exit;
762
763 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
764 LPSS_IOSF_PMCSR, value2, mask2);
765
766 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
767 LPSS_IOSF_PMCSR, value2, mask2);
768
769 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
770 LPSS_IOSF_GPIODEF0, value1, mask1);
771exit:
772 mutex_unlock(&lpss_iosf_mutex);
773}
774
775static void lpss_iosf_exit_d3_state(void)
776{
777 u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3;
778 u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK;
779 u32 value2 = LPSS_PMCSR_D0;
780 u32 mask2 = LPSS_PMCSR_Dx_MASK;
781
782 mutex_lock(&lpss_iosf_mutex);
783
784 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
785 LPSS_IOSF_GPIODEF0, value1, mask1);
786
787 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
788 LPSS_IOSF_PMCSR, value2, mask2);
789
790 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
791 LPSS_IOSF_PMCSR, value2, mask2);
792
793 mutex_unlock(&lpss_iosf_mutex);
794}
795
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300796static int acpi_lpss_runtime_suspend(struct device *dev)
797{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200798 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
799 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300800
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200801 ret = pm_generic_runtime_suspend(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300802 if (ret)
803 return ret;
804
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200805 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
806 acpi_lpss_save_ctx(dev, pdata);
807
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100808 ret = acpi_dev_runtime_suspend(dev);
809
810 /*
811 * This call must be last in the sequence, otherwise PMC will return
812 * wrong status for devices being about to be powered off. See
813 * lpss_iosf_enter_d3_state() for further information.
814 */
815 if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
816 lpss_iosf_enter_d3_state();
817
818 return ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300819}
820
821static int acpi_lpss_runtime_resume(struct device *dev)
822{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200823 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
824 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300825
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100826 /*
827 * This call is kept first to be in symmetry with
828 * acpi_lpss_runtime_suspend() one.
829 */
830 if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
831 lpss_iosf_exit_d3_state();
832
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200833 ret = acpi_dev_runtime_resume(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300834 if (ret)
835 return ret;
836
Andy Shevchenko02b98542015-12-04 23:49:21 +0200837 acpi_lpss_d3_to_d0_delay(pdata);
838
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200839 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
840 acpi_lpss_restore_ctx(dev, pdata);
841
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300842 return pm_generic_runtime_resume(dev);
843}
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300844#endif /* CONFIG_PM */
845
846static struct dev_pm_domain acpi_lpss_pm_domain = {
Andy Shevchenkoc3a49cf2015-12-04 23:49:20 +0200847#ifdef CONFIG_PM
848 .activate = acpi_lpss_activate,
849 .dismiss = acpi_lpss_dismiss,
850#endif
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300851 .ops = {
Rafael J. Wysocki5de21bb92014-11-27 22:38:23 +0100852#ifdef CONFIG_PM
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300853#ifdef CONFIG_PM_SLEEP
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300854 .prepare = acpi_subsys_prepare,
Rafael J. Wysocki58a1fbb2015-10-07 00:50:24 +0200855 .complete = pm_complete_with_resume_check,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300856 .suspend = acpi_subsys_suspend,
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200857 .suspend_late = acpi_lpss_suspend_late,
858 .resume_early = acpi_lpss_resume_early,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300859 .freeze = acpi_subsys_freeze,
860 .poweroff = acpi_subsys_suspend,
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200861 .poweroff_late = acpi_lpss_suspend_late,
862 .restore_early = acpi_lpss_resume_early,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300863#endif
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300864 .runtime_suspend = acpi_lpss_runtime_suspend,
865 .runtime_resume = acpi_lpss_runtime_resume,
866#endif
867 },
868};
869
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100870static int acpi_lpss_platform_notify(struct notifier_block *nb,
871 unsigned long action, void *data)
872{
873 struct platform_device *pdev = to_platform_device(data);
874 struct lpss_private_data *pdata;
875 struct acpi_device *adev;
876 const struct acpi_device_id *id;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100877
878 id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
879 if (!id || !id->driver_data)
880 return 0;
881
882 if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
883 return 0;
884
885 pdata = acpi_driver_data(adev);
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200886 if (!pdata)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100887 return 0;
888
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200889 if (pdata->mmio_base &&
890 pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100891 dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
892 return 0;
893 }
894
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300895 switch (action) {
Andy Shevchenkode16d552015-12-04 23:49:19 +0200896 case BUS_NOTIFY_BIND_DRIVER:
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100897 dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200898 break;
Andy Shevchenkode16d552015-12-04 23:49:19 +0200899 case BUS_NOTIFY_DRIVER_NOT_BOUND:
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200900 case BUS_NOTIFY_UNBOUND_DRIVER:
Andy Shevchenko5be6ada2016-02-01 16:17:38 +0200901 dev_pm_domain_set(&pdev->dev, NULL);
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200902 break;
903 case BUS_NOTIFY_ADD_DEVICE:
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100904 dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300905 if (pdata->dev_desc->flags & LPSS_LTR)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300906 return sysfs_create_group(&pdev->dev.kobj,
907 &lpss_attr_group);
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200908 break;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300909 case BUS_NOTIFY_DEL_DEVICE:
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300910 if (pdata->dev_desc->flags & LPSS_LTR)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300911 sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100912 dev_pm_domain_set(&pdev->dev, NULL);
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200913 break;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300914 default:
915 break;
916 }
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100917
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300918 return 0;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100919}
920
921static struct notifier_block acpi_lpss_nb = {
922 .notifier_call = acpi_lpss_platform_notify,
923};
924
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100925static void acpi_lpss_bind(struct device *dev)
926{
927 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
928
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300929 if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100930 return;
931
932 if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
933 dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
934 else
935 dev_err(dev, "MMIO size insufficient to access LTR\n");
936}
937
938static void acpi_lpss_unbind(struct device *dev)
939{
940 dev->power.set_latency_tolerance = NULL;
941}
942
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100943static struct acpi_scan_handler lpss_handler = {
944 .ids = acpi_lpss_device_ids,
945 .attach = acpi_lpss_create_device,
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100946 .bind = acpi_lpss_bind,
947 .unbind = acpi_lpss_unbind,
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100948};
949
950void __init acpi_lpss_init(void)
951{
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100952 const struct x86_cpu_id *id;
953 int ret;
954
955 ret = lpt_clk_init();
956 if (ret)
957 return;
958
959 id = x86_match_cpu(lpss_cpu_ids);
960 if (id)
961 lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON;
962
963 bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
964 acpi_scan_add_handler(&lpss_handler);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100965}
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200966
967#else
968
969static struct acpi_scan_handler lpss_handler = {
970 .ids = acpi_lpss_device_ids,
971};
972
973void __init acpi_lpss_init(void)
974{
975 acpi_scan_add_handler(&lpss_handler);
976}
977
978#endif /* CONFIG_X86_INTEL_LPSS */