blob: 7ce36dbd9b624ef0846c26ef8c1a19da299688da [file] [log] [blame]
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00001/*
2 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
Lennert Buytenheke84665c2009-03-20 09:52:09 +00003 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
12#include <linux/jiffies.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000013#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000014#include <linux/module.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000015#include <linux/netdevice.h>
16#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000017#include <net/dsa.h>
Neil Armstrong6a4b2982015-11-10 16:51:36 +010018#include "mv88e6060.h"
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000019
20static int reg_read(struct dsa_switch *ds, int addr, int reg)
21{
Vivien Didelot04bed142016-08-31 18:06:13 -040022 struct mv88e6060_priv *priv = ds->priv;
Guenter Roeckb184e492014-10-17 12:30:58 -070023
Andrew Lunna77d43f2016-04-13 02:40:42 +020024 return mdiobus_read_nested(priv->bus, priv->sw_addr + addr, reg);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000025}
26
27#define REG_READ(addr, reg) \
28 ({ \
29 int __ret; \
30 \
31 __ret = reg_read(ds, addr, reg); \
32 if (__ret < 0) \
33 return __ret; \
34 __ret; \
35 })
36
37
38static int reg_write(struct dsa_switch *ds, int addr, int reg, u16 val)
39{
Vivien Didelot04bed142016-08-31 18:06:13 -040040 struct mv88e6060_priv *priv = ds->priv;
Guenter Roeckb184e492014-10-17 12:30:58 -070041
Andrew Lunna77d43f2016-04-13 02:40:42 +020042 return mdiobus_write_nested(priv->bus, priv->sw_addr + addr, reg, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000043}
44
45#define REG_WRITE(addr, reg, val) \
46 ({ \
47 int __ret; \
48 \
49 __ret = reg_write(ds, addr, reg, val); \
50 if (__ret < 0) \
51 return __ret; \
52 })
53
Vivien Didelot0209d142016-04-17 13:23:55 -040054static const char *mv88e6060_get_name(struct mii_bus *bus, int sw_addr)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000055{
56 int ret;
57
Neil Armstrong6a4b2982015-11-10 16:51:36 +010058 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000059 if (ret >= 0) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +010060 if (ret == PORT_SWITCH_ID_6060)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070061 return "Marvell 88E6060 (A0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010062 if (ret == PORT_SWITCH_ID_6060_R1 ||
63 ret == PORT_SWITCH_ID_6060_R2)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070064 return "Marvell 88E6060 (B0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010065 if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000066 return "Marvell 88E6060";
67 }
68
69 return NULL;
70}
71
Andrew Lunn7b314362016-08-22 16:01:01 +020072static enum dsa_tag_protocol mv88e6060_get_tag_protocol(struct dsa_switch *ds)
73{
74 return DSA_TAG_PROTO_TRAILER;
75}
76
Vivien Didelot0209d142016-04-17 13:23:55 -040077static const char *mv88e6060_drv_probe(struct device *dsa_dev,
78 struct device *host_dev, int sw_addr,
79 void **_priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +020080{
81 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
82 struct mv88e6060_priv *priv;
Vivien Didelot0209d142016-04-17 13:23:55 -040083 const char *name;
Andrew Lunna77d43f2016-04-13 02:40:42 +020084
85 name = mv88e6060_get_name(bus, sw_addr);
86 if (name) {
87 priv = devm_kzalloc(dsa_dev, sizeof(*priv), GFP_KERNEL);
88 if (!priv)
89 return NULL;
90 *_priv = priv;
91 priv->bus = bus;
92 priv->sw_addr = sw_addr;
93 }
94
95 return name;
96}
97
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000098static int mv88e6060_switch_reset(struct dsa_switch *ds)
99{
100 int i;
101 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000102 unsigned long timeout;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000103
Barry Grussling3675c8d2013-01-08 16:05:53 +0000104 /* Set all ports to the disabled state. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100105 for (i = 0; i < MV88E6060_PORTS; i++) {
106 ret = REG_READ(REG_PORT(i), PORT_CONTROL);
107 REG_WRITE(REG_PORT(i), PORT_CONTROL,
108 ret & ~PORT_CONTROL_STATE_MASK);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000109 }
110
Barry Grussling3675c8d2013-01-08 16:05:53 +0000111 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000112 usleep_range(2000, 4000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000113
Barry Grussling3675c8d2013-01-08 16:05:53 +0000114 /* Reset the switch. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100115 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
116 GLOBAL_ATU_CONTROL_SWRESET |
117 GLOBAL_ATU_CONTROL_ATUSIZE_1024 |
118 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000119
Barry Grussling3675c8d2013-01-08 16:05:53 +0000120 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000121 timeout = jiffies + 1 * HZ;
122 while (time_before(jiffies, timeout)) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100123 ret = REG_READ(REG_GLOBAL, GLOBAL_STATUS);
124 if (ret & GLOBAL_STATUS_INIT_READY)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000125 break;
126
Barry Grussling19b2f972013-01-08 16:05:54 +0000127 usleep_range(1000, 2000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000128 }
Barry Grussling19b2f972013-01-08 16:05:54 +0000129 if (time_after(jiffies, timeout))
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000130 return -ETIMEDOUT;
131
132 return 0;
133}
134
135static int mv88e6060_setup_global(struct dsa_switch *ds)
136{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000137 /* Disable discarding of frames with excessive collisions,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000138 * set the maximum frame size to 1536 bytes, and mask all
139 * interrupt sources.
140 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100141 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL, GLOBAL_CONTROL_MAX_FRAME_1536);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000142
Barry Grussling3675c8d2013-01-08 16:05:53 +0000143 /* Enable automatic address learning, set the address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000144 * database size to 1024 entries, and set the default aging
145 * time to 5 minutes.
146 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100147 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
148 GLOBAL_ATU_CONTROL_ATUSIZE_1024 |
149 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000150
151 return 0;
152}
153
154static int mv88e6060_setup_port(struct dsa_switch *ds, int p)
155{
156 int addr = REG_PORT(p);
157
Barry Grussling3675c8d2013-01-08 16:05:53 +0000158 /* Do not force flow control, disable Ingress and Egress
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000159 * Header tagging, disable VLAN tunneling, and set the port
160 * state to Forwarding. Additionally, if this is the CPU
161 * port, enable Ingress and Egress Trailer tagging mode.
162 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100163 REG_WRITE(addr, PORT_CONTROL,
164 dsa_is_cpu_port(ds, p) ?
165 PORT_CONTROL_TRAILER |
166 PORT_CONTROL_INGRESS_MODE |
167 PORT_CONTROL_STATE_FORWARDING :
168 PORT_CONTROL_STATE_FORWARDING);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000169
Barry Grussling3675c8d2013-01-08 16:05:53 +0000170 /* Port based VLAN map: give each port its own address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000171 * database, allow the CPU port to talk to each of the 'real'
172 * ports, and allow each of the 'real' ports to only talk to
173 * the CPU port.
174 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100175 REG_WRITE(addr, PORT_VLAN_MAP,
176 ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) |
177 (dsa_is_cpu_port(ds, p) ?
Andrew Lunn74c3e2a2016-04-13 02:40:44 +0200178 ds->enabled_port_mask :
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100179 BIT(ds->dst->cpu_port)));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000180
Barry Grussling3675c8d2013-01-08 16:05:53 +0000181 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000182 * of packets, add the address to the address database using
183 * a port bitmap that has only the bit for this port set and
184 * the other bits clear.
185 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100186 REG_WRITE(addr, PORT_ASSOC_VECTOR, BIT(p));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000187
188 return 0;
189}
190
191static int mv88e6060_setup(struct dsa_switch *ds)
192{
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000193 int ret;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200194 int i;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000195
196 ret = mv88e6060_switch_reset(ds);
197 if (ret < 0)
198 return ret;
199
200 /* @@@ initialise atu */
201
202 ret = mv88e6060_setup_global(ds);
203 if (ret < 0)
204 return ret;
205
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100206 for (i = 0; i < MV88E6060_PORTS; i++) {
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000207 ret = mv88e6060_setup_port(ds, i);
208 if (ret < 0)
209 return ret;
210 }
211
212 return 0;
213}
214
215static int mv88e6060_set_addr(struct dsa_switch *ds, u8 *addr)
216{
Neil Armstrong83ea0f42015-11-10 16:51:32 +0100217 /* Use the same MAC Address as FD Pause frames for all ports */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100218 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_01, (addr[0] << 9) | addr[1]);
219 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
220 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000221
222 return 0;
223}
224
225static int mv88e6060_port_to_phy_addr(int port)
226{
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100227 if (port >= 0 && port < MV88E6060_PORTS)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000228 return port;
229 return -1;
230}
231
232static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum)
233{
234 int addr;
235
236 addr = mv88e6060_port_to_phy_addr(port);
237 if (addr == -1)
238 return 0xffff;
239
240 return reg_read(ds, addr, regnum);
241}
242
243static int
244mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
245{
246 int addr;
247
248 addr = mv88e6060_port_to_phy_addr(port);
249 if (addr == -1)
250 return 0xffff;
251
252 return reg_write(ds, addr, regnum, val);
253}
254
Vivien Didelot9d490b42016-08-23 12:38:56 -0400255static struct dsa_switch_ops mv88e6060_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +0200256 .get_tag_protocol = mv88e6060_get_tag_protocol,
Andrew Lunne49bad32016-04-13 02:40:43 +0200257 .probe = mv88e6060_drv_probe,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000258 .setup = mv88e6060_setup,
259 .set_addr = mv88e6060_set_addr,
260 .phy_read = mv88e6060_phy_read,
261 .phy_write = mv88e6060_phy_write,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000262};
263
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800264static int __init mv88e6060_init(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000265{
Vivien Didelot9d490b42016-08-23 12:38:56 -0400266 register_switch_driver(&mv88e6060_switch_ops);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000267 return 0;
268}
269module_init(mv88e6060_init);
270
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800271static void __exit mv88e6060_cleanup(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000272{
Vivien Didelot9d490b42016-08-23 12:38:56 -0400273 unregister_switch_driver(&mv88e6060_switch_ops);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000274}
275module_exit(mv88e6060_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000276
277MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
278MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
279MODULE_LICENSE("GPL");
280MODULE_ALIAS("platform:mv88e6060");