blob: 86b25fef34a9bb9c88fbb702ba3ad3c7f0b57cef [file] [log] [blame]
Akira Iguchia619f981b2007-01-26 16:28:18 +09001/*
2 * Support for IDE interfaces on Celleb platform
3 *
4 * (C) Copyright 2006 TOSHIBA CORPORATION
5 *
6 * This code is based on drivers/ata/ata_piix.c:
7 * Copyright 2003-2005 Red Hat Inc
8 * Copyright 2003-2005 Jeff Garzik
9 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
10 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000011 * Copyright (C) 2003 Red Hat Inc
Akira Iguchia619f981b2007-01-26 16:28:18 +090012 *
13 * and drivers/ata/ahci.c:
14 * Copyright 2004-2005 Red Hat, Inc.
15 *
16 * and drivers/ata/libata-core.c:
17 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
18 * Copyright 2003-2004 Jeff Garzik
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License along
31 * with this program; if not, write to the Free Software Foundation, Inc.,
32 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/device.h>
42#include <scsi/scsi_host.h>
43#include <linux/libata.h>
44
45#define DRV_NAME "pata_scc"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040046#define DRV_VERSION "0.3"
Akira Iguchia619f981b2007-01-26 16:28:18 +090047
48#define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
49
50/* PCI BARs */
51#define SCC_CTRL_BAR 0
52#define SCC_BMID_BAR 1
53
54/* offset of CTRL registers */
55#define SCC_CTL_PIOSHT 0x000
56#define SCC_CTL_PIOCT 0x004
57#define SCC_CTL_MDMACT 0x008
58#define SCC_CTL_MCRCST 0x00C
59#define SCC_CTL_SDMACT 0x010
60#define SCC_CTL_SCRCST 0x014
61#define SCC_CTL_UDENVT 0x018
62#define SCC_CTL_TDVHSEL 0x020
63#define SCC_CTL_MODEREG 0x024
64#define SCC_CTL_ECMODE 0xF00
65#define SCC_CTL_MAEA0 0xF50
66#define SCC_CTL_MAEC0 0xF54
67#define SCC_CTL_CCKCTRL 0xFF0
68
69/* offset of BMID registers */
70#define SCC_DMA_CMD 0x000
71#define SCC_DMA_STATUS 0x004
72#define SCC_DMA_TABLE_OFS 0x008
73#define SCC_DMA_INTMASK 0x010
74#define SCC_DMA_INTST 0x014
75#define SCC_DMA_PTERADD 0x018
76#define SCC_REG_CMD_ADDR 0x020
77#define SCC_REG_DATA 0x000
78#define SCC_REG_ERR 0x004
79#define SCC_REG_FEATURE 0x004
80#define SCC_REG_NSECT 0x008
81#define SCC_REG_LBAL 0x00C
82#define SCC_REG_LBAM 0x010
83#define SCC_REG_LBAH 0x014
84#define SCC_REG_DEVICE 0x018
85#define SCC_REG_STATUS 0x01C
86#define SCC_REG_CMD 0x01C
87#define SCC_REG_ALTSTATUS 0x020
88
89/* register value */
90#define TDVHSEL_MASTER 0x00000001
91#define TDVHSEL_SLAVE 0x00000004
92
93#define MODE_JCUSFEN 0x00000080
94
95#define ECMODE_VALUE 0x01
96
97#define CCKCTRL_ATARESET 0x00040000
98#define CCKCTRL_BUFCNT 0x00020000
99#define CCKCTRL_CRST 0x00010000
100#define CCKCTRL_OCLKEN 0x00000100
101#define CCKCTRL_ATACLKOEN 0x00000002
102#define CCKCTRL_LCLKEN 0x00000001
103
104#define QCHCD_IOS_SS 0x00000001
105
106#define QCHSD_STPDIAG 0x00020000
107
108#define INTMASK_MSK 0xD1000012
109#define INTSTS_SERROR 0x80000000
110#define INTSTS_PRERR 0x40000000
111#define INTSTS_RERR 0x10000000
112#define INTSTS_ICERR 0x01000000
113#define INTSTS_BMSINT 0x00000010
114#define INTSTS_BMHE 0x00000008
115#define INTSTS_IOIRQS 0x00000004
116#define INTSTS_INTRQ 0x00000002
117#define INTSTS_ACTEINT 0x00000001
118
119
120/* PIO transfer mode table */
121/* JCHST */
122static const unsigned long JCHSTtbl[2][7] = {
123 {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
124 {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
125};
126
127/* JCHHT */
128static const unsigned long JCHHTtbl[2][7] = {
129 {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
130 {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
131};
132
133/* JCHCT */
134static const unsigned long JCHCTtbl[2][7] = {
135 {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
136 {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
137};
138
139/* DMA transfer mode table */
140/* JCHDCTM/JCHDCTS */
141static const unsigned long JCHDCTxtbl[2][7] = {
142 {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
143 {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
144};
145
146/* JCSTWTM/JCSTWTS */
147static const unsigned long JCSTWTxtbl[2][7] = {
148 {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
149 {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
150};
151
152/* JCTSS */
153static const unsigned long JCTSStbl[2][7] = {
154 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
155 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
156};
157
158/* JCENVT */
159static const unsigned long JCENVTtbl[2][7] = {
160 {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
161 {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
162};
163
164/* JCACTSELS/JCACTSELM */
165static const unsigned long JCACTSELtbl[2][7] = {
166 {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
167 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
168};
169
170static const struct pci_device_id scc_pci_tbl[] = {
171 {PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA,
172 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
173 { } /* terminate list */
174};
175
176/**
177 * scc_set_piomode - Initialize host controller PATA PIO timings
178 * @ap: Port whose timings we are configuring
179 * @adev: um
180 *
181 * Set PIO mode for device.
182 *
183 * LOCKING:
184 * None (inherited from caller).
185 */
186
187static void scc_set_piomode (struct ata_port *ap, struct ata_device *adev)
188{
189 unsigned int pio = adev->pio_mode - XFER_PIO_0;
190 void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
191 void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
192 void __iomem *piosht_port = ctrl_base + SCC_CTL_PIOSHT;
193 void __iomem *pioct_port = ctrl_base + SCC_CTL_PIOCT;
194 unsigned long reg;
195 int offset;
196
197 reg = in_be32(cckctrl_port);
198 if (reg & CCKCTRL_ATACLKOEN)
199 offset = 1; /* 133MHz */
200 else
201 offset = 0; /* 100MHz */
202
203 reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
204 out_be32(piosht_port, reg);
205 reg = JCHCTtbl[offset][pio];
206 out_be32(pioct_port, reg);
207}
208
209/**
210 * scc_set_dmamode - Initialize host controller PATA DMA timings
211 * @ap: Port whose timings we are configuring
212 * @adev: um
Akira Iguchia619f981b2007-01-26 16:28:18 +0900213 *
214 * Set UDMA mode for device.
215 *
216 * LOCKING:
217 * None (inherited from caller).
218 */
219
220static void scc_set_dmamode (struct ata_port *ap, struct ata_device *adev)
221{
222 unsigned int udma = adev->dma_mode;
223 unsigned int is_slave = (adev->devno != 0);
224 u8 speed = udma;
225 void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
226 void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
227 void __iomem *mdmact_port = ctrl_base + SCC_CTL_MDMACT;
228 void __iomem *mcrcst_port = ctrl_base + SCC_CTL_MCRCST;
229 void __iomem *sdmact_port = ctrl_base + SCC_CTL_SDMACT;
230 void __iomem *scrcst_port = ctrl_base + SCC_CTL_SCRCST;
231 void __iomem *udenvt_port = ctrl_base + SCC_CTL_UDENVT;
232 void __iomem *tdvhsel_port = ctrl_base + SCC_CTL_TDVHSEL;
233 int offset, idx;
234
Jeff Garzika84471f2007-02-26 05:51:33 -0500235 if (in_be32(cckctrl_port) & CCKCTRL_ATACLKOEN)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900236 offset = 1; /* 133MHz */
237 else
238 offset = 0; /* 100MHz */
239
240 if (speed >= XFER_UDMA_0)
241 idx = speed - XFER_UDMA_0;
242 else
243 return;
244
245 if (is_slave) {
246 out_be32(sdmact_port, JCHDCTxtbl[offset][idx]);
247 out_be32(scrcst_port, JCSTWTxtbl[offset][idx]);
248 out_be32(tdvhsel_port,
249 (in_be32(tdvhsel_port) & ~TDVHSEL_SLAVE) | (JCACTSELtbl[offset][idx] << 2));
250 } else {
251 out_be32(mdmact_port, JCHDCTxtbl[offset][idx]);
252 out_be32(mcrcst_port, JCSTWTxtbl[offset][idx]);
253 out_be32(tdvhsel_port,
254 (in_be32(tdvhsel_port) & ~TDVHSEL_MASTER) | JCACTSELtbl[offset][idx]);
255 }
256 out_be32(udenvt_port,
257 JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx]);
258}
259
Akira Iguchidcd03442007-07-17 12:10:17 +0900260unsigned long scc_mode_filter(struct ata_device *adev, unsigned long mask)
261{
262 /* errata A308 workaround: limit ATAPI UDMA mode to UDMA4 */
263 if (adev->class == ATA_DEV_ATAPI &&
264 (mask & (0xE0 << ATA_SHIFT_UDMA))) {
265 printk(KERN_INFO "%s: limit ATAPI UDMA to UDMA4\n", DRV_NAME);
266 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
267 }
Tejun Heo9363c382008-04-07 22:47:16 +0900268 return ata_bmdma_mode_filter(adev, mask);
Akira Iguchidcd03442007-07-17 12:10:17 +0900269}
270
Akira Iguchia619f981b2007-01-26 16:28:18 +0900271/**
272 * scc_tf_load - send taskfile registers to host controller
273 * @ap: Port to which output is sent
274 * @tf: ATA taskfile register set
275 *
Tejun Heo9363c382008-04-07 22:47:16 +0900276 * Note: Original code is ata_sff_tf_load().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900277 */
278
279static void scc_tf_load (struct ata_port *ap, const struct ata_taskfile *tf)
280{
281 struct ata_ioports *ioaddr = &ap->ioaddr;
282 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
283
284 if (tf->ctl != ap->last_ctl) {
285 out_be32(ioaddr->ctl_addr, tf->ctl);
286 ap->last_ctl = tf->ctl;
287 ata_wait_idle(ap);
288 }
289
290 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
291 out_be32(ioaddr->feature_addr, tf->hob_feature);
292 out_be32(ioaddr->nsect_addr, tf->hob_nsect);
293 out_be32(ioaddr->lbal_addr, tf->hob_lbal);
294 out_be32(ioaddr->lbam_addr, tf->hob_lbam);
295 out_be32(ioaddr->lbah_addr, tf->hob_lbah);
296 VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
297 tf->hob_feature,
298 tf->hob_nsect,
299 tf->hob_lbal,
300 tf->hob_lbam,
301 tf->hob_lbah);
302 }
303
304 if (is_addr) {
305 out_be32(ioaddr->feature_addr, tf->feature);
306 out_be32(ioaddr->nsect_addr, tf->nsect);
307 out_be32(ioaddr->lbal_addr, tf->lbal);
308 out_be32(ioaddr->lbam_addr, tf->lbam);
309 out_be32(ioaddr->lbah_addr, tf->lbah);
310 VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
311 tf->feature,
312 tf->nsect,
313 tf->lbal,
314 tf->lbam,
315 tf->lbah);
316 }
317
318 if (tf->flags & ATA_TFLAG_DEVICE) {
319 out_be32(ioaddr->device_addr, tf->device);
320 VPRINTK("device 0x%X\n", tf->device);
321 }
322
323 ata_wait_idle(ap);
324}
325
326/**
327 * scc_check_status - Read device status reg & clear interrupt
328 * @ap: port where the device is
329 *
330 * Note: Original code is ata_check_status().
331 */
332
333static u8 scc_check_status (struct ata_port *ap)
334{
335 return in_be32(ap->ioaddr.status_addr);
336}
337
338/**
339 * scc_tf_read - input device's ATA taskfile shadow registers
340 * @ap: Port from which input is read
341 * @tf: ATA taskfile register set for storing input
342 *
Tejun Heo9363c382008-04-07 22:47:16 +0900343 * Note: Original code is ata_sff_tf_read().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900344 */
345
346static void scc_tf_read (struct ata_port *ap, struct ata_taskfile *tf)
347{
348 struct ata_ioports *ioaddr = &ap->ioaddr;
349
350 tf->command = scc_check_status(ap);
351 tf->feature = in_be32(ioaddr->error_addr);
352 tf->nsect = in_be32(ioaddr->nsect_addr);
353 tf->lbal = in_be32(ioaddr->lbal_addr);
354 tf->lbam = in_be32(ioaddr->lbam_addr);
355 tf->lbah = in_be32(ioaddr->lbah_addr);
356 tf->device = in_be32(ioaddr->device_addr);
357
358 if (tf->flags & ATA_TFLAG_LBA48) {
359 out_be32(ioaddr->ctl_addr, tf->ctl | ATA_HOB);
360 tf->hob_feature = in_be32(ioaddr->error_addr);
361 tf->hob_nsect = in_be32(ioaddr->nsect_addr);
362 tf->hob_lbal = in_be32(ioaddr->lbal_addr);
363 tf->hob_lbam = in_be32(ioaddr->lbam_addr);
364 tf->hob_lbah = in_be32(ioaddr->lbah_addr);
Petr Vandrovecfe36cb52007-07-20 07:44:44 -0400365 out_be32(ioaddr->ctl_addr, tf->ctl);
366 ap->last_ctl = tf->ctl;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900367 }
368}
369
370/**
371 * scc_exec_command - issue ATA command to host controller
372 * @ap: port to which command is being issued
373 * @tf: ATA taskfile register set
374 *
Tejun Heo9363c382008-04-07 22:47:16 +0900375 * Note: Original code is ata_sff_exec_command().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900376 */
377
378static void scc_exec_command (struct ata_port *ap,
379 const struct ata_taskfile *tf)
380{
Tejun Heo878d4fe2007-02-21 16:36:33 +0900381 DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900382
383 out_be32(ap->ioaddr.command_addr, tf->command);
Tejun Heo9363c382008-04-07 22:47:16 +0900384 ata_sff_pause(ap);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900385}
386
387/**
388 * scc_check_altstatus - Read device alternate status reg
389 * @ap: port where the device is
390 */
391
392static u8 scc_check_altstatus (struct ata_port *ap)
393{
394 return in_be32(ap->ioaddr.altstatus_addr);
395}
396
397/**
Tejun Heo9363c382008-04-07 22:47:16 +0900398 * scc_dev_select - Select device 0/1 on ATA bus
Akira Iguchia619f981b2007-01-26 16:28:18 +0900399 * @ap: ATA channel to manipulate
400 * @device: ATA device (numbered from zero) to select
401 *
Tejun Heo9363c382008-04-07 22:47:16 +0900402 * Note: Original code is ata_sff_dev_select().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900403 */
404
Tejun Heo9363c382008-04-07 22:47:16 +0900405static void scc_dev_select (struct ata_port *ap, unsigned int device)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900406{
407 u8 tmp;
408
409 if (device == 0)
410 tmp = ATA_DEVICE_OBS;
411 else
412 tmp = ATA_DEVICE_OBS | ATA_DEV1;
413
414 out_be32(ap->ioaddr.device_addr, tmp);
Tejun Heo9363c382008-04-07 22:47:16 +0900415 ata_sff_pause(ap);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900416}
417
418/**
Sergei Shtylyov41dec292010-05-07 22:47:50 +0400419 * scc_set_devctl - Write device control reg
420 * @ap: port where the device is
421 * @ctl: value to write
422 */
423
424static void scc_set_devctl(struct ata_port *ap, u8 ctl)
425{
426 out_be32(ap->ioaddr.ctl_addr, ctl);
427}
428
429/**
Akira Iguchia619f981b2007-01-26 16:28:18 +0900430 * scc_bmdma_setup - Set up PCI IDE BMDMA transaction
431 * @qc: Info associated with this ATA transaction.
432 *
433 * Note: Original code is ata_bmdma_setup().
434 */
435
436static void scc_bmdma_setup (struct ata_queued_cmd *qc)
437{
438 struct ata_port *ap = qc->ap;
439 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
440 u8 dmactl;
441 void __iomem *mmio = ap->ioaddr.bmdma_addr;
442
443 /* load PRD table addr */
444 out_be32(mmio + SCC_DMA_TABLE_OFS, ap->prd_dma);
445
446 /* specify data direction, triple-check start bit is clear */
447 dmactl = in_be32(mmio + SCC_DMA_CMD);
448 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
449 if (!rw)
450 dmactl |= ATA_DMA_WR;
451 out_be32(mmio + SCC_DMA_CMD, dmactl);
452
453 /* issue r/w command */
Tejun Heo5682ed32008-04-07 22:47:16 +0900454 ap->ops->sff_exec_command(ap, &qc->tf);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900455}
456
457/**
458 * scc_bmdma_start - Start a PCI IDE BMDMA transaction
459 * @qc: Info associated with this ATA transaction.
460 *
461 * Note: Original code is ata_bmdma_start().
462 */
463
464static void scc_bmdma_start (struct ata_queued_cmd *qc)
465{
466 struct ata_port *ap = qc->ap;
467 u8 dmactl;
468 void __iomem *mmio = ap->ioaddr.bmdma_addr;
469
470 /* start host DMA transaction */
471 dmactl = in_be32(mmio + SCC_DMA_CMD);
472 out_be32(mmio + SCC_DMA_CMD, dmactl | ATA_DMA_START);
473}
474
475/**
476 * scc_devchk - PATA device presence detection
477 * @ap: ATA channel to examine
478 * @device: Device to examine (starting at zero)
479 *
480 * Note: Original code is ata_devchk().
481 */
482
483static unsigned int scc_devchk (struct ata_port *ap,
484 unsigned int device)
485{
486 struct ata_ioports *ioaddr = &ap->ioaddr;
487 u8 nsect, lbal;
488
Tejun Heo5682ed32008-04-07 22:47:16 +0900489 ap->ops->sff_dev_select(ap, device);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900490
491 out_be32(ioaddr->nsect_addr, 0x55);
492 out_be32(ioaddr->lbal_addr, 0xaa);
493
494 out_be32(ioaddr->nsect_addr, 0xaa);
495 out_be32(ioaddr->lbal_addr, 0x55);
496
497 out_be32(ioaddr->nsect_addr, 0x55);
498 out_be32(ioaddr->lbal_addr, 0xaa);
499
500 nsect = in_be32(ioaddr->nsect_addr);
501 lbal = in_be32(ioaddr->lbal_addr);
502
503 if ((nsect == 0x55) && (lbal == 0xaa))
504 return 1; /* we found a device */
505
506 return 0; /* nothing found */
507}
508
509/**
Tejun Heo705e76b2008-04-07 22:47:19 +0900510 * scc_wait_after_reset - wait for devices to become ready after reset
Akira Iguchia619f981b2007-01-26 16:28:18 +0900511 *
Tejun Heo705e76b2008-04-07 22:47:19 +0900512 * Note: Original code is ata_sff_wait_after_reset
Akira Iguchia619f981b2007-01-26 16:28:18 +0900513 */
514
Sergei Shtylyovfe6005b2010-04-24 20:29:45 +0400515static int scc_wait_after_reset(struct ata_link *link, unsigned int devmask,
516 unsigned long deadline)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900517{
Tejun Heo705e76b2008-04-07 22:47:19 +0900518 struct ata_port *ap = link->ap;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900519 struct ata_ioports *ioaddr = &ap->ioaddr;
520 unsigned int dev0 = devmask & (1 << 0);
521 unsigned int dev1 = devmask & (1 << 1);
Tejun Heo705e76b2008-04-07 22:47:19 +0900522 int rc, ret = 0;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900523
Tejun Heo705e76b2008-04-07 22:47:19 +0900524 /* Spec mandates ">= 2ms" before checking status. We wait
525 * 150ms, because that was the magic delay used for ATAPI
526 * devices in Hale Landis's ATADRVR, for the period of time
527 * between when the ATA command register is written, and then
528 * status is checked. Because waiting for "a while" before
529 * checking status is fine, post SRST, we perform this magic
530 * delay here as well.
531 *
532 * Old drivers/ide uses the 2mS rule and then waits for ready.
Akira Iguchia619f981b2007-01-26 16:28:18 +0900533 */
Tejun Heo705e76b2008-04-07 22:47:19 +0900534 msleep(150);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900535
Tejun Heo705e76b2008-04-07 22:47:19 +0900536 /* always check readiness of the master device */
537 rc = ata_sff_wait_ready(link, deadline);
538 /* -ENODEV means the odd clown forgot the D7 pulldown resistor
539 * and TF status is 0xff, bail out on it too.
Akira Iguchia619f981b2007-01-26 16:28:18 +0900540 */
Tejun Heo705e76b2008-04-07 22:47:19 +0900541 if (rc)
542 return rc;
543
544 /* if device 1 was found in ata_devchk, wait for register
545 * access briefly, then wait for BSY to clear.
546 */
547 if (dev1) {
548 int i;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900549
Tejun Heo5682ed32008-04-07 22:47:16 +0900550 ap->ops->sff_dev_select(ap, 1);
Tejun Heo705e76b2008-04-07 22:47:19 +0900551
552 /* Wait for register access. Some ATAPI devices fail
553 * to set nsect/lbal after reset, so don't waste too
554 * much time on it. We're gonna wait for !BSY anyway.
555 */
556 for (i = 0; i < 2; i++) {
557 u8 nsect, lbal;
558
559 nsect = in_be32(ioaddr->nsect_addr);
560 lbal = in_be32(ioaddr->lbal_addr);
561 if ((nsect == 1) && (lbal == 1))
562 break;
563 msleep(50); /* give drive a breather */
564 }
565
566 rc = ata_sff_wait_ready(link, deadline);
567 if (rc) {
568 if (rc != -ENODEV)
569 return rc;
570 ret = rc;
571 }
Tony Breeds7e068372007-05-23 14:26:43 -0700572 }
Akira Iguchia619f981b2007-01-26 16:28:18 +0900573
574 /* is all this really necessary? */
Tejun Heo5682ed32008-04-07 22:47:16 +0900575 ap->ops->sff_dev_select(ap, 0);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900576 if (dev1)
Tejun Heo5682ed32008-04-07 22:47:16 +0900577 ap->ops->sff_dev_select(ap, 1);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900578 if (dev0)
Tejun Heo5682ed32008-04-07 22:47:16 +0900579 ap->ops->sff_dev_select(ap, 0);
Tony Breeds7e068372007-05-23 14:26:43 -0700580
Tejun Heo705e76b2008-04-07 22:47:19 +0900581 return ret;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900582}
583
584/**
585 * scc_bus_softreset - PATA device software reset
586 *
587 * Note: Original code is ata_bus_softreset().
588 */
589
Tony Breeds7e068372007-05-23 14:26:43 -0700590static unsigned int scc_bus_softreset(struct ata_port *ap, unsigned int devmask,
591 unsigned long deadline)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900592{
593 struct ata_ioports *ioaddr = &ap->ioaddr;
594
Tejun Heo878d4fe2007-02-21 16:36:33 +0900595 DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900596
597 /* software reset. causes dev0 to be selected */
598 out_be32(ioaddr->ctl_addr, ap->ctl);
599 udelay(20);
600 out_be32(ioaddr->ctl_addr, ap->ctl | ATA_SRST);
601 udelay(20);
602 out_be32(ioaddr->ctl_addr, ap->ctl);
603
Stephen Rothwelle50e3ce2008-04-09 13:34:40 +1000604 scc_wait_after_reset(&ap->link, devmask, deadline);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900605
606 return 0;
607}
608
609/**
Tejun Heo9363c382008-04-07 22:47:16 +0900610 * scc_softreset - reset host port via ATA SRST
Akira Iguchia619f981b2007-01-26 16:28:18 +0900611 * @ap: port to reset
612 * @classes: resulting classes of attached devices
Tony Breeds7e068372007-05-23 14:26:43 -0700613 * @deadline: deadline jiffies for the operation
Akira Iguchia619f981b2007-01-26 16:28:18 +0900614 *
Tejun Heo9363c382008-04-07 22:47:16 +0900615 * Note: Original code is ata_sff_softreset().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900616 */
617
Tejun Heo9363c382008-04-07 22:47:16 +0900618static int scc_softreset(struct ata_link *link, unsigned int *classes,
619 unsigned long deadline)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900620{
Satyam Sharmab90fe232007-09-22 08:20:09 +0530621 struct ata_port *ap = link->ap;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900622 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
623 unsigned int devmask = 0, err_mask;
624 u8 err;
625
626 DPRINTK("ENTER\n");
627
Akira Iguchia619f981b2007-01-26 16:28:18 +0900628 /* determine if device 0/1 are present */
629 if (scc_devchk(ap, 0))
630 devmask |= (1 << 0);
631 if (slave_possible && scc_devchk(ap, 1))
632 devmask |= (1 << 1);
633
634 /* select device 0 again */
Tejun Heo5682ed32008-04-07 22:47:16 +0900635 ap->ops->sff_dev_select(ap, 0);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900636
637 /* issue bus reset */
638 DPRINTK("about to softreset, devmask=%x\n", devmask);
Tony Breeds7e068372007-05-23 14:26:43 -0700639 err_mask = scc_bus_softreset(ap, devmask, deadline);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900640 if (err_mask) {
641 ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
642 err_mask);
643 return -EIO;
644 }
645
646 /* determine by signature whether we have ATA or ATAPI devices */
Tejun Heo9363c382008-04-07 22:47:16 +0900647 classes[0] = ata_sff_dev_classify(&ap->link.device[0],
Tejun Heo3f198592007-09-02 23:23:57 +0900648 devmask & (1 << 0), &err);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900649 if (slave_possible && err != 0x81)
Tejun Heo9363c382008-04-07 22:47:16 +0900650 classes[1] = ata_sff_dev_classify(&ap->link.device[1],
Tejun Heo3f198592007-09-02 23:23:57 +0900651 devmask & (1 << 1), &err);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900652
Akira Iguchia619f981b2007-01-26 16:28:18 +0900653 DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
654 return 0;
655}
656
657/**
658 * scc_bmdma_stop - Stop PCI IDE BMDMA transfer
659 * @qc: Command we are ending DMA for
660 */
661
662static void scc_bmdma_stop (struct ata_queued_cmd *qc)
663{
664 struct ata_port *ap = qc->ap;
665 void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
666 void __iomem *bmid_base = ap->host->iomap[SCC_BMID_BAR];
667 u32 reg;
668
669 while (1) {
670 reg = in_be32(bmid_base + SCC_DMA_INTST);
671
672 if (reg & INTSTS_SERROR) {
673 printk(KERN_WARNING "%s: SERROR\n", DRV_NAME);
674 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_SERROR|INTSTS_BMSINT);
675 out_be32(bmid_base + SCC_DMA_CMD,
676 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
677 continue;
678 }
679
680 if (reg & INTSTS_PRERR) {
681 u32 maea0, maec0;
682 maea0 = in_be32(ctrl_base + SCC_CTL_MAEA0);
683 maec0 = in_be32(ctrl_base + SCC_CTL_MAEC0);
684 printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", DRV_NAME, maea0, maec0);
685 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_PRERR|INTSTS_BMSINT);
686 out_be32(bmid_base + SCC_DMA_CMD,
687 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
688 continue;
689 }
690
691 if (reg & INTSTS_RERR) {
692 printk(KERN_WARNING "%s: Response Error\n", DRV_NAME);
693 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_RERR|INTSTS_BMSINT);
694 out_be32(bmid_base + SCC_DMA_CMD,
695 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
696 continue;
697 }
698
699 if (reg & INTSTS_ICERR) {
700 out_be32(bmid_base + SCC_DMA_CMD,
701 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
702 printk(KERN_WARNING "%s: Illegal Configuration\n", DRV_NAME);
703 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ICERR|INTSTS_BMSINT);
704 continue;
705 }
706
707 if (reg & INTSTS_BMSINT) {
708 unsigned int classes;
Tejun Heo341c2c92008-05-20 02:17:51 +0900709 unsigned long deadline = ata_deadline(jiffies, ATA_TMOUT_BOOT);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900710 printk(KERN_WARNING "%s: Internal Bus Error\n", DRV_NAME);
711 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMSINT);
712 /* TBD: SW reset */
Tejun Heo9363c382008-04-07 22:47:16 +0900713 scc_softreset(&ap->link, &classes, deadline);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900714 continue;
715 }
716
717 if (reg & INTSTS_BMHE) {
718 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMHE);
719 continue;
720 }
721
722 if (reg & INTSTS_ACTEINT) {
723 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ACTEINT);
724 continue;
725 }
726
727 if (reg & INTSTS_IOIRQS) {
728 out_be32(bmid_base + SCC_DMA_INTST, INTSTS_IOIRQS);
729 continue;
730 }
731 break;
732 }
733
734 /* clear start/stop bit */
735 out_be32(bmid_base + SCC_DMA_CMD,
736 in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
737
738 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
Alan Coxa57c1ba2008-05-29 22:10:58 +0100739 ata_sff_dma_pause(ap); /* dummy read */
Akira Iguchia619f981b2007-01-26 16:28:18 +0900740}
741
742/**
743 * scc_bmdma_status - Read PCI IDE BMDMA status
744 * @ap: Port associated with this ATA transaction.
745 */
746
747static u8 scc_bmdma_status (struct ata_port *ap)
748{
Akira Iguchia619f981b2007-01-26 16:28:18 +0900749 void __iomem *mmio = ap->ioaddr.bmdma_addr;
Akira Iguchifae57d32007-07-10 18:29:34 +0900750 u8 host_stat = in_be32(mmio + SCC_DMA_STATUS);
751 u32 int_status = in_be32(mmio + SCC_DMA_INTST);
Satyam Sharmab90fe232007-09-22 08:20:09 +0530752 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Akira Iguchifae57d32007-07-10 18:29:34 +0900753 static int retry = 0;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900754
Akira Iguchifae57d32007-07-10 18:29:34 +0900755 /* return if IOS_SS is cleared */
756 if (!(in_be32(mmio + SCC_DMA_CMD) & ATA_DMA_START))
757 return host_stat;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900758
Akira Iguchifae57d32007-07-10 18:29:34 +0900759 /* errata A252,A308 workaround: Step4 */
Alan Coxa57c1ba2008-05-29 22:10:58 +0100760 if ((scc_check_altstatus(ap) & ATA_ERR)
761 && (int_status & INTSTS_INTRQ))
Akira Iguchifae57d32007-07-10 18:29:34 +0900762 return (host_stat | ATA_DMA_INTR);
763
764 /* errata A308 workaround Step5 */
765 if (int_status & INTSTS_IOIRQS) {
766 host_stat |= ATA_DMA_INTR;
767
768 /* We don't check ATAPI DMA because it is limited to UDMA4 */
769 if ((qc->tf.protocol == ATA_PROT_DMA &&
770 qc->dev->xfer_mode > XFER_UDMA_4)) {
771 if (!(int_status & INTSTS_ACTEINT)) {
Akira Iguchidcd03442007-07-17 12:10:17 +0900772 printk(KERN_WARNING "ata%u: operation failed (transfer data loss)\n",
773 ap->print_id);
Akira Iguchifae57d32007-07-10 18:29:34 +0900774 host_stat |= ATA_DMA_ERR;
775 if (retry++)
Akira Iguchidcd03442007-07-17 12:10:17 +0900776 ap->udma_mask &= ~(1 << qc->dev->xfer_mode);
Akira Iguchifae57d32007-07-10 18:29:34 +0900777 } else
778 retry = 0;
779 }
Akira Iguchia619f981b2007-01-26 16:28:18 +0900780 }
781
782 return host_stat;
783}
784
785/**
786 * scc_data_xfer - Transfer data by PIO
Tejun Heo55dba312007-12-05 16:43:07 +0900787 * @dev: device for this I/O
Akira Iguchia619f981b2007-01-26 16:28:18 +0900788 * @buf: data buffer
789 * @buflen: buffer length
Tejun Heo55dba312007-12-05 16:43:07 +0900790 * @rw: read/write
Akira Iguchia619f981b2007-01-26 16:28:18 +0900791 *
Tejun Heo9363c382008-04-07 22:47:16 +0900792 * Note: Original code is ata_sff_data_xfer().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900793 */
794
Tejun Heo55dba312007-12-05 16:43:07 +0900795static unsigned int scc_data_xfer (struct ata_device *dev, unsigned char *buf,
796 unsigned int buflen, int rw)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900797{
Tejun Heo55dba312007-12-05 16:43:07 +0900798 struct ata_port *ap = dev->link->ap;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900799 unsigned int words = buflen >> 1;
800 unsigned int i;
Al Viro826cd152008-03-25 05:18:11 +0000801 __le16 *buf16 = (__le16 *) buf;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900802 void __iomem *mmio = ap->ioaddr.data_addr;
803
804 /* Transfer multiple of 2 bytes */
Tejun Heo55dba312007-12-05 16:43:07 +0900805 if (rw == READ)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900806 for (i = 0; i < words; i++)
Al Viro826cd152008-03-25 05:18:11 +0000807 buf16[i] = cpu_to_le16(in_be32(mmio));
Tejun Heo55dba312007-12-05 16:43:07 +0900808 else
809 for (i = 0; i < words; i++)
Al Viro826cd152008-03-25 05:18:11 +0000810 out_be32(mmio, le16_to_cpu(buf16[i]));
Akira Iguchia619f981b2007-01-26 16:28:18 +0900811
812 /* Transfer trailing 1 byte, if any. */
813 if (unlikely(buflen & 0x01)) {
Al Viro826cd152008-03-25 05:18:11 +0000814 __le16 align_buf[1] = { 0 };
Akira Iguchia619f981b2007-01-26 16:28:18 +0900815 unsigned char *trailing_buf = buf + buflen - 1;
816
Tejun Heo55dba312007-12-05 16:43:07 +0900817 if (rw == READ) {
Al Viro826cd152008-03-25 05:18:11 +0000818 align_buf[0] = cpu_to_le16(in_be32(mmio));
Akira Iguchia619f981b2007-01-26 16:28:18 +0900819 memcpy(trailing_buf, align_buf, 1);
Tejun Heo55dba312007-12-05 16:43:07 +0900820 } else {
821 memcpy(align_buf, trailing_buf, 1);
Al Viro826cd152008-03-25 05:18:11 +0000822 out_be32(mmio, le16_to_cpu(align_buf[0]));
Akira Iguchia619f981b2007-01-26 16:28:18 +0900823 }
Tejun Heo55dba312007-12-05 16:43:07 +0900824 words++;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900825 }
Tejun Heo55dba312007-12-05 16:43:07 +0900826
827 return words << 1;
Akira Iguchia619f981b2007-01-26 16:28:18 +0900828}
829
830/**
831 * scc_irq_on - Enable interrupts on a port.
832 * @ap: Port on which interrupts are enabled.
833 *
Tejun Heo9363c382008-04-07 22:47:16 +0900834 * Note: Original code is ata_sff_irq_on().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900835 */
836
837static u8 scc_irq_on (struct ata_port *ap)
838{
839 struct ata_ioports *ioaddr = &ap->ioaddr;
840 u8 tmp;
841
842 ap->ctl &= ~ATA_NIEN;
843 ap->last_ctl = ap->ctl;
844
845 out_be32(ioaddr->ctl_addr, ap->ctl);
846 tmp = ata_wait_idle(ap);
847
Tejun Heo5682ed32008-04-07 22:47:16 +0900848 ap->ops->sff_irq_clear(ap);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900849
850 return tmp;
851}
852
853/**
Akira Iguchia619f981b2007-01-26 16:28:18 +0900854 * scc_pata_prereset - prepare for reset
855 * @ap: ATA port to be reset
Tony Breeds7e068372007-05-23 14:26:43 -0700856 * @deadline: deadline jiffies for the operation
Akira Iguchia619f981b2007-01-26 16:28:18 +0900857 */
858
Satyam Sharmab90fe232007-09-22 08:20:09 +0530859static int scc_pata_prereset(struct ata_link *link, unsigned long deadline)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900860{
Satyam Sharmab90fe232007-09-22 08:20:09 +0530861 link->ap->cbl = ATA_CBL_PATA80;
Tejun Heo9363c382008-04-07 22:47:16 +0900862 return ata_sff_prereset(link, deadline);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900863}
864
865/**
Tejun Heo9363c382008-04-07 22:47:16 +0900866 * scc_postreset - standard postreset callback
Akira Iguchia619f981b2007-01-26 16:28:18 +0900867 * @ap: the target ata_port
868 * @classes: classes of attached devices
869 *
Tejun Heo9363c382008-04-07 22:47:16 +0900870 * Note: Original code is ata_sff_postreset().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900871 */
872
Tejun Heo9363c382008-04-07 22:47:16 +0900873static void scc_postreset(struct ata_link *link, unsigned int *classes)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900874{
Satyam Sharmab90fe232007-09-22 08:20:09 +0530875 struct ata_port *ap = link->ap;
876
Akira Iguchia619f981b2007-01-26 16:28:18 +0900877 DPRINTK("ENTER\n");
878
Akira Iguchia619f981b2007-01-26 16:28:18 +0900879 /* is double-select really necessary? */
880 if (classes[0] != ATA_DEV_NONE)
Tejun Heo5682ed32008-04-07 22:47:16 +0900881 ap->ops->sff_dev_select(ap, 1);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900882 if (classes[1] != ATA_DEV_NONE)
Tejun Heo5682ed32008-04-07 22:47:16 +0900883 ap->ops->sff_dev_select(ap, 0);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900884
885 /* bail out if no device is present */
886 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
887 DPRINTK("EXIT, no device\n");
888 return;
889 }
890
891 /* set up device control */
Sergei Shtylyovec86c812010-04-24 20:29:58 +0400892 out_be32(ap->ioaddr.ctl_addr, ap->ctl);
Akira Iguchia619f981b2007-01-26 16:28:18 +0900893
894 DPRINTK("EXIT\n");
895}
896
897/**
Tejun Heo9363c382008-04-07 22:47:16 +0900898 * scc_irq_clear - Clear PCI IDE BMDMA interrupt.
Akira Iguchia619f981b2007-01-26 16:28:18 +0900899 * @ap: Port associated with this ATA transaction.
900 *
Tejun Heo9363c382008-04-07 22:47:16 +0900901 * Note: Original code is ata_sff_irq_clear().
Akira Iguchia619f981b2007-01-26 16:28:18 +0900902 */
903
Tejun Heo9363c382008-04-07 22:47:16 +0900904static void scc_irq_clear (struct ata_port *ap)
Akira Iguchia619f981b2007-01-26 16:28:18 +0900905{
906 void __iomem *mmio = ap->ioaddr.bmdma_addr;
907
908 if (!mmio)
909 return;
910
911 out_be32(mmio + SCC_DMA_STATUS, in_be32(mmio + SCC_DMA_STATUS));
912}
913
914/**
915 * scc_port_start - Set port up for dma.
916 * @ap: Port to initialize
917 *
918 * Allocate space for PRD table using ata_port_start().
919 * Set PRD table address for PTERADD. (PRD Transfer End Read)
920 */
921
922static int scc_port_start (struct ata_port *ap)
923{
924 void __iomem *mmio = ap->ioaddr.bmdma_addr;
925 int rc;
926
927 rc = ata_port_start(ap);
928 if (rc)
929 return rc;
930
931 out_be32(mmio + SCC_DMA_PTERADD, ap->prd_dma);
932 return 0;
933}
934
935/**
936 * scc_port_stop - Undo scc_port_start()
937 * @ap: Port to shut down
938 *
939 * Reset PTERADD.
940 */
941
942static void scc_port_stop (struct ata_port *ap)
943{
944 void __iomem *mmio = ap->ioaddr.bmdma_addr;
945
946 out_be32(mmio + SCC_DMA_PTERADD, 0);
947}
948
949static struct scsi_host_template scc_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900950 ATA_BMDMA_SHT(DRV_NAME),
Akira Iguchia619f981b2007-01-26 16:28:18 +0900951};
952
Tejun Heoc1796d92008-03-27 19:44:24 +0900953static struct ata_port_operations scc_pata_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900954 .inherits = &ata_bmdma_port_ops,
955
Akira Iguchia619f981b2007-01-26 16:28:18 +0900956 .set_piomode = scc_set_piomode,
957 .set_dmamode = scc_set_dmamode,
Akira Iguchidcd03442007-07-17 12:10:17 +0900958 .mode_filter = scc_mode_filter,
Akira Iguchia619f981b2007-01-26 16:28:18 +0900959
Tejun Heo5682ed32008-04-07 22:47:16 +0900960 .sff_tf_load = scc_tf_load,
961 .sff_tf_read = scc_tf_read,
962 .sff_exec_command = scc_exec_command,
963 .sff_check_status = scc_check_status,
964 .sff_check_altstatus = scc_check_altstatus,
965 .sff_dev_select = scc_dev_select,
Sergei Shtylyov41dec292010-05-07 22:47:50 +0400966 .sff_set_devctl = scc_set_devctl,
Akira Iguchia619f981b2007-01-26 16:28:18 +0900967
968 .bmdma_setup = scc_bmdma_setup,
969 .bmdma_start = scc_bmdma_start,
970 .bmdma_stop = scc_bmdma_stop,
971 .bmdma_status = scc_bmdma_status,
Tejun Heo5682ed32008-04-07 22:47:16 +0900972 .sff_data_xfer = scc_data_xfer,
Akira Iguchia619f981b2007-01-26 16:28:18 +0900973
Tejun Heoa1efdab2008-03-25 12:22:50 +0900974 .prereset = scc_pata_prereset,
Tejun Heo9363c382008-04-07 22:47:16 +0900975 .softreset = scc_softreset,
976 .postreset = scc_postreset,
Akira Iguchia619f981b2007-01-26 16:28:18 +0900977 .post_internal_cmd = scc_bmdma_stop,
978
Tejun Heo5682ed32008-04-07 22:47:16 +0900979 .sff_irq_clear = scc_irq_clear,
980 .sff_irq_on = scc_irq_on,
Akira Iguchia619f981b2007-01-26 16:28:18 +0900981
982 .port_start = scc_port_start,
983 .port_stop = scc_port_stop,
984};
985
986static struct ata_port_info scc_port_info[] = {
987 {
Akira Iguchia619f981b2007-01-26 16:28:18 +0900988 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_MMIO | ATA_FLAG_NO_LEGACY,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100989 .pio_mask = ATA_PIO4,
990 /* No MWDMA */
Akira Iguchia619f981b2007-01-26 16:28:18 +0900991 .udma_mask = ATA_UDMA6,
992 .port_ops = &scc_pata_ops,
993 },
994};
995
996/**
997 * scc_reset_controller - initialize SCC PATA controller.
998 */
999
Tejun Heo5d728822007-04-17 23:44:08 +09001000static int scc_reset_controller(struct ata_host *host)
Akira Iguchia619f981b2007-01-26 16:28:18 +09001001{
Tejun Heo5d728822007-04-17 23:44:08 +09001002 void __iomem *ctrl_base = host->iomap[SCC_CTRL_BAR];
1003 void __iomem *bmid_base = host->iomap[SCC_BMID_BAR];
Akira Iguchia619f981b2007-01-26 16:28:18 +09001004 void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
1005 void __iomem *mode_port = ctrl_base + SCC_CTL_MODEREG;
1006 void __iomem *ecmode_port = ctrl_base + SCC_CTL_ECMODE;
1007 void __iomem *intmask_port = bmid_base + SCC_DMA_INTMASK;
1008 void __iomem *dmastatus_port = bmid_base + SCC_DMA_STATUS;
1009 u32 reg = 0;
1010
1011 out_be32(cckctrl_port, reg);
1012 reg |= CCKCTRL_ATACLKOEN;
1013 out_be32(cckctrl_port, reg);
1014 reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
1015 out_be32(cckctrl_port, reg);
1016 reg |= CCKCTRL_CRST;
1017 out_be32(cckctrl_port, reg);
1018
1019 for (;;) {
1020 reg = in_be32(cckctrl_port);
1021 if (reg & CCKCTRL_CRST)
1022 break;
1023 udelay(5000);
1024 }
1025
1026 reg |= CCKCTRL_ATARESET;
1027 out_be32(cckctrl_port, reg);
1028 out_be32(ecmode_port, ECMODE_VALUE);
1029 out_be32(mode_port, MODE_JCUSFEN);
1030 out_be32(intmask_port, INTMASK_MSK);
1031
1032 if (in_be32(dmastatus_port) & QCHSD_STPDIAG) {
1033 printk(KERN_WARNING "%s: failed to detect 80c cable. (PDIAG# is high)\n", DRV_NAME);
1034 return -EIO;
1035 }
1036
1037 return 0;
1038}
1039
1040/**
1041 * scc_setup_ports - initialize ioaddr with SCC PATA port offsets.
1042 * @ioaddr: IO address structure to be initialized
1043 * @base: base address of BMID region
1044 */
1045
1046static void scc_setup_ports (struct ata_ioports *ioaddr, void __iomem *base)
1047{
1048 ioaddr->cmd_addr = base + SCC_REG_CMD_ADDR;
1049 ioaddr->altstatus_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
1050 ioaddr->ctl_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
1051 ioaddr->bmdma_addr = base;
1052 ioaddr->data_addr = ioaddr->cmd_addr + SCC_REG_DATA;
1053 ioaddr->error_addr = ioaddr->cmd_addr + SCC_REG_ERR;
1054 ioaddr->feature_addr = ioaddr->cmd_addr + SCC_REG_FEATURE;
1055 ioaddr->nsect_addr = ioaddr->cmd_addr + SCC_REG_NSECT;
1056 ioaddr->lbal_addr = ioaddr->cmd_addr + SCC_REG_LBAL;
1057 ioaddr->lbam_addr = ioaddr->cmd_addr + SCC_REG_LBAM;
1058 ioaddr->lbah_addr = ioaddr->cmd_addr + SCC_REG_LBAH;
1059 ioaddr->device_addr = ioaddr->cmd_addr + SCC_REG_DEVICE;
1060 ioaddr->status_addr = ioaddr->cmd_addr + SCC_REG_STATUS;
1061 ioaddr->command_addr = ioaddr->cmd_addr + SCC_REG_CMD;
1062}
1063
Tejun Heo5d728822007-04-17 23:44:08 +09001064static int scc_host_init(struct ata_host *host)
Akira Iguchia619f981b2007-01-26 16:28:18 +09001065{
Tejun Heo5d728822007-04-17 23:44:08 +09001066 struct pci_dev *pdev = to_pci_dev(host->dev);
Akira Iguchia619f981b2007-01-26 16:28:18 +09001067 int rc;
1068
Tejun Heo5d728822007-04-17 23:44:08 +09001069 rc = scc_reset_controller(host);
Akira Iguchia619f981b2007-01-26 16:28:18 +09001070 if (rc)
1071 return rc;
1072
Akira Iguchia619f981b2007-01-26 16:28:18 +09001073 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1074 if (rc)
1075 return rc;
1076 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1077 if (rc)
1078 return rc;
1079
Tejun Heo5d728822007-04-17 23:44:08 +09001080 scc_setup_ports(&host->ports[0]->ioaddr, host->iomap[SCC_BMID_BAR]);
Akira Iguchia619f981b2007-01-26 16:28:18 +09001081
1082 pci_set_master(pdev);
1083
1084 return 0;
1085}
1086
1087/**
1088 * scc_init_one - Register SCC PATA device with kernel services
1089 * @pdev: PCI device to register
1090 * @ent: Entry in scc_pci_tbl matching with @pdev
1091 *
1092 * LOCKING:
1093 * Inherited from PCI layer (may sleep).
1094 *
1095 * RETURNS:
1096 * Zero on success, or -ERRNO value.
1097 */
1098
1099static int scc_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1100{
1101 static int printed_version;
1102 unsigned int board_idx = (unsigned int) ent->driver_data;
Tejun Heo5d728822007-04-17 23:44:08 +09001103 const struct ata_port_info *ppi[] = { &scc_port_info[board_idx], NULL };
Alexey Dobriyan0397bad2007-05-03 23:44:59 +04001104 struct ata_host *host;
Akira Iguchia619f981b2007-01-26 16:28:18 +09001105 int rc;
1106
1107 if (!printed_version++)
1108 dev_printk(KERN_DEBUG, &pdev->dev,
1109 "version " DRV_VERSION "\n");
1110
Alexey Dobriyan0397bad2007-05-03 23:44:59 +04001111 host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
Tejun Heo5d728822007-04-17 23:44:08 +09001112 if (!host)
1113 return -ENOMEM;
1114
Akira Iguchia619f981b2007-01-26 16:28:18 +09001115 rc = pcim_enable_device(pdev);
1116 if (rc)
1117 return rc;
1118
1119 rc = pcim_iomap_regions(pdev, (1 << SCC_CTRL_BAR) | (1 << SCC_BMID_BAR), DRV_NAME);
1120 if (rc == -EBUSY)
1121 pcim_pin_device(pdev);
1122 if (rc)
1123 return rc;
Tejun Heo5d728822007-04-17 23:44:08 +09001124 host->iomap = pcim_iomap_table(pdev);
Akira Iguchia619f981b2007-01-26 16:28:18 +09001125
Tejun Heocbcdd872007-08-18 13:14:55 +09001126 ata_port_pbar_desc(host->ports[0], SCC_CTRL_BAR, -1, "ctrl");
1127 ata_port_pbar_desc(host->ports[0], SCC_BMID_BAR, -1, "bmid");
1128
Tejun Heo5d728822007-04-17 23:44:08 +09001129 rc = scc_host_init(host);
Akira Iguchia619f981b2007-01-26 16:28:18 +09001130 if (rc)
1131 return rc;
1132
Tejun Heo9363c382008-04-07 22:47:16 +09001133 return ata_host_activate(host, pdev->irq, ata_sff_interrupt,
1134 IRQF_SHARED, &scc_sht);
Akira Iguchia619f981b2007-01-26 16:28:18 +09001135}
1136
1137static struct pci_driver scc_pci_driver = {
1138 .name = DRV_NAME,
1139 .id_table = scc_pci_tbl,
1140 .probe = scc_init_one,
1141 .remove = ata_pci_remove_one,
1142#ifdef CONFIG_PM
1143 .suspend = ata_pci_device_suspend,
1144 .resume = ata_pci_device_resume,
1145#endif
1146};
1147
1148static int __init scc_init (void)
1149{
1150 int rc;
1151
1152 DPRINTK("pci_register_driver\n");
1153 rc = pci_register_driver(&scc_pci_driver);
1154 if (rc)
1155 return rc;
1156
1157 DPRINTK("done\n");
1158 return 0;
1159}
1160
1161static void __exit scc_exit (void)
1162{
1163 pci_unregister_driver(&scc_pci_driver);
1164}
1165
1166module_init(scc_init);
1167module_exit(scc_exit);
1168
1169MODULE_AUTHOR("Toshiba corp");
1170MODULE_DESCRIPTION("SCSI low-level driver for Toshiba SCC PATA controller");
1171MODULE_LICENSE("GPL");
1172MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
1173MODULE_VERSION(DRV_VERSION);