blob: 288ab07648305576a4f2b754c6102e55a76502f5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
3 * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
4 *
5 * Copyright(c) 2004 Intel Corporation. All rights reserved.
6 *
7 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
8 * PeiSen Hou <pshou@realtek.com.tw>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the Free
12 * Software Foundation; either version 2 of the License, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program; if not, write to the Free Software Foundation, Inc., 59
22 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 *
24 * CONTACTS:
25 *
26 * Matt Jared matt.jared@intel.com
27 * Andy Kopp andy.kopp@intel.com
28 * Dan Kogan dan.d.kogan@intel.com
29 *
30 * CHANGES:
31 *
32 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
33 *
34 */
35
36#include <sound/driver.h>
37#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
40#include <linux/module.h>
41#include <linux/moduleparam.h>
42#include <linux/init.h>
43#include <linux/slab.h>
44#include <linux/pci.h>
45#include <sound/core.h>
46#include <sound/initval.h>
47#include "hda_codec.h"
48
49
50static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
51static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
52static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
53static char *model[SNDRV_CARDS];
Takashi Iwaic74db862005-05-12 14:26:27 +020054static int position_fix[SNDRV_CARDS];
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
56module_param_array(index, int, NULL, 0444);
57MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
58module_param_array(id, charp, NULL, 0444);
59MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
60module_param_array(enable, bool, NULL, 0444);
61MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
62module_param_array(model, charp, NULL, 0444);
63MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai9bc533f2005-05-13 16:44:27 +020064module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaic74db862005-05-12 14:26:27 +020065MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = FIFO size, 1 = none, 2 = POSBUF).");
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67MODULE_LICENSE("GPL");
68MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
69 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070070 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020071 "{Intel, ESB2},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020072 "{ATI, SB450},"
73 "{VIA, VT8251},"
74 "{VIA, VT8237A}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_DESCRIPTION("Intel HDA driver");
76
77#define SFX "hda-intel: "
78
79/*
80 * registers
81 */
82#define ICH6_REG_GCAP 0x00
83#define ICH6_REG_VMIN 0x02
84#define ICH6_REG_VMAJ 0x03
85#define ICH6_REG_OUTPAY 0x04
86#define ICH6_REG_INPAY 0x06
87#define ICH6_REG_GCTL 0x08
88#define ICH6_REG_WAKEEN 0x0c
89#define ICH6_REG_STATESTS 0x0e
90#define ICH6_REG_GSTS 0x10
91#define ICH6_REG_INTCTL 0x20
92#define ICH6_REG_INTSTS 0x24
93#define ICH6_REG_WALCLK 0x30
94#define ICH6_REG_SYNC 0x34
95#define ICH6_REG_CORBLBASE 0x40
96#define ICH6_REG_CORBUBASE 0x44
97#define ICH6_REG_CORBWP 0x48
98#define ICH6_REG_CORBRP 0x4A
99#define ICH6_REG_CORBCTL 0x4c
100#define ICH6_REG_CORBSTS 0x4d
101#define ICH6_REG_CORBSIZE 0x4e
102
103#define ICH6_REG_RIRBLBASE 0x50
104#define ICH6_REG_RIRBUBASE 0x54
105#define ICH6_REG_RIRBWP 0x58
106#define ICH6_REG_RINTCNT 0x5a
107#define ICH6_REG_RIRBCTL 0x5c
108#define ICH6_REG_RIRBSTS 0x5d
109#define ICH6_REG_RIRBSIZE 0x5e
110
111#define ICH6_REG_IC 0x60
112#define ICH6_REG_IR 0x64
113#define ICH6_REG_IRS 0x68
114#define ICH6_IRS_VALID (1<<1)
115#define ICH6_IRS_BUSY (1<<0)
116
117#define ICH6_REG_DPLBASE 0x70
118#define ICH6_REG_DPUBASE 0x74
119#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
120
121/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
122enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
123
124/* stream register offsets from stream base */
125#define ICH6_REG_SD_CTL 0x00
126#define ICH6_REG_SD_STS 0x03
127#define ICH6_REG_SD_LPIB 0x04
128#define ICH6_REG_SD_CBL 0x08
129#define ICH6_REG_SD_LVI 0x0c
130#define ICH6_REG_SD_FIFOW 0x0e
131#define ICH6_REG_SD_FIFOSIZE 0x10
132#define ICH6_REG_SD_FORMAT 0x12
133#define ICH6_REG_SD_BDLPL 0x18
134#define ICH6_REG_SD_BDLPU 0x1c
135
136/* PCI space */
137#define ICH6_PCIREG_TCSEL 0x44
138
139/*
140 * other constants
141 */
142
143/* max number of SDs */
144#define MAX_ICH6_DEV 8
145/* max number of fragments - we may use more if allocating more pages for BDL */
146#define AZX_MAX_FRAG (PAGE_SIZE / (MAX_ICH6_DEV * 16))
147/* max buffer size - no h/w limit, you can increase as you like */
148#define AZX_MAX_BUF_SIZE (1024*1024*1024)
149/* max number of PCM devics per card */
150#define AZX_MAX_PCMS 8
151
152/* RIRB int mask: overrun[2], response[0] */
153#define RIRB_INT_RESPONSE 0x01
154#define RIRB_INT_OVERRUN 0x04
155#define RIRB_INT_MASK 0x05
156
157/* STATESTS int mask: SD2,SD1,SD0 */
158#define STATESTS_INT_MASK 0x07
Frederick Lif5d40b32005-05-12 14:55:20 +0200159#define AZX_MAX_CODECS 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161/* SD_CTL bits */
162#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
163#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
164#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
165#define SD_CTL_STREAM_TAG_SHIFT 20
166
167/* SD_CTL and SD_STS */
168#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
169#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
170#define SD_INT_COMPLETE 0x04 /* completion interrupt */
171#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
172
173/* SD_STS */
174#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
175
176/* INTCTL and INTSTS */
177#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
178#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
179#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
180
Matt41e2fce2005-07-04 17:49:55 +0200181/* GCTL unsolicited response enable bit */
182#define ICH6_GCTL_UREN (1<<8)
183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184/* GCTL reset bit */
185#define ICH6_GCTL_RESET (1<<0)
186
187/* CORB/RIRB control, read/write pointer */
188#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
189#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
190#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
191/* below are so far hardcoded - should read registers in future */
192#define ICH6_MAX_CORB_ENTRIES 256
193#define ICH6_MAX_RIRB_ENTRIES 256
194
Takashi Iwaic74db862005-05-12 14:26:27 +0200195/* position fix mode */
196enum {
197 POS_FIX_FIFO,
198 POS_FIX_NONE,
199 POS_FIX_POSBUF
200};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Frederick Lif5d40b32005-05-12 14:55:20 +0200202/* Defines for ATI HD Audio support in SB450 south bridge */
203#define ATI_SB450_HDAUDIO_PCI_DEVICE_ID 0x437b
204#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
205#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
206
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208/*
209 * Use CORB/RIRB for communication from/to codecs.
210 * This is the way recommended by Intel (see below).
211 */
212#define USE_CORB_RIRB
213
214/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 */
216
217typedef struct snd_azx azx_t;
218typedef struct snd_azx_rb azx_rb_t;
219typedef struct snd_azx_dev azx_dev_t;
220
221struct snd_azx_dev {
222 u32 *bdl; /* virtual address of the BDL */
223 dma_addr_t bdl_addr; /* physical address of the BDL */
224 volatile u32 *posbuf; /* position buffer pointer */
225
226 unsigned int bufsize; /* size of the play buffer in bytes */
227 unsigned int fragsize; /* size of each period in bytes */
228 unsigned int frags; /* number for period in the play buffer */
229 unsigned int fifo_size; /* FIFO size */
230
231 void __iomem *sd_addr; /* stream descriptor pointer */
232
233 u32 sd_int_sta_mask; /* stream int status mask */
234
235 /* pcm support */
236 snd_pcm_substream_t *substream; /* assigned substream, set in PCM open */
237 unsigned int format_val; /* format value to be set in the controller and the codec */
238 unsigned char stream_tag; /* assigned stream */
239 unsigned char index; /* stream index */
240
241 unsigned int opened: 1;
242 unsigned int running: 1;
243};
244
245/* CORB/RIRB */
246struct snd_azx_rb {
247 u32 *buf; /* CORB/RIRB buffer
248 * Each CORB entry is 4byte, RIRB is 8byte
249 */
250 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
251 /* for RIRB */
252 unsigned short rp, wp; /* read/write pointers */
253 int cmds; /* number of pending requests */
254 u32 res; /* last read value */
255};
256
257struct snd_azx {
258 snd_card_t *card;
259 struct pci_dev *pci;
260
261 /* pci resources */
262 unsigned long addr;
263 void __iomem *remap_addr;
264 int irq;
265
266 /* locks */
267 spinlock_t reg_lock;
268 struct semaphore open_mutex;
269
270 /* streams */
271 azx_dev_t azx_dev[MAX_ICH6_DEV];
272
273 /* PCM */
274 unsigned int pcm_devs;
275 snd_pcm_t *pcm[AZX_MAX_PCMS];
276
277 /* HD codec */
278 unsigned short codec_mask;
279 struct hda_bus *bus;
280
281 /* CORB/RIRB */
282 azx_rb_t corb;
283 azx_rb_t rirb;
284
285 /* BDL, CORB/RIRB and position buffers */
286 struct snd_dma_buffer bdl;
287 struct snd_dma_buffer rb;
288 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200289
290 /* flags */
291 int position_fix;
Takashi Iwaice43fba2005-05-30 20:33:44 +0200292 unsigned int initialized: 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293};
294
295/*
296 * macros for easy use
297 */
298#define azx_writel(chip,reg,value) \
299 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
300#define azx_readl(chip,reg) \
301 readl((chip)->remap_addr + ICH6_REG_##reg)
302#define azx_writew(chip,reg,value) \
303 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
304#define azx_readw(chip,reg) \
305 readw((chip)->remap_addr + ICH6_REG_##reg)
306#define azx_writeb(chip,reg,value) \
307 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
308#define azx_readb(chip,reg) \
309 readb((chip)->remap_addr + ICH6_REG_##reg)
310
311#define azx_sd_writel(dev,reg,value) \
312 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
313#define azx_sd_readl(dev,reg) \
314 readl((dev)->sd_addr + ICH6_REG_##reg)
315#define azx_sd_writew(dev,reg,value) \
316 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
317#define azx_sd_readw(dev,reg) \
318 readw((dev)->sd_addr + ICH6_REG_##reg)
319#define azx_sd_writeb(dev,reg,value) \
320 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
321#define azx_sd_readb(dev,reg) \
322 readb((dev)->sd_addr + ICH6_REG_##reg)
323
324/* for pcm support */
325#define get_azx_dev(substream) (azx_dev_t*)(substream->runtime->private_data)
326
327/* Get the upper 32bit of the given dma_addr_t
328 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
329 */
330#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
331
332
333/*
334 * Interface for HD codec
335 */
336
337#ifdef USE_CORB_RIRB
338/*
339 * CORB / RIRB interface
340 */
341static int azx_alloc_cmd_io(azx_t *chip)
342{
343 int err;
344
345 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
346 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
347 PAGE_SIZE, &chip->rb);
348 if (err < 0) {
349 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
350 return err;
351 }
352 return 0;
353}
354
355static void azx_init_cmd_io(azx_t *chip)
356{
357 /* CORB set up */
358 chip->corb.addr = chip->rb.addr;
359 chip->corb.buf = (u32 *)chip->rb.area;
360 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
361 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
362
363 /* set the corb write pointer to 0 */
364 azx_writew(chip, CORBWP, 0);
365 /* reset the corb hw read pointer */
366 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
367 /* enable corb dma */
368 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
369
370 /* RIRB set up */
371 chip->rirb.addr = chip->rb.addr + 2048;
372 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
373 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
374 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
375
376 /* reset the rirb hw write pointer */
377 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
378 /* set N=1, get RIRB response interrupt for new entry */
379 azx_writew(chip, RINTCNT, 1);
380 /* enable rirb dma and response irq */
381#ifdef USE_CORB_RIRB
382 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
383#else
384 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN);
385#endif
386 chip->rirb.rp = chip->rirb.cmds = 0;
387}
388
389static void azx_free_cmd_io(azx_t *chip)
390{
391 /* disable ringbuffer DMAs */
392 azx_writeb(chip, RIRBCTL, 0);
393 azx_writeb(chip, CORBCTL, 0);
394}
395
396/* send a command */
397static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
398 unsigned int verb, unsigned int para)
399{
400 azx_t *chip = codec->bus->private_data;
401 unsigned int wp;
402 u32 val;
403
404 val = (u32)(codec->addr & 0x0f) << 28;
405 val |= (u32)direct << 27;
406 val |= (u32)nid << 20;
407 val |= verb << 8;
408 val |= para;
409
410 /* add command to corb */
411 wp = azx_readb(chip, CORBWP);
412 wp++;
413 wp %= ICH6_MAX_CORB_ENTRIES;
414
415 spin_lock_irq(&chip->reg_lock);
416 chip->rirb.cmds++;
417 chip->corb.buf[wp] = cpu_to_le32(val);
418 azx_writel(chip, CORBWP, wp);
419 spin_unlock_irq(&chip->reg_lock);
420
421 return 0;
422}
423
424#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
425
426/* retrieve RIRB entry - called from interrupt handler */
427static void azx_update_rirb(azx_t *chip)
428{
429 unsigned int rp, wp;
430 u32 res, res_ex;
431
432 wp = azx_readb(chip, RIRBWP);
433 if (wp == chip->rirb.wp)
434 return;
435 chip->rirb.wp = wp;
436
437 while (chip->rirb.rp != wp) {
438 chip->rirb.rp++;
439 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
440
441 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
442 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
443 res = le32_to_cpu(chip->rirb.buf[rp]);
444 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
445 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
446 else if (chip->rirb.cmds) {
447 chip->rirb.cmds--;
448 chip->rirb.res = res;
449 }
450 }
451}
452
453/* receive a response */
454static unsigned int azx_get_response(struct hda_codec *codec)
455{
456 azx_t *chip = codec->bus->private_data;
457 int timeout = 50;
458
459 while (chip->rirb.cmds) {
460 if (! --timeout) {
461 snd_printk(KERN_ERR "azx_get_response timeout\n");
462 chip->rirb.rp = azx_readb(chip, RIRBWP);
463 chip->rirb.cmds = 0;
464 return -1;
465 }
466 msleep(1);
467 }
468 return chip->rirb.res; /* the last value */
469}
470
471#else
472/*
473 * Use the single immediate command instead of CORB/RIRB for simplicity
474 *
475 * Note: according to Intel, this is not preferred use. The command was
476 * intended for the BIOS only, and may get confused with unsolicited
477 * responses. So, we shouldn't use it for normal operation from the
478 * driver.
479 * I left the codes, however, for debugging/testing purposes.
480 */
481
482#define azx_alloc_cmd_io(chip) 0
483#define azx_init_cmd_io(chip)
484#define azx_free_cmd_io(chip)
485
486/* send a command */
487static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
488 unsigned int verb, unsigned int para)
489{
490 azx_t *chip = codec->bus->private_data;
491 u32 val;
492 int timeout = 50;
493
494 val = (u32)(codec->addr & 0x0f) << 28;
495 val |= (u32)direct << 27;
496 val |= (u32)nid << 20;
497 val |= verb << 8;
498 val |= para;
499
500 while (timeout--) {
501 /* check ICB busy bit */
502 if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
503 /* Clear IRV valid bit */
504 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
505 azx_writel(chip, IC, val);
506 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
507 return 0;
508 }
509 udelay(1);
510 }
511 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
512 return -EIO;
513}
514
515/* receive a response */
516static unsigned int azx_get_response(struct hda_codec *codec)
517{
518 azx_t *chip = codec->bus->private_data;
519 int timeout = 50;
520
521 while (timeout--) {
522 /* check IRV busy bit */
523 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
524 return azx_readl(chip, IR);
525 udelay(1);
526 }
527 snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
528 return (unsigned int)-1;
529}
530
531#define azx_update_rirb(chip)
532
533#endif /* USE_CORB_RIRB */
534
535/* reset codec link */
536static int azx_reset(azx_t *chip)
537{
538 int count;
539
540 /* reset controller */
541 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
542
543 count = 50;
544 while (azx_readb(chip, GCTL) && --count)
545 msleep(1);
546
547 /* delay for >= 100us for codec PLL to settle per spec
548 * Rev 0.9 section 5.5.1
549 */
550 msleep(1);
551
552 /* Bring controller out of reset */
553 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
554
555 count = 50;
556 while (! azx_readb(chip, GCTL) && --count)
557 msleep(1);
558
559 /* Brent Chartrand said to wait >= 540us for codecs to intialize */
560 msleep(1);
561
562 /* check to see if controller is ready */
563 if (! azx_readb(chip, GCTL)) {
564 snd_printd("azx_reset: controller not ready!\n");
565 return -EBUSY;
566 }
567
Matt41e2fce2005-07-04 17:49:55 +0200568 /* Accept unsolicited responses */
569 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 /* detect codecs */
572 if (! chip->codec_mask) {
573 chip->codec_mask = azx_readw(chip, STATESTS);
574 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
575 }
576
577 return 0;
578}
579
580
581/*
582 * Lowlevel interface
583 */
584
585/* enable interrupts */
586static void azx_int_enable(azx_t *chip)
587{
588 /* enable controller CIE and GIE */
589 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
590 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
591}
592
593/* disable interrupts */
594static void azx_int_disable(azx_t *chip)
595{
596 int i;
597
598 /* disable interrupts in stream descriptor */
599 for (i = 0; i < MAX_ICH6_DEV; i++) {
600 azx_dev_t *azx_dev = &chip->azx_dev[i];
601 azx_sd_writeb(azx_dev, SD_CTL,
602 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
603 }
604
605 /* disable SIE for all streams */
606 azx_writeb(chip, INTCTL, 0);
607
608 /* disable controller CIE and GIE */
609 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
610 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
611}
612
613/* clear interrupts */
614static void azx_int_clear(azx_t *chip)
615{
616 int i;
617
618 /* clear stream status */
619 for (i = 0; i < MAX_ICH6_DEV; i++) {
620 azx_dev_t *azx_dev = &chip->azx_dev[i];
621 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
622 }
623
624 /* clear STATESTS */
625 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
626
627 /* clear rirb status */
628 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
629
630 /* clear int status */
631 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
632}
633
634/* start a stream */
635static void azx_stream_start(azx_t *chip, azx_dev_t *azx_dev)
636{
637 /* enable SIE */
638 azx_writeb(chip, INTCTL,
639 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
640 /* set DMA start and interrupt mask */
641 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
642 SD_CTL_DMA_START | SD_INT_MASK);
643}
644
645/* stop a stream */
646static void azx_stream_stop(azx_t *chip, azx_dev_t *azx_dev)
647{
648 /* stop DMA */
649 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
650 ~(SD_CTL_DMA_START | SD_INT_MASK));
651 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
652 /* disable SIE */
653 azx_writeb(chip, INTCTL,
654 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
655}
656
657
658/*
659 * initialize the chip
660 */
661static void azx_init_chip(azx_t *chip)
662{
Frederick Lif5d40b32005-05-12 14:55:20 +0200663 unsigned char tcsel_reg, ati_misc_cntl2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
665 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
666 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
667 * Ensuring these bits are 0 clears playback static on some HD Audio codecs
668 */
669 pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &tcsel_reg);
670 pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, tcsel_reg & 0xf8);
671
672 /* reset controller */
673 azx_reset(chip);
674
675 /* initialize interrupts */
676 azx_int_clear(chip);
677 azx_int_enable(chip);
678
679 /* initialize the codec command I/O */
680 azx_init_cmd_io(chip);
681
Takashi Iwaic74db862005-05-12 14:26:27 +0200682 if (chip->position_fix == POS_FIX_POSBUF) {
683 /* program the position buffer */
684 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
685 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
686 }
Frederick Lif5d40b32005-05-12 14:55:20 +0200687
688 /* For ATI SB450 azalia HD audio, we need to enable snoop */
689 if (chip->pci->vendor == PCI_VENDOR_ID_ATI &&
690 chip->pci->device == ATI_SB450_HDAUDIO_PCI_DEVICE_ID) {
691 pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
692 &ati_misc_cntl2);
693 pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
694 (ati_misc_cntl2 & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
695 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696}
697
698
699/*
700 * interrupt handler
701 */
702static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
703{
704 azx_t *chip = dev_id;
705 azx_dev_t *azx_dev;
706 u32 status;
707 int i;
708
709 spin_lock(&chip->reg_lock);
710
711 status = azx_readl(chip, INTSTS);
712 if (status == 0) {
713 spin_unlock(&chip->reg_lock);
714 return IRQ_NONE;
715 }
716
717 for (i = 0; i < MAX_ICH6_DEV; i++) {
718 azx_dev = &chip->azx_dev[i];
719 if (status & azx_dev->sd_int_sta_mask) {
720 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
721 if (azx_dev->substream && azx_dev->running) {
722 spin_unlock(&chip->reg_lock);
723 snd_pcm_period_elapsed(azx_dev->substream);
724 spin_lock(&chip->reg_lock);
725 }
726 }
727 }
728
729 /* clear rirb int */
730 status = azx_readb(chip, RIRBSTS);
731 if (status & RIRB_INT_MASK) {
732 if (status & RIRB_INT_RESPONSE)
733 azx_update_rirb(chip);
734 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
735 }
736
737#if 0
738 /* clear state status int */
739 if (azx_readb(chip, STATESTS) & 0x04)
740 azx_writeb(chip, STATESTS, 0x04);
741#endif
742 spin_unlock(&chip->reg_lock);
743
744 return IRQ_HANDLED;
745}
746
747
748/*
749 * set up BDL entries
750 */
751static void azx_setup_periods(azx_dev_t *azx_dev)
752{
753 u32 *bdl = azx_dev->bdl;
754 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
755 int idx;
756
757 /* reset BDL address */
758 azx_sd_writel(azx_dev, SD_BDLPL, 0);
759 azx_sd_writel(azx_dev, SD_BDLPU, 0);
760
761 /* program the initial BDL entries */
762 for (idx = 0; idx < azx_dev->frags; idx++) {
763 unsigned int off = idx << 2; /* 4 dword step */
764 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
765 /* program the address field of the BDL entry */
766 bdl[off] = cpu_to_le32((u32)addr);
767 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
768
769 /* program the size field of the BDL entry */
770 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
771
772 /* program the IOC to enable interrupt when buffer completes */
773 bdl[off+3] = cpu_to_le32(0x01);
774 }
775}
776
777/*
778 * set up the SD for streaming
779 */
780static int azx_setup_controller(azx_t *chip, azx_dev_t *azx_dev)
781{
782 unsigned char val;
783 int timeout;
784
785 /* make sure the run bit is zero for SD */
786 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
787 /* reset stream */
788 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
789 udelay(3);
790 timeout = 300;
791 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
792 --timeout)
793 ;
794 val &= ~SD_CTL_STREAM_RESET;
795 azx_sd_writeb(azx_dev, SD_CTL, val);
796 udelay(3);
797
798 timeout = 300;
799 /* waiting for hardware to report that the stream is out of reset */
800 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
801 --timeout)
802 ;
803
804 /* program the stream_tag */
805 azx_sd_writel(azx_dev, SD_CTL,
806 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
807 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
808
809 /* program the length of samples in cyclic buffer */
810 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
811
812 /* program the stream format */
813 /* this value needs to be the same as the one programmed */
814 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
815
816 /* program the stream LVI (last valid index) of the BDL */
817 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
818
819 /* program the BDL address */
820 /* lower BDL address */
821 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
822 /* upper BDL address */
823 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
824
Takashi Iwaic74db862005-05-12 14:26:27 +0200825 if (chip->position_fix == POS_FIX_POSBUF) {
826 /* enable the position buffer */
827 if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
828 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
829 }
830
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 /* set the interrupt enable bits in the descriptor control register */
832 azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
833
834 return 0;
835}
836
837
838/*
839 * Codec initialization
840 */
841
842static int __devinit azx_codec_create(azx_t *chip, const char *model)
843{
844 struct hda_bus_template bus_temp;
845 int c, codecs, err;
846
847 memset(&bus_temp, 0, sizeof(bus_temp));
848 bus_temp.private_data = chip;
849 bus_temp.modelname = model;
850 bus_temp.pci = chip->pci;
851 bus_temp.ops.command = azx_send_cmd;
852 bus_temp.ops.get_response = azx_get_response;
853
854 if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
855 return err;
856
857 codecs = 0;
858 for (c = 0; c < AZX_MAX_CODECS; c++) {
859 if (chip->codec_mask & (1 << c)) {
860 err = snd_hda_codec_new(chip->bus, c, NULL);
861 if (err < 0)
862 continue;
863 codecs++;
864 }
865 }
866 if (! codecs) {
867 snd_printk(KERN_ERR SFX "no codecs initialized\n");
868 return -ENXIO;
869 }
870
871 return 0;
872}
873
874
875/*
876 * PCM support
877 */
878
879/* assign a stream for the PCM */
880static inline azx_dev_t *azx_assign_device(azx_t *chip, int stream)
881{
882 int dev, i;
883 dev = stream == SNDRV_PCM_STREAM_PLAYBACK ? 4 : 0;
884 for (i = 0; i < 4; i++, dev++)
885 if (! chip->azx_dev[dev].opened) {
886 chip->azx_dev[dev].opened = 1;
887 return &chip->azx_dev[dev];
888 }
889 return NULL;
890}
891
892/* release the assigned stream */
893static inline void azx_release_device(azx_dev_t *azx_dev)
894{
895 azx_dev->opened = 0;
896}
897
898static snd_pcm_hardware_t azx_pcm_hw = {
899 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
900 SNDRV_PCM_INFO_BLOCK_TRANSFER |
901 SNDRV_PCM_INFO_MMAP_VALID |
902 SNDRV_PCM_INFO_PAUSE |
903 SNDRV_PCM_INFO_RESUME),
904 .formats = SNDRV_PCM_FMTBIT_S16_LE,
905 .rates = SNDRV_PCM_RATE_48000,
906 .rate_min = 48000,
907 .rate_max = 48000,
908 .channels_min = 2,
909 .channels_max = 2,
910 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
911 .period_bytes_min = 128,
912 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
913 .periods_min = 2,
914 .periods_max = AZX_MAX_FRAG,
915 .fifo_size = 0,
916};
917
918struct azx_pcm {
919 azx_t *chip;
920 struct hda_codec *codec;
921 struct hda_pcm_stream *hinfo[2];
922};
923
924static int azx_pcm_open(snd_pcm_substream_t *substream)
925{
926 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
927 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
928 azx_t *chip = apcm->chip;
929 azx_dev_t *azx_dev;
930 snd_pcm_runtime_t *runtime = substream->runtime;
931 unsigned long flags;
932 int err;
933
934 down(&chip->open_mutex);
935 azx_dev = azx_assign_device(chip, substream->stream);
936 if (azx_dev == NULL) {
937 up(&chip->open_mutex);
938 return -EBUSY;
939 }
940 runtime->hw = azx_pcm_hw;
941 runtime->hw.channels_min = hinfo->channels_min;
942 runtime->hw.channels_max = hinfo->channels_max;
943 runtime->hw.formats = hinfo->formats;
944 runtime->hw.rates = hinfo->rates;
945 snd_pcm_limit_hw_rates(runtime);
946 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
947 if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
948 azx_release_device(azx_dev);
949 up(&chip->open_mutex);
950 return err;
951 }
952 spin_lock_irqsave(&chip->reg_lock, flags);
953 azx_dev->substream = substream;
954 azx_dev->running = 0;
955 spin_unlock_irqrestore(&chip->reg_lock, flags);
956
957 runtime->private_data = azx_dev;
958 up(&chip->open_mutex);
959 return 0;
960}
961
962static int azx_pcm_close(snd_pcm_substream_t *substream)
963{
964 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
965 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
966 azx_t *chip = apcm->chip;
967 azx_dev_t *azx_dev = get_azx_dev(substream);
968 unsigned long flags;
969
970 down(&chip->open_mutex);
971 spin_lock_irqsave(&chip->reg_lock, flags);
972 azx_dev->substream = NULL;
973 azx_dev->running = 0;
974 spin_unlock_irqrestore(&chip->reg_lock, flags);
975 azx_release_device(azx_dev);
976 hinfo->ops.close(hinfo, apcm->codec, substream);
977 up(&chip->open_mutex);
978 return 0;
979}
980
981static int azx_pcm_hw_params(snd_pcm_substream_t *substream, snd_pcm_hw_params_t *hw_params)
982{
983 return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
984}
985
986static int azx_pcm_hw_free(snd_pcm_substream_t *substream)
987{
988 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
989 azx_dev_t *azx_dev = get_azx_dev(substream);
990 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
991
992 /* reset BDL address */
993 azx_sd_writel(azx_dev, SD_BDLPL, 0);
994 azx_sd_writel(azx_dev, SD_BDLPU, 0);
995 azx_sd_writel(azx_dev, SD_CTL, 0);
996
997 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
998
999 return snd_pcm_lib_free_pages(substream);
1000}
1001
1002static int azx_pcm_prepare(snd_pcm_substream_t *substream)
1003{
1004 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1005 azx_t *chip = apcm->chip;
1006 azx_dev_t *azx_dev = get_azx_dev(substream);
1007 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1008 snd_pcm_runtime_t *runtime = substream->runtime;
1009
1010 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1011 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1012 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1013 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1014 runtime->channels,
1015 runtime->format,
1016 hinfo->maxbps);
1017 if (! azx_dev->format_val) {
1018 snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
1019 runtime->rate, runtime->channels, runtime->format);
1020 return -EINVAL;
1021 }
1022
1023 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
1024 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1025 azx_setup_periods(azx_dev);
1026 azx_setup_controller(chip, azx_dev);
1027 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1028 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1029 else
1030 azx_dev->fifo_size = 0;
1031
1032 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1033 azx_dev->format_val, substream);
1034}
1035
1036static int azx_pcm_trigger(snd_pcm_substream_t *substream, int cmd)
1037{
1038 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1039 azx_dev_t *azx_dev = get_azx_dev(substream);
1040 azx_t *chip = apcm->chip;
1041 int err = 0;
1042
1043 spin_lock(&chip->reg_lock);
1044 switch (cmd) {
1045 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1046 case SNDRV_PCM_TRIGGER_RESUME:
1047 case SNDRV_PCM_TRIGGER_START:
1048 azx_stream_start(chip, azx_dev);
1049 azx_dev->running = 1;
1050 break;
1051 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1052 case SNDRV_PCM_TRIGGER_STOP:
1053 azx_stream_stop(chip, azx_dev);
1054 azx_dev->running = 0;
1055 break;
1056 default:
1057 err = -EINVAL;
1058 }
1059 spin_unlock(&chip->reg_lock);
1060 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
1061 cmd == SNDRV_PCM_TRIGGER_STOP) {
1062 int timeout = 5000;
1063 while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
1064 ;
1065 }
1066 return err;
1067}
1068
1069static snd_pcm_uframes_t azx_pcm_pointer(snd_pcm_substream_t *substream)
1070{
Takashi Iwaic74db862005-05-12 14:26:27 +02001071 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1072 azx_t *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 azx_dev_t *azx_dev = get_azx_dev(substream);
1074 unsigned int pos;
1075
Takashi Iwaic74db862005-05-12 14:26:27 +02001076 if (chip->position_fix == POS_FIX_POSBUF) {
1077 /* use the position buffer */
1078 pos = *azx_dev->posbuf;
1079 } else {
1080 /* read LPIB */
1081 pos = azx_sd_readl(azx_dev, SD_LPIB);
1082 if (chip->position_fix == POS_FIX_FIFO)
1083 pos += azx_dev->fifo_size;
1084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 if (pos >= azx_dev->bufsize)
1086 pos = 0;
1087 return bytes_to_frames(substream->runtime, pos);
1088}
1089
1090static snd_pcm_ops_t azx_pcm_ops = {
1091 .open = azx_pcm_open,
1092 .close = azx_pcm_close,
1093 .ioctl = snd_pcm_lib_ioctl,
1094 .hw_params = azx_pcm_hw_params,
1095 .hw_free = azx_pcm_hw_free,
1096 .prepare = azx_pcm_prepare,
1097 .trigger = azx_pcm_trigger,
1098 .pointer = azx_pcm_pointer,
1099};
1100
1101static void azx_pcm_free(snd_pcm_t *pcm)
1102{
1103 kfree(pcm->private_data);
1104}
1105
1106static int __devinit create_codec_pcm(azx_t *chip, struct hda_codec *codec,
1107 struct hda_pcm *cpcm, int pcm_dev)
1108{
1109 int err;
1110 snd_pcm_t *pcm;
1111 struct azx_pcm *apcm;
1112
1113 snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
1114 snd_assert(cpcm->name, return -EINVAL);
1115
1116 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1117 cpcm->stream[0].substreams, cpcm->stream[1].substreams,
1118 &pcm);
1119 if (err < 0)
1120 return err;
1121 strcpy(pcm->name, cpcm->name);
1122 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1123 if (apcm == NULL)
1124 return -ENOMEM;
1125 apcm->chip = chip;
1126 apcm->codec = codec;
1127 apcm->hinfo[0] = &cpcm->stream[0];
1128 apcm->hinfo[1] = &cpcm->stream[1];
1129 pcm->private_data = apcm;
1130 pcm->private_free = azx_pcm_free;
1131 if (cpcm->stream[0].substreams)
1132 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1133 if (cpcm->stream[1].substreams)
1134 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1135 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1136 snd_dma_pci_data(chip->pci),
1137 1024 * 64, 1024 * 128);
1138 chip->pcm[pcm_dev] = pcm;
1139
1140 return 0;
1141}
1142
1143static int __devinit azx_pcm_create(azx_t *chip)
1144{
1145 struct list_head *p;
1146 struct hda_codec *codec;
1147 int c, err;
1148 int pcm_dev;
1149
1150 if ((err = snd_hda_build_pcms(chip->bus)) < 0)
1151 return err;
1152
1153 pcm_dev = 0;
1154 list_for_each(p, &chip->bus->codec_list) {
1155 codec = list_entry(p, struct hda_codec, list);
1156 for (c = 0; c < codec->num_pcms; c++) {
1157 if (pcm_dev >= AZX_MAX_PCMS) {
1158 snd_printk(KERN_ERR SFX "Too many PCMs\n");
1159 return -EINVAL;
1160 }
1161 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1162 if (err < 0)
1163 return err;
1164 pcm_dev++;
1165 }
1166 }
1167 return 0;
1168}
1169
1170/*
1171 * mixer creation - all stuff is implemented in hda module
1172 */
1173static int __devinit azx_mixer_create(azx_t *chip)
1174{
1175 return snd_hda_build_controls(chip->bus);
1176}
1177
1178
1179/*
1180 * initialize SD streams
1181 */
1182static int __devinit azx_init_stream(azx_t *chip)
1183{
1184 int i;
1185
1186 /* initialize each stream (aka device)
1187 * assign the starting bdl address to each stream (device) and initialize
1188 */
1189 for (i = 0; i < MAX_ICH6_DEV; i++) {
1190 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
1191 azx_dev_t *azx_dev = &chip->azx_dev[i];
1192 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1193 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwaic74db862005-05-12 14:26:27 +02001194 if (chip->position_fix == POS_FIX_POSBUF)
1195 azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1197 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1198 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1199 azx_dev->sd_int_sta_mask = 1 << i;
1200 /* stream tag: must be non-zero and unique */
1201 azx_dev->index = i;
1202 azx_dev->stream_tag = i + 1;
1203 }
1204
1205 return 0;
1206}
1207
1208
1209#ifdef CONFIG_PM
1210/*
1211 * power management
1212 */
1213static int azx_suspend(snd_card_t *card, pm_message_t state)
1214{
1215 azx_t *chip = card->pm_private_data;
1216 int i;
1217
1218 for (i = 0; i < chip->pcm_devs; i++)
1219 if (chip->pcm[i])
1220 snd_pcm_suspend_all(chip->pcm[i]);
1221 snd_hda_suspend(chip->bus, state);
1222 azx_free_cmd_io(chip);
1223 pci_disable_device(chip->pci);
1224 return 0;
1225}
1226
1227static int azx_resume(snd_card_t *card)
1228{
1229 azx_t *chip = card->pm_private_data;
1230
1231 pci_enable_device(chip->pci);
1232 pci_set_master(chip->pci);
1233 azx_init_chip(chip);
1234 snd_hda_resume(chip->bus);
1235 return 0;
1236}
1237#endif /* CONFIG_PM */
1238
1239
1240/*
1241 * destructor
1242 */
1243static int azx_free(azx_t *chip)
1244{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001245 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 int i;
1247
1248 for (i = 0; i < MAX_ICH6_DEV; i++)
1249 azx_stream_stop(chip, &chip->azx_dev[i]);
1250
1251 /* disable interrupts */
1252 azx_int_disable(chip);
1253 azx_int_clear(chip);
1254
1255 /* disable CORB/RIRB */
1256 azx_free_cmd_io(chip);
1257
1258 /* disable position buffer */
1259 azx_writel(chip, DPLBASE, 0);
1260 azx_writel(chip, DPUBASE, 0);
1261
1262 /* wait a little for interrupts to finish */
1263 msleep(1);
1264
1265 iounmap(chip->remap_addr);
1266 }
1267
1268 if (chip->irq >= 0)
1269 free_irq(chip->irq, (void*)chip);
1270
1271 if (chip->bdl.area)
1272 snd_dma_free_pages(&chip->bdl);
1273 if (chip->rb.area)
1274 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 if (chip->posbuf.area)
1276 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 pci_release_regions(chip->pci);
1278 pci_disable_device(chip->pci);
1279 kfree(chip);
1280
1281 return 0;
1282}
1283
1284static int azx_dev_free(snd_device_t *device)
1285{
1286 return azx_free(device->device_data);
1287}
1288
1289/*
1290 * constructor
1291 */
Takashi Iwaic74db862005-05-12 14:26:27 +02001292static int __devinit azx_create(snd_card_t *card, struct pci_dev *pci,
1293 int posfix, azx_t **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294{
1295 azx_t *chip;
1296 int err = 0;
1297 static snd_device_ops_t ops = {
1298 .dev_free = azx_dev_free,
1299 };
1300
1301 *rchip = NULL;
1302
1303 if ((err = pci_enable_device(pci)) < 0)
1304 return err;
1305
1306 chip = kcalloc(1, sizeof(*chip), GFP_KERNEL);
1307
1308 if (NULL == chip) {
1309 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1310 pci_disable_device(pci);
1311 return -ENOMEM;
1312 }
1313
1314 spin_lock_init(&chip->reg_lock);
1315 init_MUTEX(&chip->open_mutex);
1316 chip->card = card;
1317 chip->pci = pci;
1318 chip->irq = -1;
1319
Takashi Iwaic74db862005-05-12 14:26:27 +02001320 chip->position_fix = posfix;
1321
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
1323 kfree(chip);
1324 pci_disable_device(pci);
1325 return err;
1326 }
1327
1328 chip->addr = pci_resource_start(pci,0);
1329 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1330 if (chip->remap_addr == NULL) {
1331 snd_printk(KERN_ERR SFX "ioremap error\n");
1332 err = -ENXIO;
1333 goto errout;
1334 }
1335
1336 if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
1337 "HDA Intel", (void*)chip)) {
1338 snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
1339 err = -EBUSY;
1340 goto errout;
1341 }
1342 chip->irq = pci->irq;
1343
1344 pci_set_master(pci);
1345 synchronize_irq(chip->irq);
1346
1347 /* allocate memory for the BDL for each stream */
1348 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
1349 PAGE_SIZE, &chip->bdl)) < 0) {
1350 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1351 goto errout;
1352 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001353 if (chip->position_fix == POS_FIX_POSBUF) {
1354 /* allocate memory for the position buffer */
1355 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
1356 MAX_ICH6_DEV * 8, &chip->posbuf)) < 0) {
1357 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1358 goto errout;
1359 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 /* allocate CORB/RIRB */
1362 if ((err = azx_alloc_cmd_io(chip)) < 0)
1363 goto errout;
1364
1365 /* initialize streams */
1366 azx_init_stream(chip);
1367
1368 /* initialize chip */
1369 azx_init_chip(chip);
1370
Takashi Iwaice43fba2005-05-30 20:33:44 +02001371 chip->initialized = 1;
1372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 /* codec detection */
1374 if (! chip->codec_mask) {
1375 snd_printk(KERN_ERR SFX "no codecs found!\n");
1376 err = -ENODEV;
1377 goto errout;
1378 }
1379
1380 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
1381 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1382 goto errout;
1383 }
1384
1385 *rchip = chip;
1386 return 0;
1387
1388 errout:
1389 azx_free(chip);
1390 return err;
1391}
1392
1393static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
1394{
1395 static int dev;
1396 snd_card_t *card;
1397 azx_t *chip;
1398 int err = 0;
1399
1400 if (dev >= SNDRV_CARDS)
1401 return -ENODEV;
1402 if (! enable[dev]) {
1403 dev++;
1404 return -ENOENT;
1405 }
1406
1407 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
1408 if (NULL == card) {
1409 snd_printk(KERN_ERR SFX "Error creating card!\n");
1410 return -ENOMEM;
1411 }
1412
Takashi Iwaic74db862005-05-12 14:26:27 +02001413 if ((err = azx_create(card, pci, position_fix[dev], &chip)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 snd_card_free(card);
1415 return err;
1416 }
1417
1418 strcpy(card->driver, "HDA-Intel");
1419 strcpy(card->shortname, "HDA Intel");
1420 sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
1421
1422 /* create codec instances */
1423 if ((err = azx_codec_create(chip, model[dev])) < 0) {
1424 snd_card_free(card);
1425 return err;
1426 }
1427
1428 /* create PCM streams */
1429 if ((err = azx_pcm_create(chip)) < 0) {
1430 snd_card_free(card);
1431 return err;
1432 }
1433
1434 /* create mixer controls */
1435 if ((err = azx_mixer_create(chip)) < 0) {
1436 snd_card_free(card);
1437 return err;
1438 }
1439
1440 snd_card_set_pm_callback(card, azx_suspend, azx_resume, chip);
1441 snd_card_set_dev(card, &pci->dev);
1442
1443 if ((err = snd_card_register(card)) < 0) {
1444 snd_card_free(card);
1445 return err;
1446 }
1447
1448 pci_set_drvdata(pci, card);
1449 dev++;
1450
1451 return err;
1452}
1453
1454static void __devexit azx_remove(struct pci_dev *pci)
1455{
1456 snd_card_free(pci_get_drvdata(pci));
1457 pci_set_drvdata(pci, NULL);
1458}
1459
1460/* PCI IDs */
1461static struct pci_device_id azx_ids[] = {
1462 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* ICH6 */
1463 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* ICH7 */
Jason Gaston2f1b3812005-05-01 08:58:50 -07001464 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* ESB2 */
Frederick Lif5d40b32005-05-12 14:55:20 +02001465 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* ATI SB450 */
Takashi Iwaifc20a562005-05-12 15:00:41 +02001466 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* VIA VT8251/VT8237A */
Takashi Iwaie9edcee2005-06-13 14:16:38 +02001467 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* ALI 5461? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 { 0, }
1469};
1470MODULE_DEVICE_TABLE(pci, azx_ids);
1471
1472/* pci_driver definition */
1473static struct pci_driver driver = {
1474 .name = "HDA Intel",
1475 .id_table = azx_ids,
1476 .probe = azx_probe,
1477 .remove = __devexit_p(azx_remove),
1478 SND_PCI_PM_CALLBACKS
1479};
1480
1481static int __init alsa_card_azx_init(void)
1482{
Takashi Iwai01d25d42005-04-11 16:58:24 +02001483 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484}
1485
1486static void __exit alsa_card_azx_exit(void)
1487{
1488 pci_unregister_driver(&driver);
1489}
1490
1491module_init(alsa_card_azx_init)
1492module_exit(alsa_card_azx_exit)