blob: 32d16f5cff53271a471f97961815fa0f9a9ac6c7 [file] [log] [blame]
Chander Kashyap16090272013-06-19 00:29:34 +09001/*
2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Authors: Thomas Abraham <thomas.ab@samsung.com>
4 * Chander Kashyap <k.chander@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Common Clock Framework support for Exynos5420 SoC.
11*/
12
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +010013#include <dt-bindings/clock/exynos5420.h>
Chander Kashyap16090272013-06-19 00:29:34 +090014#include <linux/clk.h>
15#include <linux/clkdev.h>
16#include <linux/clk-provider.h>
17#include <linux/of.h>
18#include <linux/of_address.h>
Tomasz Figa388c7882014-02-14 08:16:00 +090019#include <linux/syscore_ops.h>
Chander Kashyap16090272013-06-19 00:29:34 +090020
21#include "clk.h"
Chander Kashyap16090272013-06-19 00:29:34 +090022
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053023#define APLL_LOCK 0x0
24#define APLL_CON0 0x100
Chander Kashyap16090272013-06-19 00:29:34 +090025#define SRC_CPU 0x200
26#define DIV_CPU0 0x500
27#define DIV_CPU1 0x504
28#define GATE_BUS_CPU 0x700
29#define GATE_SCLK_CPU 0x800
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +053030#define GATE_IP_G2D 0x8800
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053031#define CPLL_LOCK 0x10020
32#define DPLL_LOCK 0x10030
33#define EPLL_LOCK 0x10040
34#define RPLL_LOCK 0x10050
35#define IPLL_LOCK 0x10060
36#define SPLL_LOCK 0x10070
Sachin Kamat53cb6342014-03-13 08:57:02 +053037#define VPLL_LOCK 0x10080
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053038#define MPLL_LOCK 0x10090
39#define CPLL_CON0 0x10120
40#define DPLL_CON0 0x10128
41#define EPLL_CON0 0x10130
42#define RPLL_CON0 0x10140
43#define IPLL_CON0 0x10150
44#define SPLL_CON0 0x10160
45#define VPLL_CON0 0x10170
46#define MPLL_CON0 0x10180
Chander Kashyap16090272013-06-19 00:29:34 +090047#define SRC_TOP0 0x10200
48#define SRC_TOP1 0x10204
49#define SRC_TOP2 0x10208
50#define SRC_TOP3 0x1020c
51#define SRC_TOP4 0x10210
52#define SRC_TOP5 0x10214
53#define SRC_TOP6 0x10218
54#define SRC_TOP7 0x1021c
55#define SRC_DISP10 0x1022c
56#define SRC_MAU 0x10240
57#define SRC_FSYS 0x10244
58#define SRC_PERIC0 0x10250
59#define SRC_PERIC1 0x10254
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +053060#define SRC_ISP 0x10270
Chander Kashyap16090272013-06-19 00:29:34 +090061#define SRC_TOP10 0x10280
62#define SRC_TOP11 0x10284
63#define SRC_TOP12 0x10288
Shaik Ameer Basha424b6732014-05-08 16:57:55 +053064#define SRC_MASK_TOP2 0x10308
65#define SRC_MASK_DISP10 0x1032c
Chander Kashyap16090272013-06-19 00:29:34 +090066#define SRC_MASK_FSYS 0x10340
67#define SRC_MASK_PERIC0 0x10350
68#define SRC_MASK_PERIC1 0x10354
69#define DIV_TOP0 0x10500
70#define DIV_TOP1 0x10504
71#define DIV_TOP2 0x10508
72#define DIV_DISP10 0x1052c
73#define DIV_MAU 0x10544
74#define DIV_FSYS0 0x10548
75#define DIV_FSYS1 0x1054c
76#define DIV_FSYS2 0x10550
77#define DIV_PERIC0 0x10558
78#define DIV_PERIC1 0x1055c
79#define DIV_PERIC2 0x10560
80#define DIV_PERIC3 0x10564
81#define DIV_PERIC4 0x10568
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +053082#define SCLK_DIV_ISP0 0x10580
83#define SCLK_DIV_ISP1 0x10584
Shaik Ameer Basha02932382014-05-08 16:57:52 +053084#define DIV2_RATIO0 0x10590
Chander Kashyap16090272013-06-19 00:29:34 +090085#define GATE_BUS_TOP 0x10700
86#define GATE_BUS_FSYS0 0x10740
87#define GATE_BUS_PERIC 0x10750
88#define GATE_BUS_PERIC1 0x10754
89#define GATE_BUS_PERIS0 0x10760
90#define GATE_BUS_PERIS1 0x10764
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +053091#define GATE_TOP_SCLK_ISP 0x10870
Chander Kashyap16090272013-06-19 00:29:34 +090092#define GATE_IP_GSCL0 0x10910
93#define GATE_IP_GSCL1 0x10920
94#define GATE_IP_MFC 0x1092c
95#define GATE_IP_DISP1 0x10928
96#define GATE_IP_G3D 0x10930
97#define GATE_IP_GEN 0x10934
98#define GATE_IP_MSCL 0x10970
99#define GATE_TOP_SCLK_GSCL 0x10820
100#define GATE_TOP_SCLK_DISP1 0x10828
101#define GATE_TOP_SCLK_MAU 0x1083c
102#define GATE_TOP_SCLK_FSYS 0x10840
103#define GATE_TOP_SCLK_PERIC 0x10850
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530104#define TOP_SPARE2 0x10b08
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530105#define BPLL_LOCK 0x20010
106#define BPLL_CON0 0x20110
Chander Kashyap16090272013-06-19 00:29:34 +0900107#define SRC_CDREX 0x20200
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530108#define KPLL_LOCK 0x28000
109#define KPLL_CON0 0x28100
Chander Kashyap16090272013-06-19 00:29:34 +0900110#define SRC_KFC 0x28200
111#define DIV_KFC0 0x28500
112
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530113/* list of PLLs */
114enum exynos5420_plls {
115 apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll,
116 bpll, kpll,
117 nr_plls /* number of PLLs */
118};
119
Tomasz Figa388c7882014-02-14 08:16:00 +0900120static void __iomem *reg_base;
121
122#ifdef CONFIG_PM_SLEEP
123static struct samsung_clk_reg_dump *exynos5420_save;
124
Chander Kashyap16090272013-06-19 00:29:34 +0900125/*
126 * list of controller registers to be saved and restored during a
127 * suspend/resume cycle.
128 */
Sachin Kamat202e5ae92013-08-07 10:18:39 +0530129static unsigned long exynos5420_clk_regs[] __initdata = {
Chander Kashyap16090272013-06-19 00:29:34 +0900130 SRC_CPU,
131 DIV_CPU0,
132 DIV_CPU1,
133 GATE_BUS_CPU,
134 GATE_SCLK_CPU,
135 SRC_TOP0,
136 SRC_TOP1,
137 SRC_TOP2,
138 SRC_TOP3,
139 SRC_TOP4,
140 SRC_TOP5,
141 SRC_TOP6,
142 SRC_TOP7,
143 SRC_DISP10,
144 SRC_MAU,
145 SRC_FSYS,
146 SRC_PERIC0,
147 SRC_PERIC1,
148 SRC_TOP10,
149 SRC_TOP11,
150 SRC_TOP12,
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530151 SRC_MASK_TOP2,
Chander Kashyap16090272013-06-19 00:29:34 +0900152 SRC_MASK_DISP10,
153 SRC_MASK_FSYS,
154 SRC_MASK_PERIC0,
155 SRC_MASK_PERIC1,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530156 SRC_ISP,
Chander Kashyap16090272013-06-19 00:29:34 +0900157 DIV_TOP0,
158 DIV_TOP1,
159 DIV_TOP2,
160 DIV_DISP10,
161 DIV_MAU,
162 DIV_FSYS0,
163 DIV_FSYS1,
164 DIV_FSYS2,
165 DIV_PERIC0,
166 DIV_PERIC1,
167 DIV_PERIC2,
168 DIV_PERIC3,
169 DIV_PERIC4,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530170 SCLK_DIV_ISP0,
171 SCLK_DIV_ISP1,
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530172 DIV2_RATIO0,
Chander Kashyap16090272013-06-19 00:29:34 +0900173 GATE_BUS_TOP,
174 GATE_BUS_FSYS0,
175 GATE_BUS_PERIC,
176 GATE_BUS_PERIC1,
177 GATE_BUS_PERIS0,
178 GATE_BUS_PERIS1,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530179 GATE_TOP_SCLK_ISP,
Chander Kashyap16090272013-06-19 00:29:34 +0900180 GATE_IP_GSCL0,
181 GATE_IP_GSCL1,
182 GATE_IP_MFC,
183 GATE_IP_DISP1,
184 GATE_IP_G3D,
185 GATE_IP_GEN,
186 GATE_IP_MSCL,
187 GATE_TOP_SCLK_GSCL,
188 GATE_TOP_SCLK_DISP1,
189 GATE_TOP_SCLK_MAU,
190 GATE_TOP_SCLK_FSYS,
191 GATE_TOP_SCLK_PERIC,
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530192 TOP_SPARE2,
Chander Kashyap16090272013-06-19 00:29:34 +0900193 SRC_CDREX,
194 SRC_KFC,
195 DIV_KFC0,
196};
197
Tomasz Figa388c7882014-02-14 08:16:00 +0900198static int exynos5420_clk_suspend(void)
199{
200 samsung_clk_save(reg_base, exynos5420_save,
201 ARRAY_SIZE(exynos5420_clk_regs));
202
203 return 0;
204}
205
206static void exynos5420_clk_resume(void)
207{
208 samsung_clk_restore(reg_base, exynos5420_save,
209 ARRAY_SIZE(exynos5420_clk_regs));
210}
211
212static struct syscore_ops exynos5420_clk_syscore_ops = {
213 .suspend = exynos5420_clk_suspend,
214 .resume = exynos5420_clk_resume,
215};
216
217static void exynos5420_clk_sleep_init(void)
218{
219 exynos5420_save = samsung_clk_alloc_reg_dump(exynos5420_clk_regs,
220 ARRAY_SIZE(exynos5420_clk_regs));
221 if (!exynos5420_save) {
222 pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
223 __func__);
224 return;
225 }
226
227 register_syscore_ops(&exynos5420_clk_syscore_ops);
228}
229#else
230static void exynos5420_clk_sleep_init(void) {}
231#endif
232
Chander Kashyap16090272013-06-19 00:29:34 +0900233/* list of all parent clocks */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530234PNAME(mout_mspll_cpu_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
235 "mout_sclk_mpll", "mout_sclk_spll"};
236PNAME(mout_cpu_p) = {"mout_apll" , "mout_mspll_cpu"};
237PNAME(mout_kfc_p) = {"mout_kpll" , "mout_mspll_kfc"};
238PNAME(mout_apll_p) = {"fin_pll", "fout_apll"};
239PNAME(mout_bpll_p) = {"fin_pll", "fout_bpll"};
240PNAME(mout_cpll_p) = {"fin_pll", "fout_cpll"};
241PNAME(mout_dpll_p) = {"fin_pll", "fout_dpll"};
242PNAME(mout_epll_p) = {"fin_pll", "fout_epll"};
243PNAME(mout_ipll_p) = {"fin_pll", "fout_ipll"};
244PNAME(mout_kpll_p) = {"fin_pll", "fout_kpll"};
245PNAME(mout_mpll_p) = {"fin_pll", "fout_mpll"};
246PNAME(mout_rpll_p) = {"fin_pll", "fout_rpll"};
247PNAME(mout_spll_p) = {"fin_pll", "fout_spll"};
248PNAME(mout_vpll_p) = {"fin_pll", "fout_vpll"};
Chander Kashyap16090272013-06-19 00:29:34 +0900249
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530250PNAME(mout_group1_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
251 "mout_sclk_mpll"};
252PNAME(mout_group2_p) = {"fin_pll", "mout_sclk_cpll",
253 "mout_sclk_dpll", "mout_sclk_mpll", "mout_sclk_spll",
254 "mout_sclk_ipll", "mout_sclk_epll", "mout_sclk_rpll"};
255PNAME(mout_group3_p) = {"mout_sclk_rpll", "mout_sclk_spll"};
256PNAME(mout_group4_p) = {"mout_sclk_ipll", "mout_sclk_dpll", "mout_sclk_mpll"};
257PNAME(mout_group5_p) = {"mout_sclk_vpll", "mout_sclk_dpll"};
Chander Kashyap16090272013-06-19 00:29:34 +0900258
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530259PNAME(mout_fimd1_final_p) = {"mout_fimd1", "mout_fimd1_opt"};
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530260PNAME(mout_sw_aclk66_p) = {"dout_aclk66", "mout_sclk_spll"};
261PNAME(mout_aclk66_peric_p) = { "fin_pll", "mout_sw_aclk66" };
Chander Kashyap16090272013-06-19 00:29:34 +0900262
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530263PNAME(mout_sw_aclk200_fsys_p) = {"dout_aclk200_fsys", "mout_sclk_spll"};
264PNAME(mout_user_aclk200_fsys_p) = {"fin_pll", "mout_sw_aclk200_fsys"};
Chander Kashyap16090272013-06-19 00:29:34 +0900265
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530266PNAME(mout_sw_aclk200_fsys2_p) = {"dout_aclk200_fsys2", "mout_sclk_spll"};
267PNAME(mout_user_aclk200_fsys2_p) = {"fin_pll", "mout_sw_aclk200_fsys2"};
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530268PNAME(mout_sw_aclk400_isp_p) = {"dout_aclk400_isp", "mout_sclk_spll"};
269PNAME(mout_user_aclk400_isp_p) = {"fin_pll", "mout_sw_aclk400_isp"};
270
271PNAME(mout_sw_aclk333_432_isp0_p) = {"dout_aclk333_432_isp0",
272 "mout_sclk_spll"};
273PNAME(mout_user_aclk333_432_isp0_p) = {"fin_pll", "mout_sw_aclk333_432_isp0"};
274
275PNAME(mout_sw_aclk333_432_isp_p) = {"dout_aclk333_432_isp", "mout_sclk_spll"};
276PNAME(mout_user_aclk333_432_isp_p) = {"fin_pll", "mout_sw_aclk333_432_isp"};
Chander Kashyap16090272013-06-19 00:29:34 +0900277
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530278PNAME(mout_sw_aclk200_p) = {"dout_aclk200", "mout_sclk_spll"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530279PNAME(mout_user_aclk200_disp1_p) = {"fin_pll", "mout_sw_aclk200"};
Chander Kashyap16090272013-06-19 00:29:34 +0900280
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530281PNAME(mout_sw_aclk400_mscl_p) = {"dout_aclk400_mscl", "mout_sclk_spll"};
282PNAME(mout_user_aclk400_mscl_p) = {"fin_pll", "mout_sw_aclk400_mscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900283
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530284PNAME(mout_sw_aclk333_p) = {"dout_aclk333", "mout_sclk_spll"};
285PNAME(mout_user_aclk333_p) = {"fin_pll", "mout_sw_aclk333"};
Chander Kashyap16090272013-06-19 00:29:34 +0900286
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530287PNAME(mout_sw_aclk166_p) = {"dout_aclk166", "mout_sclk_spll"};
288PNAME(mout_user_aclk166_p) = {"fin_pll", "mout_sw_aclk166"};
Chander Kashyap16090272013-06-19 00:29:34 +0900289
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530290PNAME(mout_sw_aclk266_p) = {"dout_aclk266", "mout_sclk_spll"};
291PNAME(mout_user_aclk266_p) = {"fin_pll", "mout_sw_aclk266"};
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530292PNAME(mout_user_aclk266_isp_p) = {"fin_pll", "mout_sw_aclk266"};
Chander Kashyap16090272013-06-19 00:29:34 +0900293
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530294PNAME(mout_sw_aclk333_432_gscl_p) = {"dout_aclk333_432_gscl", "mout_sclk_spll"};
295PNAME(mout_user_aclk333_432_gscl_p) = {"fin_pll", "mout_sw_aclk333_432_gscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900296
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530297PNAME(mout_sw_aclk300_gscl_p) = {"dout_aclk300_gscl", "mout_sclk_spll"};
298PNAME(mout_user_aclk300_gscl_p) = {"fin_pll", "mout_sw_aclk300_gscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900299
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530300PNAME(mout_sw_aclk300_disp1_p) = {"dout_aclk300_disp1", "mout_sclk_spll"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530301PNAME(mout_sw_aclk400_disp1_p) = {"dout_aclk400_disp1", "mout_sclk_spll"};
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530302PNAME(mout_user_aclk300_disp1_p) = {"fin_pll", "mout_sw_aclk300_disp1"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530303PNAME(mout_user_aclk400_disp1_p) = {"fin_pll", "mout_sw_aclk400_disp1"};
Chander Kashyap16090272013-06-19 00:29:34 +0900304
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530305PNAME(mout_sw_aclk300_jpeg_p) = {"dout_aclk300_jpeg", "mout_sclk_spll"};
306PNAME(mout_user_aclk300_jpeg_p) = {"fin_pll", "mout_sw_aclk300_jpeg"};
Chander Kashyap16090272013-06-19 00:29:34 +0900307
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530308PNAME(mout_sw_aclk_g3d_p) = {"dout_aclk_g3d", "mout_sclk_spll"};
309PNAME(mout_user_aclk_g3d_p) = {"fin_pll", "mout_sw_aclk_g3d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900310
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530311PNAME(mout_sw_aclk266_g2d_p) = {"dout_aclk266_g2d", "mout_sclk_spll"};
312PNAME(mout_user_aclk266_g2d_p) = {"fin_pll", "mout_sw_aclk266_g2d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900313
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530314PNAME(mout_sw_aclk333_g2d_p) = {"dout_aclk333_g2d", "mout_sclk_spll"};
315PNAME(mout_user_aclk333_g2d_p) = {"fin_pll", "mout_sw_aclk333_g2d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900316
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530317PNAME(mout_audio0_p) = {"fin_pll", "cdclk0", "mout_sclk_dpll",
318 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
319 "mout_sclk_epll", "mout_sclk_rpll"};
320PNAME(mout_audio1_p) = {"fin_pll", "cdclk1", "mout_sclk_dpll",
321 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
322 "mout_sclk_epll", "mout_sclk_rpll"};
323PNAME(mout_audio2_p) = {"fin_pll", "cdclk2", "mout_sclk_dpll",
324 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
325 "mout_sclk_epll", "mout_sclk_rpll"};
326PNAME(mout_spdif_p) = {"fin_pll", "dout_audio0", "dout_audio1",
327 "dout_audio2", "spdif_extclk", "mout_sclk_ipll",
328 "mout_sclk_epll", "mout_sclk_rpll"};
329PNAME(mout_hdmi_p) = {"dout_hdmi_pixel", "sclk_hdmiphy"};
330PNAME(mout_maudio0_p) = {"fin_pll", "maudio_clk", "mout_sclk_dpll",
331 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
332 "mout_sclk_epll", "mout_sclk_rpll"};
Chander Kashyap16090272013-06-19 00:29:34 +0900333
334/* fixed rate clocks generated outside the soc */
Sachin Kamatc7306222013-07-18 15:31:20 +0530335static struct samsung_fixed_rate_clock exynos5420_fixed_rate_ext_clks[] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100336 FRATE(CLK_FIN_PLL, "fin_pll", NULL, CLK_IS_ROOT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900337};
338
339/* fixed rate clocks generated inside the soc */
Sachin Kamatc7306222013-07-18 15:31:20 +0530340static struct samsung_fixed_rate_clock exynos5420_fixed_rate_clks[] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100341 FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 24000000),
342 FRATE(0, "sclk_pwi", NULL, CLK_IS_ROOT, 24000000),
343 FRATE(0, "sclk_usbh20", NULL, CLK_IS_ROOT, 48000000),
344 FRATE(0, "mphy_refclk_ixtal24", NULL, CLK_IS_ROOT, 48000000),
345 FRATE(0, "sclk_usbh20_scan_clk", NULL, CLK_IS_ROOT, 480000000),
Chander Kashyap16090272013-06-19 00:29:34 +0900346};
347
Sachin Kamatc7306222013-07-18 15:31:20 +0530348static struct samsung_fixed_factor_clock exynos5420_fixed_factor_clks[] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100349 FFACTOR(0, "sclk_hsic_12m", "fin_pll", 1, 2, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900350};
351
Sachin Kamatc7306222013-07-18 15:31:20 +0530352static struct samsung_mux_clock exynos5420_mux_clks[] __initdata = {
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530353 MUX(0, "mout_mspll_kfc", mout_mspll_cpu_p, SRC_TOP7, 8, 2),
354 MUX(0, "mout_mspll_cpu", mout_mspll_cpu_p, SRC_TOP7, 12, 2),
355 MUX(0, "mout_apll", mout_apll_p, SRC_CPU, 0, 1),
356 MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1),
357 MUX(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1),
358 MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900359
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530360 MUX(0, "sclk_bpll", mout_bpll_p, SRC_CDREX, 0, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900361
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530362 MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530363 MUX_A(0, "mout_aclk400_mscl", mout_group1_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900364 SRC_TOP0, 4, 2, "aclk400_mscl"),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530365 MUX(0, "mout_aclk200", mout_group1_p, SRC_TOP0, 8, 2),
366 MUX(0, "mout_aclk200_fsys2", mout_group1_p, SRC_TOP0, 12, 2),
367 MUX(0, "mout_aclk200_fsys", mout_group1_p, SRC_TOP0, 28, 2),
Chander Kashyap16090272013-06-19 00:29:34 +0900368
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530369 MUX(0, "mout_aclk333_432_gscl", mout_group4_p, SRC_TOP1, 0, 2),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530370 MUX(0, "mout_aclk333_432_isp", mout_group4_p,
371 SRC_TOP1, 4, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530372 MUX(0, "mout_aclk66", mout_group1_p, SRC_TOP1, 8, 2),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530373 MUX(0, "mout_aclk333_432_isp0", mout_group4_p, SRC_TOP1, 12, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530374 MUX(0, "mout_aclk266", mout_group1_p, SRC_TOP1, 20, 2),
375 MUX(0, "mout_aclk166", mout_group1_p, SRC_TOP1, 24, 2),
376 MUX(0, "mout_aclk333", mout_group1_p, SRC_TOP1, 28, 2),
Chander Kashyap16090272013-06-19 00:29:34 +0900377
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530378 MUX(0, "mout_aclk400_disp1", mout_group1_p, SRC_TOP2, 4, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530379 MUX(0, "mout_aclk333_g2d", mout_group1_p, SRC_TOP2, 8, 2),
380 MUX(0, "mout_aclk266_g2d", mout_group1_p, SRC_TOP2, 12, 2),
381 MUX(0, "mout_aclk_g3d", mout_group5_p, SRC_TOP2, 16, 1),
382 MUX(0, "mout_aclk300_jpeg", mout_group1_p, SRC_TOP2, 20, 2),
383 MUX(0, "mout_aclk300_disp1", mout_group1_p, SRC_TOP2, 24, 2),
384 MUX(0, "mout_aclk300_gscl", mout_group1_p, SRC_TOP2, 28, 2),
Chander Kashyap16090272013-06-19 00:29:34 +0900385
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530386 MUX(0, "mout_user_aclk400_isp", mout_user_aclk400_isp_p,
387 SRC_TOP3, 0, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530388 MUX(0, "mout_user_aclk400_mscl", mout_user_aclk400_mscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900389 SRC_TOP3, 4, 1),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530390 MUX(0, "mout_user_aclk200_disp1", mout_user_aclk200_disp1_p,
391 SRC_TOP3, 8, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530392 MUX(0, "mout_user_aclk200_fsys2", mout_user_aclk200_fsys2_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900393 SRC_TOP3, 12, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530394 MUX(0, "mout_user_aclk200_fsys", mout_user_aclk200_fsys_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900395 SRC_TOP3, 28, 1),
396
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530397 MUX(0, "mout_user_aclk333_432_gscl", mout_user_aclk333_432_gscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900398 SRC_TOP4, 0, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530399 MUX(0, "mout_user_aclk333_432_isp", mout_user_aclk333_432_isp_p,
400 SRC_TOP4, 4, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530401 MUX(0, "mout_aclk66_peric", mout_aclk66_peric_p, SRC_TOP4, 8, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530402 MUX(0, "mout_user_aclk333_432_isp0", mout_user_aclk333_432_isp0_p,
403 SRC_TOP4, 12, 1),
404 MUX(0, "mout_user_aclk266_isp", mout_user_aclk266_isp_p,
405 SRC_TOP4, 16, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530406 MUX(0, "mout_user_aclk266", mout_user_aclk266_p, SRC_TOP4, 20, 1),
407 MUX(0, "mout_user_aclk166", mout_user_aclk166_p, SRC_TOP4, 24, 1),
408 MUX(0, "mout_user_aclk333", mout_user_aclk333_p, SRC_TOP4, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900409
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530410 MUX(0, "mout_user_aclk400_disp1", mout_user_aclk400_disp1_p,
411 SRC_TOP5, 0, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530412 MUX(0, "mout_aclk66_psgen", mout_aclk66_peric_p, SRC_TOP5, 4, 1),
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530413 MUX(0, "mout_user_aclk333_g2d", mout_user_aclk333_g2d_p,
414 SRC_TOP5, 8, 1),
415 MUX(0, "mout_user_aclk266_g2d", mout_user_aclk266_g2d_p,
416 SRC_TOP5, 12, 1),
417 MUX(CLK_MOUT_G3D, "mout_user_aclk_g3d", mout_user_aclk_g3d_p,
418 SRC_TOP5, 16, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530419 MUX(0, "mout_user_aclk300_jpeg", mout_user_aclk300_jpeg_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900420 SRC_TOP5, 20, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530421 MUX(0, "mout_user_aclk300_disp1", mout_user_aclk300_disp1_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900422 SRC_TOP5, 24, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530423 MUX(0, "mout_user_aclk300_gscl", mout_user_aclk300_gscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900424 SRC_TOP5, 28, 1),
425
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530426 MUX(0, "mout_sclk_mpll", mout_mpll_p, SRC_TOP6, 0, 1),
427 MUX(CLK_MOUT_VPLL, "mout_sclk_vpll", mout_vpll_p, SRC_TOP6, 4, 1),
428 MUX(0, "mout_sclk_spll", mout_spll_p, SRC_TOP6, 8, 1),
429 MUX(0, "mout_sclk_ipll", mout_ipll_p, SRC_TOP6, 12, 1),
430 MUX(0, "mout_sclk_rpll", mout_rpll_p, SRC_TOP6, 16, 1),
431 MUX(0, "mout_sclk_epll", mout_epll_p, SRC_TOP6, 20, 1),
432 MUX(0, "mout_sclk_dpll", mout_dpll_p, SRC_TOP6, 24, 1),
433 MUX(0, "mout_sclk_cpll", mout_cpll_p, SRC_TOP6, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900434
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530435 MUX(0, "mout_sw_aclk400_isp", mout_sw_aclk400_isp_p,
436 SRC_TOP10, 0, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530437 MUX(0, "mout_sw_aclk400_mscl", mout_sw_aclk400_mscl_p,
438 SRC_TOP10, 4, 1),
439 MUX(0, "mout_sw_aclk200", mout_sw_aclk200_p, SRC_TOP10, 8, 1),
440 MUX(0, "mout_sw_aclk200_fsys2", mout_sw_aclk200_fsys2_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900441 SRC_TOP10, 12, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530442 MUX(0, "mout_sw_aclk200_fsys", mout_sw_aclk200_fsys_p,
443 SRC_TOP10, 28, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530444
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530445 MUX(0, "mout_sw_aclk333_432_gscl", mout_sw_aclk333_432_gscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900446 SRC_TOP11, 0, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530447 MUX(0, "mout_sw_aclk333_432_isp", mout_sw_aclk333_432_isp_p,
448 SRC_TOP11, 4, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530449 MUX(0, "mout_sw_aclk66", mout_sw_aclk66_p, SRC_TOP11, 8, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530450 MUX(0, "mout_sw_aclk333_432_isp0", mout_sw_aclk333_432_isp0_p,
451 SRC_TOP11, 12, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530452 MUX(0, "mout_sw_aclk266", mout_sw_aclk266_p, SRC_TOP11, 20, 1),
453 MUX(0, "mout_sw_aclk166", mout_sw_aclk166_p, SRC_TOP11, 24, 1),
454 MUX(0, "mout_sw_aclk333", mout_sw_aclk333_p, SRC_TOP11, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900455
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530456 MUX(0, "mout_sw_aclk400_disp1", mout_sw_aclk400_disp1_p,
457 SRC_TOP12, 4, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530458 MUX(0, "mout_sw_aclk333_g2d", mout_sw_aclk333_g2d_p,
459 SRC_TOP12, 8, 1),
460 MUX(0, "mout_sw_aclk266_g2d", mout_sw_aclk266_g2d_p,
461 SRC_TOP12, 12, 1),
462 MUX(0, "mout_sw_aclk_g3d", mout_sw_aclk_g3d_p, SRC_TOP12, 16, 1),
463 MUX(0, "mout_sw_aclk300_jpeg", mout_sw_aclk300_jpeg_p,
464 SRC_TOP12, 20, 1),
465 MUX(0, "mout_sw_aclk300_disp1", mout_sw_aclk300_disp1_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900466 SRC_TOP12, 24, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530467 MUX(0, "mout_sw_aclk300_gscl", mout_sw_aclk300_gscl_p,
468 SRC_TOP12, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900469
470 /* DISP1 Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530471 MUX(0, "mout_fimd1", mout_group3_p, SRC_DISP10, 4, 1),
472 MUX(0, "mout_mipi1", mout_group2_p, SRC_DISP10, 16, 3),
473 MUX(0, "mout_dp1", mout_group2_p, SRC_DISP10, 20, 3),
474 MUX(0, "mout_pixel", mout_group2_p, SRC_DISP10, 24, 3),
475 MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP10, 28, 1),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530476 MUX(0, "mout_fimd1_opt", mout_group2_p, SRC_DISP10, 8, 3),
477 MUX(0, "mout_fimd1_final", mout_fimd1_final_p, TOP_SPARE2, 8, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900478
479 /* MAU Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530480 MUX(0, "mout_maudio0", mout_maudio0_p, SRC_MAU, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900481
482 /* FSYS Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530483 MUX(0, "mout_usbd301", mout_group2_p, SRC_FSYS, 4, 3),
484 MUX(0, "mout_mmc0", mout_group2_p, SRC_FSYS, 8, 3),
485 MUX(0, "mout_mmc1", mout_group2_p, SRC_FSYS, 12, 3),
486 MUX(0, "mout_mmc2", mout_group2_p, SRC_FSYS, 16, 3),
487 MUX(0, "mout_usbd300", mout_group2_p, SRC_FSYS, 20, 3),
488 MUX(0, "mout_unipro", mout_group2_p, SRC_FSYS, 24, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900489
490 /* PERIC Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530491 MUX(0, "mout_uart0", mout_group2_p, SRC_PERIC0, 4, 3),
492 MUX(0, "mout_uart1", mout_group2_p, SRC_PERIC0, 8, 3),
493 MUX(0, "mout_uart2", mout_group2_p, SRC_PERIC0, 12, 3),
494 MUX(0, "mout_uart3", mout_group2_p, SRC_PERIC0, 16, 3),
495 MUX(0, "mout_pwm", mout_group2_p, SRC_PERIC0, 24, 3),
496 MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC0, 28, 3),
497 MUX(0, "mout_audio0", mout_audio0_p, SRC_PERIC1, 8, 3),
498 MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 12, 3),
499 MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 16, 3),
500 MUX(0, "mout_spi0", mout_group2_p, SRC_PERIC1, 20, 3),
501 MUX(0, "mout_spi1", mout_group2_p, SRC_PERIC1, 24, 3),
502 MUX(0, "mout_spi2", mout_group2_p, SRC_PERIC1, 28, 3),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530503
504 /* ISP Block */
505 MUX(0, "mout_pwm_isp", mout_group2_p, SRC_ISP, 24, 3),
506 MUX(0, "mout_uart_isp", mout_group2_p, SRC_ISP, 20, 3),
507 MUX(0, "mout_spi0_isp", mout_group2_p, SRC_ISP, 12, 3),
508 MUX(0, "mout_spi1_isp", mout_group2_p, SRC_ISP, 16, 3),
509 MUX(0, "mout_isp_sensor", mout_group2_p, SRC_ISP, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900510};
511
Sachin Kamatc7306222013-07-18 15:31:20 +0530512static struct samsung_div_clock exynos5420_div_clks[] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100513 DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
514 DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
515 DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530516 DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100517 DIV(0, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900518
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530519 DIV(0, "dout_aclk400_isp", "mout_aclk400_isp", DIV_TOP0, 0, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100520 DIV(0, "dout_aclk400_mscl", "mout_aclk400_mscl", DIV_TOP0, 4, 3),
521 DIV(0, "dout_aclk200", "mout_aclk200", DIV_TOP0, 8, 3),
522 DIV(0, "dout_aclk200_fsys2", "mout_aclk200_fsys2", DIV_TOP0, 12, 3),
523 DIV(0, "dout_pclk200_fsys", "mout_pclk200_fsys", DIV_TOP0, 24, 3),
524 DIV(0, "dout_aclk200_fsys", "mout_aclk200_fsys", DIV_TOP0, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900525
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100526 DIV(0, "dout_aclk333_432_gscl", "mout_aclk333_432_gscl",
Chander Kashyap16090272013-06-19 00:29:34 +0900527 DIV_TOP1, 0, 3),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530528 DIV(0, "dout_aclk333_432_isp", "mout_aclk333_432_isp",
529 DIV_TOP1, 4, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100530 DIV(0, "dout_aclk66", "mout_aclk66", DIV_TOP1, 8, 6),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530531 DIV(0, "dout_aclk333_432_isp0", "mout_aclk333_432_isp0",
532 DIV_TOP1, 16, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100533 DIV(0, "dout_aclk266", "mout_aclk266", DIV_TOP1, 20, 3),
534 DIV(0, "dout_aclk166", "mout_aclk166", DIV_TOP1, 24, 3),
535 DIV(0, "dout_aclk333", "mout_aclk333", DIV_TOP1, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900536
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100537 DIV(0, "dout_aclk333_g2d", "mout_aclk333_g2d", DIV_TOP2, 8, 3),
538 DIV(0, "dout_aclk266_g2d", "mout_aclk266_g2d", DIV_TOP2, 12, 3),
539 DIV(0, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2, 16, 3),
540 DIV(0, "dout_aclk300_jpeg", "mout_aclk300_jpeg", DIV_TOP2, 20, 3),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530541 DIV(0, "dout_aclk300_disp1", "mout_aclk300_disp1", DIV_TOP2, 24, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100542 DIV(0, "dout_aclk300_gscl", "mout_aclk300_gscl", DIV_TOP2, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900543
544 /* DISP1 Block */
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530545 DIV(0, "dout_fimd1", "mout_fimd1_final", DIV_DISP10, 0, 4),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100546 DIV(0, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8),
547 DIV(0, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4),
548 DIV(CLK_DOUT_PIXEL, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530549 DIV(0, "dout_disp1_blk", "aclk200_disp1", DIV2_RATIO0, 16, 2),
550 DIV(0, "dout_aclk400_disp1", "mout_aclk400_disp1", DIV_TOP2, 4, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900551
552 /* Audio Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100553 DIV(0, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4),
554 DIV(0, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900555
556 /* USB3.0 */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100557 DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4),
558 DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4),
559 DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4),
560 DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900561
562 /* MMC */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100563 DIV(0, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10),
564 DIV(0, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10),
565 DIV(0, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10),
Chander Kashyap16090272013-06-19 00:29:34 +0900566
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100567 DIV(0, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900568
569 /* UART and PWM */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100570 DIV(0, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4),
571 DIV(0, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4),
572 DIV(0, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4),
573 DIV(0, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4),
574 DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900575
576 /* SPI */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100577 DIV(0, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4),
578 DIV(0, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4),
579 DIV(0, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900580
581 /* PCM */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100582 DIV(0, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8),
583 DIV(0, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900584
585 /* Audio - I2S */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100586 DIV(0, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6),
587 DIV(0, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6),
588 DIV(0, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4),
589 DIV(0, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4),
590 DIV(0, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900591
592 /* SPI Pre-Ratio */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100593 DIV(0, "dout_pre_spi0", "dout_spi0", DIV_PERIC4, 8, 8),
594 DIV(0, "dout_pre_spi1", "dout_spi1", DIV_PERIC4, 16, 8),
595 DIV(0, "dout_pre_spi2", "dout_spi2", DIV_PERIC4, 24, 8),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530596
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530597 /* GSCL Block */
598 DIV(0, "dout_gscl_blk_300", "mout_user_aclk300_gscl",
599 DIV2_RATIO0, 4, 2),
600 DIV(0, "dout_gscl_blk_333", "aclk333_432_gscl", DIV2_RATIO0, 6, 2),
601
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530602 /* MSCL Block */
603 DIV(0, "dout_mscl_blk", "aclk400_mscl", DIV2_RATIO0, 28, 2),
604
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530605 /* ISP Block */
606 DIV(0, "dout_isp_sensor0", "mout_isp_sensor", SCLK_DIV_ISP0, 8, 8),
607 DIV(0, "dout_isp_sensor1", "mout_isp_sensor", SCLK_DIV_ISP0, 16, 8),
608 DIV(0, "dout_isp_sensor2", "mout_isp_sensor", SCLK_DIV_ISP0, 24, 8),
609 DIV(0, "dout_pwm_isp", "mout_pwm_isp", SCLK_DIV_ISP1, 28, 4),
610 DIV(0, "dout_uart_isp", "mout_uart_isp", SCLK_DIV_ISP1, 24, 4),
611 DIV(0, "dout_spi0_isp", "mout_spi0_isp", SCLK_DIV_ISP1, 16, 4),
612 DIV(0, "dout_spi1_isp", "mout_spi1_isp", SCLK_DIV_ISP1, 20, 4),
613 DIV_F(0, "dout_spi0_isp_pre", "dout_spi0_isp", SCLK_DIV_ISP1, 0, 8,
614 CLK_SET_RATE_PARENT, 0),
615 DIV_F(0, "dout_spi1_isp_pre", "dout_spi1_isp", SCLK_DIV_ISP1, 8, 8,
616 CLK_SET_RATE_PARENT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900617};
618
Sachin Kamatc7306222013-07-18 15:31:20 +0530619static struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530620 /* G2D */
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530621 GATE(CLK_MDMA0, "mdma0", "aclk266_g2d", GATE_IP_G2D, 1, 0, 0),
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530622 GATE(CLK_SSS, "sss", "aclk266_g2d", GATE_IP_G2D, 2, 0, 0),
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530623 GATE(CLK_G2D, "g2d", "aclk333_g2d", GATE_IP_G2D, 3, 0, 0),
624 GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "aclk266_g2d", GATE_IP_G2D, 5, 0, 0),
625 GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk333_g2d", GATE_IP_G2D, 7, 0, 0),
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530626
Chander Kashyap16090272013-06-19 00:29:34 +0900627 /* TODO: Re-verify the CG bits for all the gate clocks */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100628 GATE_A(CLK_MCT, "pclk_st", "aclk66_psgen", GATE_BUS_PERIS1, 2, 0, 0,
629 "mct"),
Chander Kashyap16090272013-06-19 00:29:34 +0900630
631 GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys",
632 GATE_BUS_FSYS0, 9, CLK_IGNORE_UNUSED, 0),
633 GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2",
634 GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
635
636 GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d",
637 GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0),
638 GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d",
639 GATE_BUS_TOP, 1, CLK_IGNORE_UNUSED, 0),
640 GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg",
641 GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530642 GATE(0, "aclk333_432_isp0", "mout_user_aclk333_432_isp0",
643 GATE_BUS_TOP, 5, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900644 GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl",
645 GATE_BUS_TOP, 6, CLK_IGNORE_UNUSED, 0),
646 GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl",
647 GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530648 GATE(0, "aclk333_432_isp", "mout_user_aclk333_432_isp",
649 GATE_BUS_TOP, 8, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900650 GATE(0, "pclk66_gpio", "mout_sw_aclk66",
651 GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0),
652 GATE(0, "aclk66_psgen", "mout_aclk66_psgen",
653 GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0),
654 GATE(0, "aclk66_peric", "mout_aclk66_peric",
655 GATE_BUS_TOP, 11, 0, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530656 GATE(0, "aclk266_isp", "mout_user_aclk266_isp",
657 GATE_BUS_TOP, 13, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900658 GATE(0, "aclk166", "mout_user_aclk166",
659 GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0),
660 GATE(0, "aclk333", "mout_aclk333",
661 GATE_BUS_TOP, 15, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530662 GATE(0, "aclk400_isp", "mout_user_aclk400_isp",
663 GATE_BUS_TOP, 16, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530664 GATE(0, "aclk400_mscl", "mout_user_aclk400_mscl",
665 GATE_BUS_TOP, 17, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530666 GATE(0, "aclk200_disp1", "mout_user_aclk200_disp1",
667 GATE_BUS_TOP, 18, 0, 0),
668
669 GATE(0, "aclk300_disp1", "mout_user_aclk300_disp1",
670 SRC_MASK_TOP2, 24, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900671
672 /* sclk */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100673 GATE(CLK_SCLK_UART0, "sclk_uart0", "dout_uart0",
Chander Kashyap16090272013-06-19 00:29:34 +0900674 GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100675 GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1",
Chander Kashyap16090272013-06-19 00:29:34 +0900676 GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100677 GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2",
Chander Kashyap16090272013-06-19 00:29:34 +0900678 GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100679 GATE(CLK_SCLK_UART3, "sclk_uart3", "dout_uart3",
Chander Kashyap16090272013-06-19 00:29:34 +0900680 GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100681 GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_pre_spi0",
Chander Kashyap16090272013-06-19 00:29:34 +0900682 GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100683 GATE(CLK_SCLK_SPI1, "sclk_spi1", "dout_pre_spi1",
Chander Kashyap16090272013-06-19 00:29:34 +0900684 GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100685 GATE(CLK_SCLK_SPI2, "sclk_spi2", "dout_pre_spi2",
Chander Kashyap16090272013-06-19 00:29:34 +0900686 GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100687 GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif",
Chander Kashyap16090272013-06-19 00:29:34 +0900688 GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100689 GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm",
Chander Kashyap16090272013-06-19 00:29:34 +0900690 GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100691 GATE(CLK_SCLK_PCM1, "sclk_pcm1", "dout_pcm1",
Chander Kashyap16090272013-06-19 00:29:34 +0900692 GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100693 GATE(CLK_SCLK_PCM2, "sclk_pcm2", "dout_pcm2",
Chander Kashyap16090272013-06-19 00:29:34 +0900694 GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100695 GATE(CLK_SCLK_I2S1, "sclk_i2s1", "dout_i2s1",
Chander Kashyap16090272013-06-19 00:29:34 +0900696 GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100697 GATE(CLK_SCLK_I2S2, "sclk_i2s2", "dout_i2s2",
Chander Kashyap16090272013-06-19 00:29:34 +0900698 GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0),
699
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100700 GATE(CLK_SCLK_MMC0, "sclk_mmc0", "dout_mmc0",
Chander Kashyap16090272013-06-19 00:29:34 +0900701 GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100702 GATE(CLK_SCLK_MMC1, "sclk_mmc1", "dout_mmc1",
Chander Kashyap16090272013-06-19 00:29:34 +0900703 GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100704 GATE(CLK_SCLK_MMC2, "sclk_mmc2", "dout_mmc2",
Chander Kashyap16090272013-06-19 00:29:34 +0900705 GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100706 GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301",
Chander Kashyap16090272013-06-19 00:29:34 +0900707 GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100708 GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300",
Chander Kashyap16090272013-06-19 00:29:34 +0900709 GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100710 GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300",
Chander Kashyap16090272013-06-19 00:29:34 +0900711 GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100712 GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301",
Chander Kashyap16090272013-06-19 00:29:34 +0900713 GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0),
714
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100715 GATE(CLK_SCLK_USBD301, "sclk_unipro", "dout_unipro",
Chander Kashyap16090272013-06-19 00:29:34 +0900716 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
717
Chander Kashyap16090272013-06-19 00:29:34 +0900718 /* Display */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100719 GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "dout_fimd1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530720 GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100721 GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "dout_mipi1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530722 GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100723 GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530724 GATE_TOP_SCLK_DISP1, 9, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100725 GATE(CLK_SCLK_PIXEL, "sclk_pixel", "dout_hdmi_pixel",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530726 GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100727 GATE(CLK_SCLK_DP1, "sclk_dp1", "dout_dp1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530728 GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900729
730 /* Maudio Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100731 GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0",
Chander Kashyap16090272013-06-19 00:29:34 +0900732 GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100733 GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0",
Chander Kashyap16090272013-06-19 00:29:34 +0900734 GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
735 /* FSYS */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100736 GATE(CLK_TSI, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0),
737 GATE(CLK_PDMA0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0),
738 GATE(CLK_PDMA1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0),
739 GATE(CLK_UFS, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0),
740 GATE(CLK_RTIC, "rtic", "aclk200_fsys", GATE_BUS_FSYS0, 5, 0, 0),
741 GATE(CLK_MMC0, "mmc0", "aclk200_fsys2", GATE_BUS_FSYS0, 12, 0, 0),
742 GATE(CLK_MMC1, "mmc1", "aclk200_fsys2", GATE_BUS_FSYS0, 13, 0, 0),
743 GATE(CLK_MMC2, "mmc2", "aclk200_fsys2", GATE_BUS_FSYS0, 14, 0, 0),
744 GATE(CLK_SROMC, "sromc", "aclk200_fsys2",
Chander Kashyap16090272013-06-19 00:29:34 +0900745 GATE_BUS_FSYS0, 19, CLK_IGNORE_UNUSED, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100746 GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_BUS_FSYS0, 20, 0, 0),
747 GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_BUS_FSYS0, 21, 0, 0),
748 GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_BUS_FSYS0, 28, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900749
750 /* UART */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100751 GATE(CLK_UART0, "uart0", "aclk66_peric", GATE_BUS_PERIC, 4, 0, 0),
752 GATE(CLK_UART1, "uart1", "aclk66_peric", GATE_BUS_PERIC, 5, 0, 0),
753 GATE_A(CLK_UART2, "uart2", "aclk66_peric",
Chander Kashyap16090272013-06-19 00:29:34 +0900754 GATE_BUS_PERIC, 6, CLK_IGNORE_UNUSED, 0, "uart2"),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100755 GATE(CLK_UART3, "uart3", "aclk66_peric", GATE_BUS_PERIC, 7, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900756 /* I2C */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100757 GATE(CLK_I2C0, "i2c0", "aclk66_peric", GATE_BUS_PERIC, 9, 0, 0),
758 GATE(CLK_I2C1, "i2c1", "aclk66_peric", GATE_BUS_PERIC, 10, 0, 0),
759 GATE(CLK_I2C2, "i2c2", "aclk66_peric", GATE_BUS_PERIC, 11, 0, 0),
760 GATE(CLK_I2C3, "i2c3", "aclk66_peric", GATE_BUS_PERIC, 12, 0, 0),
761 GATE(CLK_I2C4, "i2c4", "aclk66_peric", GATE_BUS_PERIC, 13, 0, 0),
762 GATE(CLK_I2C5, "i2c5", "aclk66_peric", GATE_BUS_PERIC, 14, 0, 0),
763 GATE(CLK_I2C6, "i2c6", "aclk66_peric", GATE_BUS_PERIC, 15, 0, 0),
764 GATE(CLK_I2C7, "i2c7", "aclk66_peric", GATE_BUS_PERIC, 16, 0, 0),
765 GATE(CLK_I2C_HDMI, "i2c_hdmi", "aclk66_peric", GATE_BUS_PERIC, 17, 0,
766 0),
767 GATE(CLK_TSADC, "tsadc", "aclk66_peric", GATE_BUS_PERIC, 18, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900768 /* SPI */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100769 GATE(CLK_SPI0, "spi0", "aclk66_peric", GATE_BUS_PERIC, 19, 0, 0),
770 GATE(CLK_SPI1, "spi1", "aclk66_peric", GATE_BUS_PERIC, 20, 0, 0),
771 GATE(CLK_SPI2, "spi2", "aclk66_peric", GATE_BUS_PERIC, 21, 0, 0),
772 GATE(CLK_KEYIF, "keyif", "aclk66_peric", GATE_BUS_PERIC, 22, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900773 /* I2S */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100774 GATE(CLK_I2S1, "i2s1", "aclk66_peric", GATE_BUS_PERIC, 23, 0, 0),
775 GATE(CLK_I2S2, "i2s2", "aclk66_peric", GATE_BUS_PERIC, 24, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900776 /* PCM */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100777 GATE(CLK_PCM1, "pcm1", "aclk66_peric", GATE_BUS_PERIC, 25, 0, 0),
778 GATE(CLK_PCM2, "pcm2", "aclk66_peric", GATE_BUS_PERIC, 26, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900779 /* PWM */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100780 GATE(CLK_PWM, "pwm", "aclk66_peric", GATE_BUS_PERIC, 27, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900781 /* SPDIF */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100782 GATE(CLK_SPDIF, "spdif", "aclk66_peric", GATE_BUS_PERIC, 29, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900783
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100784 GATE(CLK_I2C8, "i2c8", "aclk66_peric", GATE_BUS_PERIC1, 0, 0, 0),
785 GATE(CLK_I2C9, "i2c9", "aclk66_peric", GATE_BUS_PERIC1, 1, 0, 0),
786 GATE(CLK_I2C10, "i2c10", "aclk66_peric", GATE_BUS_PERIC1, 2, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900787
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100788 GATE(CLK_CHIPID, "chipid", "aclk66_psgen",
Chander Kashyap16090272013-06-19 00:29:34 +0900789 GATE_BUS_PERIS0, 12, CLK_IGNORE_UNUSED, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100790 GATE(CLK_SYSREG, "sysreg", "aclk66_psgen",
Chander Kashyap16090272013-06-19 00:29:34 +0900791 GATE_BUS_PERIS0, 13, CLK_IGNORE_UNUSED, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100792 GATE(CLK_TZPC0, "tzpc0", "aclk66_psgen", GATE_BUS_PERIS0, 18, 0, 0),
793 GATE(CLK_TZPC1, "tzpc1", "aclk66_psgen", GATE_BUS_PERIS0, 19, 0, 0),
794 GATE(CLK_TZPC2, "tzpc2", "aclk66_psgen", GATE_BUS_PERIS0, 20, 0, 0),
795 GATE(CLK_TZPC3, "tzpc3", "aclk66_psgen", GATE_BUS_PERIS0, 21, 0, 0),
796 GATE(CLK_TZPC4, "tzpc4", "aclk66_psgen", GATE_BUS_PERIS0, 22, 0, 0),
797 GATE(CLK_TZPC5, "tzpc5", "aclk66_psgen", GATE_BUS_PERIS0, 23, 0, 0),
798 GATE(CLK_TZPC6, "tzpc6", "aclk66_psgen", GATE_BUS_PERIS0, 24, 0, 0),
799 GATE(CLK_TZPC7, "tzpc7", "aclk66_psgen", GATE_BUS_PERIS0, 25, 0, 0),
800 GATE(CLK_TZPC8, "tzpc8", "aclk66_psgen", GATE_BUS_PERIS0, 26, 0, 0),
801 GATE(CLK_TZPC9, "tzpc9", "aclk66_psgen", GATE_BUS_PERIS0, 27, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900802
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100803 GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk66_psgen", GATE_BUS_PERIS1, 0, 0,
804 0),
805 GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
806 GATE(CLK_WDT, "wdt", "aclk66_psgen", GATE_BUS_PERIS1, 3, 0, 0),
807 GATE(CLK_RTC, "rtc", "aclk66_psgen", GATE_BUS_PERIS1, 4, 0, 0),
808 GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_BUS_PERIS1, 5, 0, 0),
809 GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_BUS_PERIS1, 6, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900810
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530811 /* GSCL Block */
812 GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "mout_user_aclk333_432_gscl",
813 GATE_TOP_SCLK_GSCL, 6, 0, 0),
814 GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "mout_user_aclk333_432_gscl",
815 GATE_TOP_SCLK_GSCL, 7, 0, 0),
816
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100817 GATE(CLK_GSCL0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0),
818 GATE(CLK_GSCL1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530819 GATE(CLK_FIMC_3AA, "fimc_3aa", "aclk333_432_gscl",
820 GATE_IP_GSCL0, 4, 0, 0),
821 GATE(CLK_FIMC_LITE0, "fimc_lite0", "aclk333_432_gscl",
822 GATE_IP_GSCL0, 5, 0, 0),
823 GATE(CLK_FIMC_LITE1, "fimc_lite1", "aclk333_432_gscl",
824 GATE_IP_GSCL0, 6, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900825
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530826 GATE(CLK_SMMU_3AA, "smmu_3aa", "dout_gscl_blk_333",
827 GATE_IP_GSCL1, 2, 0, 0),
828 GATE(CLK_SMMU_FIMCL0, "smmu_fimcl0", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +0900829 GATE_IP_GSCL1, 3, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530830 GATE(CLK_SMMU_FIMCL1, "smmu_fimcl1", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +0900831 GATE_IP_GSCL1, 4, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530832 GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "dout_gscl_blk_300",
833 GATE_IP_GSCL1, 6, 0, 0),
834 GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "dout_gscl_blk_300",
835 GATE_IP_GSCL1, 7, 0, 0),
836 GATE(CLK_GSCL_WA, "gscl_wa", "sclk_gscl_wa", GATE_IP_GSCL1, 12, 0, 0),
837 GATE(CLK_GSCL_WB, "gscl_wb", "sclk_gscl_wb", GATE_IP_GSCL1, 13, 0, 0),
838 GATE(CLK_SMMU_FIMCL3, "smmu_fimcl3,", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +0900839 GATE_IP_GSCL1, 16, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100840 GATE(CLK_FIMC_LITE3, "fimc_lite3", "aclk333_432_gscl",
Chander Kashyap16090272013-06-19 00:29:34 +0900841 GATE_IP_GSCL1, 17, 0, 0),
842
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530843 /* MSCL Block */
844 GATE(CLK_MSCL0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0),
845 GATE(CLK_MSCL1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0),
846 GATE(CLK_MSCL2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530847 GATE(CLK_SMMU_MSCL0, "smmu_mscl0", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530848 GATE_IP_MSCL, 8, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530849 GATE(CLK_SMMU_MSCL1, "smmu_mscl1", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530850 GATE_IP_MSCL, 9, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530851 GATE(CLK_SMMU_MSCL2, "smmu_mscl2", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530852 GATE_IP_MSCL, 10, 0, 0),
853
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100854 GATE(CLK_FIMD1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0),
855 GATE(CLK_DSIM1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0),
856 GATE(CLK_DP1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530857 GATE(CLK_MIXER, "mixer", "aclk200_disp1", GATE_IP_DISP1, 5, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100858 GATE(CLK_HDMI, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530859 GATE(CLK_SMMU_FIMD1M0, "smmu_fimd1m0", "dout_disp1_blk",
860 GATE_IP_DISP1, 7, 0, 0),
861 GATE(CLK_SMMU_FIMD1M1, "smmu_fimd1m1", "dout_disp1_blk",
862 GATE_IP_DISP1, 8, 0, 0),
863 GATE(CLK_SMMU_MIXER, "smmu_mixer", "aclk200_disp1",
864 GATE_IP_DISP1, 9, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900865
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530866 /* ISP */
867 GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "dout_uart_isp",
868 GATE_TOP_SCLK_ISP, 0, CLK_SET_RATE_PARENT, 0),
869 GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "dout_spi0_isp_pre",
870 GATE_TOP_SCLK_ISP, 1, CLK_SET_RATE_PARENT, 0),
871 GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "dout_spi1_isp_pre",
872 GATE_TOP_SCLK_ISP, 2, CLK_SET_RATE_PARENT, 0),
873 GATE(CLK_SCLK_PWM_ISP, "sclk_pwm_isp", "dout_pwm_isp",
874 GATE_TOP_SCLK_ISP, 3, CLK_SET_RATE_PARENT, 0),
875 GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "dout_isp_sensor0",
876 GATE_TOP_SCLK_ISP, 4, CLK_SET_RATE_PARENT, 0),
877 GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "dout_isp_sensor1",
878 GATE_TOP_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
879 GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "dout_isp_sensor2",
880 GATE_TOP_SCLK_ISP, 12, CLK_SET_RATE_PARENT, 0),
881
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100882 GATE(CLK_MFC, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0),
883 GATE(CLK_SMMU_MFCL, "smmu_mfcl", "aclk333", GATE_IP_MFC, 1, 0, 0),
884 GATE(CLK_SMMU_MFCR, "smmu_mfcr", "aclk333", GATE_IP_MFC, 2, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900885
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530886 GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900887
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100888 GATE(CLK_ROTATOR, "rotator", "aclk266", GATE_IP_GEN, 1, 0, 0),
889 GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0),
890 GATE(CLK_JPEG2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0),
891 GATE(CLK_MDMA1, "mdma1", "aclk266", GATE_IP_GEN, 4, 0, 0),
892 GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "aclk266", GATE_IP_GEN, 6, 0, 0),
893 GATE(CLK_SMMU_JPEG, "smmu_jpeg", "aclk300_jpeg", GATE_IP_GEN, 7, 0, 0),
894 GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "aclk266", GATE_IP_GEN, 9, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900895};
896
Sachin Kamat202e5ae92013-08-07 10:18:39 +0530897static struct samsung_pll_clock exynos5420_plls[nr_plls] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100898 [apll] = PLL(pll_2550, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530899 APLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100900 [cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
Chander Kashyapcdf64ee2013-09-26 14:36:35 +0530901 CPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100902 [dpll] = PLL(pll_2550, CLK_FOUT_DPLL, "fout_dpll", "fin_pll", DPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530903 DPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100904 [epll] = PLL(pll_2650, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530905 EPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100906 [rpll] = PLL(pll_2650, CLK_FOUT_RPLL, "fout_rpll", "fin_pll", RPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530907 RPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100908 [ipll] = PLL(pll_2550, CLK_FOUT_IPLL, "fout_ipll", "fin_pll", IPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530909 IPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100910 [spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530911 SPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100912 [vpll] = PLL(pll_2550, CLK_FOUT_VPLL, "fout_vpll", "fin_pll", VPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530913 VPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100914 [mpll] = PLL(pll_2550, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530915 MPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100916 [bpll] = PLL(pll_2550, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530917 BPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100918 [kpll] = PLL(pll_2550, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530919 KPLL_CON0, NULL),
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530920};
921
Sachin Kamat202e5ae92013-08-07 10:18:39 +0530922static struct of_device_id ext_clk_match[] __initdata = {
Chander Kashyap16090272013-06-19 00:29:34 +0900923 { .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, },
924 { },
925};
926
927/* register exynos5420 clocks */
Sachin Kamatc7306222013-07-18 15:31:20 +0530928static void __init exynos5420_clk_init(struct device_node *np)
Chander Kashyap16090272013-06-19 00:29:34 +0900929{
Rahul Sharma976face2014-03-12 20:26:44 +0530930 struct samsung_clk_provider *ctx;
931
Chander Kashyap16090272013-06-19 00:29:34 +0900932 if (np) {
933 reg_base = of_iomap(np, 0);
934 if (!reg_base)
935 panic("%s: failed to map registers\n", __func__);
936 } else {
937 panic("%s: unable to determine soc\n", __func__);
938 }
939
Rahul Sharma976face2014-03-12 20:26:44 +0530940 ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
941 if (!ctx)
942 panic("%s: unable to allocate context.\n", __func__);
943
944 samsung_clk_of_register_fixed_ext(ctx, exynos5420_fixed_rate_ext_clks,
Chander Kashyap16090272013-06-19 00:29:34 +0900945 ARRAY_SIZE(exynos5420_fixed_rate_ext_clks),
946 ext_clk_match);
Rahul Sharma976face2014-03-12 20:26:44 +0530947 samsung_clk_register_pll(ctx, exynos5420_plls,
948 ARRAY_SIZE(exynos5420_plls),
949 reg_base);
950 samsung_clk_register_fixed_rate(ctx, exynos5420_fixed_rate_clks,
Chander Kashyap16090272013-06-19 00:29:34 +0900951 ARRAY_SIZE(exynos5420_fixed_rate_clks));
Rahul Sharma976face2014-03-12 20:26:44 +0530952 samsung_clk_register_fixed_factor(ctx, exynos5420_fixed_factor_clks,
Chander Kashyap16090272013-06-19 00:29:34 +0900953 ARRAY_SIZE(exynos5420_fixed_factor_clks));
Rahul Sharma976face2014-03-12 20:26:44 +0530954 samsung_clk_register_mux(ctx, exynos5420_mux_clks,
Chander Kashyap16090272013-06-19 00:29:34 +0900955 ARRAY_SIZE(exynos5420_mux_clks));
Rahul Sharma976face2014-03-12 20:26:44 +0530956 samsung_clk_register_div(ctx, exynos5420_div_clks,
Chander Kashyap16090272013-06-19 00:29:34 +0900957 ARRAY_SIZE(exynos5420_div_clks));
Rahul Sharma976face2014-03-12 20:26:44 +0530958 samsung_clk_register_gate(ctx, exynos5420_gate_clks,
Chander Kashyap16090272013-06-19 00:29:34 +0900959 ARRAY_SIZE(exynos5420_gate_clks));
Tomasz Figa388c7882014-02-14 08:16:00 +0900960
961 exynos5420_clk_sleep_init();
Chander Kashyap16090272013-06-19 00:29:34 +0900962}
963CLK_OF_DECLARE(exynos5420_clk, "samsung,exynos5420-clock", exynos5420_clk_init);