blob: e509f417ef641a83daf5b34f8e7eaf4ee1736623 [file] [log] [blame]
Magnus Dammd5ed4c22009-04-30 07:02:49 +00001/*
2 * SuperH Timer Support - MTU2
3 *
4 * Copyright (C) 2009 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/io.h>
27#include <linux/clk.h>
28#include <linux/irq.h>
29#include <linux/err.h>
30#include <linux/clockchips.h>
Paul Mundt46a12f72009-05-03 17:57:17 +090031#include <linux/sh_timer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040033#include <linux/module.h>
Rafael J. Wysocki57d13372012-03-13 22:40:14 +010034#include <linux/pm_domain.h>
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +020035#include <linux/pm_runtime.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +000036
Laurent Pinchart42752cc2014-03-04 12:58:30 +010037struct sh_mtu2_priv;
38
39struct sh_mtu2_channel {
40 struct sh_mtu2_priv *mtu;
41 int irq;
42 struct clock_event_device ced;
43};
44
Magnus Dammd5ed4c22009-04-30 07:02:49 +000045struct sh_mtu2_priv {
Laurent Pinchart42752cc2014-03-04 12:58:30 +010046 struct platform_device *pdev;
47
Magnus Dammd5ed4c22009-04-30 07:02:49 +000048 void __iomem *mapbase;
49 struct clk *clk;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010050
51 struct sh_mtu2_channel channel;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000052};
53
Paul Mundt50393a92012-05-25 13:38:54 +090054static DEFINE_RAW_SPINLOCK(sh_mtu2_lock);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000055
56#define TSTR -1 /* shared register */
57#define TCR 0 /* channel register */
58#define TMDR 1 /* channel register */
59#define TIOR 2 /* channel register */
60#define TIER 3 /* channel register */
61#define TSR 4 /* channel register */
62#define TCNT 5 /* channel register */
63#define TGR 6 /* channel register */
64
65static unsigned long mtu2_reg_offs[] = {
66 [TCR] = 0,
67 [TMDR] = 1,
68 [TIOR] = 2,
69 [TIER] = 4,
70 [TSR] = 5,
71 [TCNT] = 6,
72 [TGR] = 8,
73};
74
Laurent Pinchart42752cc2014-03-04 12:58:30 +010075static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr)
Magnus Dammd5ed4c22009-04-30 07:02:49 +000076{
Laurent Pinchart42752cc2014-03-04 12:58:30 +010077 struct sh_timer_config *cfg = ch->mtu->pdev->dev.platform_data;
78 void __iomem *base = ch->mtu->mapbase;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000079 unsigned long offs;
80
81 if (reg_nr == TSTR)
82 return ioread8(base + cfg->channel_offset);
83
84 offs = mtu2_reg_offs[reg_nr];
85
86 if ((reg_nr == TCNT) || (reg_nr == TGR))
87 return ioread16(base + offs);
88 else
89 return ioread8(base + offs);
90}
91
Laurent Pinchart42752cc2014-03-04 12:58:30 +010092static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr,
Magnus Dammd5ed4c22009-04-30 07:02:49 +000093 unsigned long value)
94{
Laurent Pinchart42752cc2014-03-04 12:58:30 +010095 struct sh_timer_config *cfg = ch->mtu->pdev->dev.platform_data;
96 void __iomem *base = ch->mtu->mapbase;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000097 unsigned long offs;
98
99 if (reg_nr == TSTR) {
100 iowrite8(value, base + cfg->channel_offset);
101 return;
102 }
103
104 offs = mtu2_reg_offs[reg_nr];
105
106 if ((reg_nr == TCNT) || (reg_nr == TGR))
107 iowrite16(value, base + offs);
108 else
109 iowrite8(value, base + offs);
110}
111
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100112static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000113{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100114 struct sh_timer_config *cfg = ch->mtu->pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000115 unsigned long flags, value;
116
117 /* start stop register shared by multiple timer channels */
Paul Mundt50393a92012-05-25 13:38:54 +0900118 raw_spin_lock_irqsave(&sh_mtu2_lock, flags);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100119 value = sh_mtu2_read(ch, TSTR);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000120
121 if (start)
122 value |= 1 << cfg->timer_bit;
123 else
124 value &= ~(1 << cfg->timer_bit);
125
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100126 sh_mtu2_write(ch, TSTR, value);
Paul Mundt50393a92012-05-25 13:38:54 +0900127 raw_spin_unlock_irqrestore(&sh_mtu2_lock, flags);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000128}
129
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100130static int sh_mtu2_enable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000131{
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100132 unsigned long periodic;
133 unsigned long rate;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000134 int ret;
135
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100136 pm_runtime_get_sync(&ch->mtu->pdev->dev);
137 dev_pm_syscore_device(&ch->mtu->pdev->dev, true);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200138
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000139 /* enable clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100140 ret = clk_enable(ch->mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000141 if (ret) {
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100142 dev_err(&ch->mtu->pdev->dev, "cannot enable clock\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000143 return ret;
144 }
145
146 /* make sure channel is disabled */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100147 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000148
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100149 rate = clk_get_rate(ch->mtu->clk) / 64;
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100150 periodic = (rate + HZ/2) / HZ;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000151
152 /* "Periodic Counter Operation" */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100153 sh_mtu2_write(ch, TCR, 0x23); /* TGRA clear, divide clock by 64 */
154 sh_mtu2_write(ch, TIOR, 0);
155 sh_mtu2_write(ch, TGR, periodic);
156 sh_mtu2_write(ch, TCNT, 0);
157 sh_mtu2_write(ch, TMDR, 0);
158 sh_mtu2_write(ch, TIER, 0x01);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000159
160 /* enable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100161 sh_mtu2_start_stop_ch(ch, 1);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000162
163 return 0;
164}
165
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100166static void sh_mtu2_disable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000167{
168 /* disable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100169 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000170
171 /* stop clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100172 clk_disable(ch->mtu->clk);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200173
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100174 dev_pm_syscore_device(&ch->mtu->pdev->dev, false);
175 pm_runtime_put(&ch->mtu->pdev->dev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000176}
177
178static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
179{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100180 struct sh_mtu2_channel *ch = dev_id;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000181
182 /* acknowledge interrupt */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100183 sh_mtu2_read(ch, TSR);
184 sh_mtu2_write(ch, TSR, 0xfe);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000185
186 /* notify clockevent layer */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100187 ch->ced.event_handler(&ch->ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000188 return IRQ_HANDLED;
189}
190
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100191static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000192{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100193 return container_of(ced, struct sh_mtu2_channel, ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000194}
195
196static void sh_mtu2_clock_event_mode(enum clock_event_mode mode,
197 struct clock_event_device *ced)
198{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100199 struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000200 int disabled = 0;
201
202 /* deal with old setting first */
203 switch (ced->mode) {
204 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100205 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000206 disabled = 1;
207 break;
208 default:
209 break;
210 }
211
212 switch (mode) {
213 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100214 dev_info(&ch->mtu->pdev->dev,
215 "used for periodic clock events\n");
216 sh_mtu2_enable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000217 break;
218 case CLOCK_EVT_MODE_UNUSED:
219 if (!disabled)
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100220 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000221 break;
222 case CLOCK_EVT_MODE_SHUTDOWN:
223 default:
224 break;
225 }
226}
227
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200228static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
229{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100230 pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200231}
232
233static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
234{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100235 pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200236}
237
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100238static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000239 char *name, unsigned long rating)
240{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100241 struct clock_event_device *ced = &ch->ced;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000242 int ret;
243
244 memset(ced, 0, sizeof(*ced));
245
246 ced->name = name;
247 ced->features = CLOCK_EVT_FEAT_PERIODIC;
248 ced->rating = rating;
249 ced->cpumask = cpumask_of(0);
250 ced->set_mode = sh_mtu2_clock_event_mode;
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200251 ced->suspend = sh_mtu2_clock_event_suspend;
252 ced->resume = sh_mtu2_clock_event_resume;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000253
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100254 dev_info(&ch->mtu->pdev->dev, "used for clock events\n");
Paul Mundtda64c2a2010-02-25 16:37:46 +0900255 clockevents_register_device(ced);
256
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100257 ret = request_irq(ch->irq, sh_mtu2_interrupt,
Laurent Pinchart276bee02014-02-17 11:27:49 +0100258 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100259 dev_name(&ch->mtu->pdev->dev), ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000260 if (ret) {
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100261 dev_err(&ch->mtu->pdev->dev, "failed to request irq %d\n",
262 ch->irq);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000263 return;
264 }
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000265}
266
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100267static int sh_mtu2_register(struct sh_mtu2_channel *ch, char *name,
Paul Mundtd1fcc0a2009-05-03 18:05:42 +0900268 unsigned long clockevent_rating)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000269{
270 if (clockevent_rating)
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100271 sh_mtu2_register_clockevent(ch, name, clockevent_rating);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000272
273 return 0;
274}
275
276static int sh_mtu2_setup(struct sh_mtu2_priv *p, struct platform_device *pdev)
277{
Paul Mundt46a12f72009-05-03 17:57:17 +0900278 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000279 struct resource *res;
Laurent Pinchart276bee02014-02-17 11:27:49 +0100280 int ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000281 ret = -ENXIO;
282
283 memset(p, 0, sizeof(*p));
284 p->pdev = pdev;
285
286 if (!cfg) {
287 dev_err(&p->pdev->dev, "missing platform data\n");
288 goto err0;
289 }
290
291 platform_set_drvdata(pdev, p);
292
293 res = platform_get_resource(p->pdev, IORESOURCE_MEM, 0);
294 if (!res) {
295 dev_err(&p->pdev->dev, "failed to get I/O memory\n");
296 goto err0;
297 }
298
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100299 p->channel.irq = platform_get_irq(p->pdev, 0);
300 if (p->channel.irq < 0) {
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000301 dev_err(&p->pdev->dev, "failed to get irq\n");
302 goto err0;
303 }
304
305 /* map memory, let mapbase point to our channel */
306 p->mapbase = ioremap_nocache(res->start, resource_size(res));
307 if (p->mapbase == NULL) {
Paul Mundt214a6072010-03-10 16:26:25 +0900308 dev_err(&p->pdev->dev, "failed to remap I/O memory\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000309 goto err0;
310 }
311
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000312 /* get hold of clock */
Paul Mundtc2a25e82010-03-29 16:55:43 +0900313 p->clk = clk_get(&p->pdev->dev, "mtu2_fck");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000314 if (IS_ERR(p->clk)) {
Magnus Damm03ff8582010-10-13 07:36:38 +0000315 dev_err(&p->pdev->dev, "cannot get clock\n");
316 ret = PTR_ERR(p->clk);
317 goto err1;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000318 }
319
Laurent Pinchartbd754932013-11-08 11:07:59 +0100320 ret = clk_prepare(p->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100321 if (ret < 0)
322 goto err2;
323
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100324 p->channel.mtu = p;
325
326 ret = sh_mtu2_register(&p->channel, (char *)dev_name(&p->pdev->dev),
Laurent Pinchartbd754932013-11-08 11:07:59 +0100327 cfg->clockevent_rating);
328 if (ret < 0)
329 goto err3;
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100330
Laurent Pinchartbd754932013-11-08 11:07:59 +0100331 return 0;
332 err3:
333 clk_unprepare(p->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100334 err2:
335 clk_put(p->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000336 err1:
337 iounmap(p->mapbase);
338 err0:
339 return ret;
340}
341
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800342static int sh_mtu2_probe(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000343{
344 struct sh_mtu2_priv *p = platform_get_drvdata(pdev);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200345 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000346 int ret;
347
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200348 if (!is_early_platform_device(pdev)) {
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200349 pm_runtime_set_active(&pdev->dev);
350 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200351 }
Rafael J. Wysocki57d13372012-03-13 22:40:14 +0100352
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000353 if (p) {
Paul Mundt214a6072010-03-10 16:26:25 +0900354 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200355 goto out;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000356 }
357
358 p = kmalloc(sizeof(*p), GFP_KERNEL);
359 if (p == NULL) {
360 dev_err(&pdev->dev, "failed to allocate driver data\n");
361 return -ENOMEM;
362 }
363
364 ret = sh_mtu2_setup(p, pdev);
365 if (ret) {
366 kfree(p);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200367 pm_runtime_idle(&pdev->dev);
368 return ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000369 }
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200370 if (is_early_platform_device(pdev))
371 return 0;
372
373 out:
374 if (cfg->clockevent_rating)
375 pm_runtime_irq_safe(&pdev->dev);
376 else
377 pm_runtime_idle(&pdev->dev);
378
379 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000380}
381
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800382static int sh_mtu2_remove(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000383{
384 return -EBUSY; /* cannot unregister clockevent */
385}
386
387static struct platform_driver sh_mtu2_device_driver = {
388 .probe = sh_mtu2_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800389 .remove = sh_mtu2_remove,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000390 .driver = {
391 .name = "sh_mtu2",
392 }
393};
394
395static int __init sh_mtu2_init(void)
396{
397 return platform_driver_register(&sh_mtu2_device_driver);
398}
399
400static void __exit sh_mtu2_exit(void)
401{
402 platform_driver_unregister(&sh_mtu2_device_driver);
403}
404
405early_platform_init("earlytimer", &sh_mtu2_device_driver);
Simon Horman342896a2013-03-05 15:40:42 +0900406subsys_initcall(sh_mtu2_init);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000407module_exit(sh_mtu2_exit);
408
409MODULE_AUTHOR("Magnus Damm");
410MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
411MODULE_LICENSE("GPL v2");