Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 1 | /* Common header for intel-gtt.ko and i915.ko */ |
| 2 | |
| 3 | #ifndef _DRM_INTEL_GTT_H |
| 4 | #define _DRM_INTEL_GTT_H |
Chris Wilson | c64f7ba | 2010-11-23 14:24:24 +0000 | [diff] [blame] | 5 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 6 | struct intel_gtt { |
Chris Wilson | c64f7ba | 2010-11-23 14:24:24 +0000 | [diff] [blame] | 7 | /* Size of memory reserved for graphics by the BIOS */ |
| 8 | unsigned int stolen_size; |
Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 9 | /* Total number of gtt entries. */ |
| 10 | unsigned int gtt_total_entries; |
| 11 | /* Part of the gtt that is mappable by the cpu, for those chips where |
| 12 | * this is not the full gtt. */ |
| 13 | unsigned int gtt_mappable_entries; |
Daniel Vetter | 4080775 | 2010-11-06 11:18:58 +0100 | [diff] [blame] | 14 | /* Whether i915 needs to use the dmar apis or not. */ |
| 15 | unsigned int needs_dmar : 1; |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 16 | /* Whether we idle the gpu before mapping/unmapping */ |
| 17 | unsigned int do_idle_maps : 1; |
Daniel Vetter | 50a4c4a | 2012-02-09 17:15:44 +0100 | [diff] [blame] | 18 | /* Share the scratch page dma with ppgtts. */ |
| 19 | dma_addr_t scratch_page_dma; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 20 | struct page *scratch_page; |
Daniel Vetter | 428ccb2 | 2012-02-09 17:15:45 +0100 | [diff] [blame] | 21 | /* for ppgtt PDE access */ |
| 22 | u32 __iomem *gtt; |
Daniel Vetter | dd2757f | 2012-06-07 15:55:57 +0200 | [diff] [blame] | 23 | /* needed for ioremap in drm/i915 */ |
| 24 | phys_addr_t gma_bus_addr; |
Chris Wilson | c64f7ba | 2010-11-23 14:24:24 +0000 | [diff] [blame] | 25 | } *intel_gtt_get(void); |
Daniel Vetter | 1996675 | 2010-09-06 20:08:44 +0200 | [diff] [blame] | 26 | |
Daniel Vetter | 14be93d | 2012-06-08 15:55:40 +0200 | [diff] [blame] | 27 | int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev, |
| 28 | struct agp_bridge_data *bridge); |
| 29 | void intel_gmch_remove(void); |
| 30 | |
Daniel Vetter | 8ecd1a6 | 2012-06-07 15:56:03 +0200 | [diff] [blame] | 31 | bool intel_enable_gtt(void); |
| 32 | |
Daniel Vetter | 40ce657 | 2010-11-05 18:12:18 +0100 | [diff] [blame] | 33 | void intel_gtt_chipset_flush(void); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 34 | void intel_gtt_insert_sg_entries(struct sg_table *st, |
Daniel Vetter | 4080775 | 2010-11-06 11:18:58 +0100 | [diff] [blame] | 35 | unsigned int pg_start, |
| 36 | unsigned int flags); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 37 | void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries); |
Daniel Vetter | 23ed992 | 2010-11-05 18:04:52 +0100 | [diff] [blame] | 38 | |
| 39 | /* Special gtt memory types */ |
| 40 | #define AGP_DCACHE_MEMORY 1 |
| 41 | #define AGP_PHYS_MEMORY 2 |
| 42 | |
Daniel Vetter | 23ed992 | 2010-11-05 18:04:52 +0100 | [diff] [blame] | 43 | /* flag for GFDT type */ |
| 44 | #define AGP_USER_CACHED_MEMORY_GFDT (1 << 3) |
| 45 | |
Daniel Vetter | 650dc07 | 2012-04-02 10:08:35 +0200 | [diff] [blame] | 46 | #ifdef CONFIG_INTEL_IOMMU |
| 47 | extern int intel_iommu_gfx_mapped; |
| 48 | #endif |
| 49 | |
Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 50 | #endif |