blob: 388d07fab5f7dcc465d1d962db09ac8a65909b24 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Robert Hancockcdf56bc2007-01-03 18:13:57 -060052#define DRV_VERSION "3.3"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 NV_MMIO_BAR = 5,
58
Jeff Garzik10ad05d2006-03-22 23:50:50 -050059 NV_PORTS = 2,
60 NV_PIO_MASK = 0x1f,
61 NV_MWDMA_MASK = 0x07,
62 NV_UDMA_MASK = 0x7f,
63 NV_PORT0_SCR_REG_OFFSET = 0x00,
64 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Tejun Heo27e4b272006-06-17 15:49:55 +090066 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050067 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090069 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050070 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heo27e4b272006-06-17 15:49:55 +090072 /* INT_STATUS/ENABLE bits */
73 NV_INT_DEV = 0x01,
74 NV_INT_PM = 0x02,
75 NV_INT_ADDED = 0x04,
76 NV_INT_REMOVED = 0x08,
77
78 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
79
Tejun Heo39f87582006-06-17 15:49:56 +090080 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090081 NV_INT_MASK = NV_INT_DEV |
82 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090083
Tejun Heo27e4b272006-06-17 15:49:55 +090084 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050085 NV_INT_CONFIG = 0x12,
86 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik10ad05d2006-03-22 23:50:50 -050088 // For PCI config register 20
89 NV_MCP_SATA_CFG_20 = 0x50,
90 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070091 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
92 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
93 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
94 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
95
96 NV_ADMA_MAX_CPBS = 32,
97 NV_ADMA_CPB_SZ = 128,
98 NV_ADMA_APRD_SZ = 16,
99 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
100 NV_ADMA_APRD_SZ,
101 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
102 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
103 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
104 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
105
106 /* BAR5 offset to ADMA general registers */
107 NV_ADMA_GEN = 0x400,
108 NV_ADMA_GEN_CTL = 0x00,
109 NV_ADMA_NOTIFIER_CLEAR = 0x30,
110
111 /* BAR5 offset to ADMA ports */
112 NV_ADMA_PORT = 0x480,
113
114 /* size of ADMA port register space */
115 NV_ADMA_PORT_SIZE = 0x100,
116
117 /* ADMA port registers */
118 NV_ADMA_CTL = 0x40,
119 NV_ADMA_CPB_COUNT = 0x42,
120 NV_ADMA_NEXT_CPB_IDX = 0x43,
121 NV_ADMA_STAT = 0x44,
122 NV_ADMA_CPB_BASE_LOW = 0x48,
123 NV_ADMA_CPB_BASE_HIGH = 0x4C,
124 NV_ADMA_APPEND = 0x50,
125 NV_ADMA_NOTIFIER = 0x68,
126 NV_ADMA_NOTIFIER_ERROR = 0x6C,
127
128 /* NV_ADMA_CTL register bits */
129 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
130 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
131 NV_ADMA_CTL_GO = (1 << 7),
132 NV_ADMA_CTL_AIEN = (1 << 8),
133 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
134 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
135
136 /* CPB response flag bits */
137 NV_CPB_RESP_DONE = (1 << 0),
138 NV_CPB_RESP_ATA_ERR = (1 << 3),
139 NV_CPB_RESP_CMD_ERR = (1 << 4),
140 NV_CPB_RESP_CPB_ERR = (1 << 7),
141
142 /* CPB control flag bits */
143 NV_CPB_CTL_CPB_VALID = (1 << 0),
144 NV_CPB_CTL_QUEUE = (1 << 1),
145 NV_CPB_CTL_APRD_VALID = (1 << 2),
146 NV_CPB_CTL_IEN = (1 << 3),
147 NV_CPB_CTL_FPDMA = (1 << 4),
148
149 /* APRD flags */
150 NV_APRD_WRITE = (1 << 1),
151 NV_APRD_END = (1 << 2),
152 NV_APRD_CONT = (1 << 3),
153
154 /* NV_ADMA_STAT flags */
155 NV_ADMA_STAT_TIMEOUT = (1 << 0),
156 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
157 NV_ADMA_STAT_HOTPLUG = (1 << 2),
158 NV_ADMA_STAT_CPBERR = (1 << 4),
159 NV_ADMA_STAT_SERROR = (1 << 5),
160 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
161 NV_ADMA_STAT_IDLE = (1 << 8),
162 NV_ADMA_STAT_LEGACY = (1 << 9),
163 NV_ADMA_STAT_STOPPED = (1 << 10),
164 NV_ADMA_STAT_DONE = (1 << 12),
165 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
166 NV_ADMA_STAT_TIMEOUT,
167
168 /* port flags */
169 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600170 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700171
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500172};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Robert Hancockfbbb2622006-10-27 19:08:41 -0700174/* ADMA Physical Region Descriptor - one SG segment */
175struct nv_adma_prd {
176 __le64 addr;
177 __le32 len;
178 u8 flags;
179 u8 packet_len;
180 __le16 reserved;
181};
182
183enum nv_adma_regbits {
184 CMDEND = (1 << 15), /* end of command list */
185 WNB = (1 << 14), /* wait-not-BSY */
186 IGN = (1 << 13), /* ignore this entry */
187 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
188 DA2 = (1 << (2 + 8)),
189 DA1 = (1 << (1 + 8)),
190 DA0 = (1 << (0 + 8)),
191};
192
193/* ADMA Command Parameter Block
194 The first 5 SG segments are stored inside the Command Parameter Block itself.
195 If there are more than 5 segments the remainder are stored in a separate
196 memory area indicated by next_aprd. */
197struct nv_adma_cpb {
198 u8 resp_flags; /* 0 */
199 u8 reserved1; /* 1 */
200 u8 ctl_flags; /* 2 */
201 /* len is length of taskfile in 64 bit words */
202 u8 len; /* 3 */
203 u8 tag; /* 4 */
204 u8 next_cpb_idx; /* 5 */
205 __le16 reserved2; /* 6-7 */
206 __le16 tf[12]; /* 8-31 */
207 struct nv_adma_prd aprd[5]; /* 32-111 */
208 __le64 next_aprd; /* 112-119 */
209 __le64 reserved3; /* 120-127 */
210};
211
212
213struct nv_adma_port_priv {
214 struct nv_adma_cpb *cpb;
215 dma_addr_t cpb_dma;
216 struct nv_adma_prd *aprd;
217 dma_addr_t aprd_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600218 void __iomem * ctl_block;
219 void __iomem * gen_block;
220 void __iomem * notifier_clear_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700221 u8 flags;
Robert Hancock5e5c74a2007-02-19 18:42:30 -0600222 int last_issue_ncq;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700223};
224
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600225struct nv_host_priv {
226 unsigned long type;
227};
228
Robert Hancockfbbb2622006-10-27 19:08:41 -0700229#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & ( 1 << (19 + (12 * (PORT)))))
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600232static void nv_remove_one (struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900233#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600234static int nv_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900235#endif
Jeff Garzikcca39742006-08-24 03:19:22 -0400236static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100237static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
238static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
239static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
241static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Tejun Heo39f87582006-06-17 15:49:56 +0900243static void nv_nf2_freeze(struct ata_port *ap);
244static void nv_nf2_thaw(struct ata_port *ap);
245static void nv_ck804_freeze(struct ata_port *ap);
246static void nv_ck804_thaw(struct ata_port *ap);
247static void nv_error_handler(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700248static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600249static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700250static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
251static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
252static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
253static void nv_adma_irq_clear(struct ata_port *ap);
254static int nv_adma_port_start(struct ata_port *ap);
255static void nv_adma_port_stop(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900256#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600257static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
258static int nv_adma_port_resume(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900259#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -0700260static void nv_adma_error_handler(struct ata_port *ap);
261static void nv_adma_host_stop(struct ata_host *host);
Robert Hancockf5ecac22007-02-20 21:49:10 -0600262static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heo39f87582006-06-17 15:49:56 +0900263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264enum nv_host_type
265{
266 GENERIC,
267 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900268 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700269 CK804,
270 ADMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271};
272
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500273static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400274 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
275 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
276 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
277 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
278 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
279 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
280 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
281 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), GENERIC },
282 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), GENERIC },
283 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), GENERIC },
284 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), GENERIC },
285 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
286 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
287 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
289 PCI_ANY_ID, PCI_ANY_ID,
290 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
Daniel Drake541134c2005-07-03 13:44:39 +0100291 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
292 PCI_ANY_ID, PCI_ANY_ID,
293 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400294
295 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296};
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298static struct pci_driver nv_pci_driver = {
299 .name = DRV_NAME,
300 .id_table = nv_pci_tbl,
301 .probe = nv_init_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900302#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600303 .suspend = ata_pci_device_suspend,
304 .resume = nv_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900305#endif
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600306 .remove = nv_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307};
308
Jeff Garzik193515d2005-11-07 00:59:37 -0500309static struct scsi_host_template nv_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 .module = THIS_MODULE,
311 .name = DRV_NAME,
312 .ioctl = ata_scsi_ioctl,
313 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 .can_queue = ATA_DEF_QUEUE,
315 .this_id = ATA_SHT_THIS_ID,
316 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
318 .emulated = ATA_SHT_EMULATED,
319 .use_clustering = ATA_SHT_USE_CLUSTERING,
320 .proc_name = DRV_NAME,
321 .dma_boundary = ATA_DMA_BOUNDARY,
322 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900323 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 .bios_param = ata_std_bios_param,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900325#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600326 .suspend = ata_scsi_device_suspend,
327 .resume = ata_scsi_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900328#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329};
330
Robert Hancockfbbb2622006-10-27 19:08:41 -0700331static struct scsi_host_template nv_adma_sht = {
332 .module = THIS_MODULE,
333 .name = DRV_NAME,
334 .ioctl = ata_scsi_ioctl,
335 .queuecommand = ata_scsi_queuecmd,
336 .can_queue = NV_ADMA_MAX_CPBS,
337 .this_id = ATA_SHT_THIS_ID,
338 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700339 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
340 .emulated = ATA_SHT_EMULATED,
341 .use_clustering = ATA_SHT_USE_CLUSTERING,
342 .proc_name = DRV_NAME,
343 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
344 .slave_configure = nv_adma_slave_config,
345 .slave_destroy = ata_scsi_slave_destroy,
346 .bios_param = ata_std_bios_param,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900347#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600348 .suspend = ata_scsi_device_suspend,
349 .resume = ata_scsi_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900350#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -0700351};
352
Tejun Heoada364e2006-06-17 15:49:56 +0900353static const struct ata_port_operations nv_generic_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 .port_disable = ata_port_disable,
355 .tf_load = ata_tf_load,
356 .tf_read = ata_tf_read,
357 .exec_command = ata_exec_command,
358 .check_status = ata_check_status,
359 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 .bmdma_setup = ata_bmdma_setup,
361 .bmdma_start = ata_bmdma_start,
362 .bmdma_stop = ata_bmdma_stop,
363 .bmdma_status = ata_bmdma_status,
364 .qc_prep = ata_qc_prep,
365 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900366 .freeze = ata_bmdma_freeze,
367 .thaw = ata_bmdma_thaw,
368 .error_handler = nv_error_handler,
369 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900370 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900371 .irq_handler = nv_generic_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900373 .irq_on = ata_irq_on,
374 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 .scr_read = nv_scr_read,
376 .scr_write = nv_scr_write,
377 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378};
379
Tejun Heoada364e2006-06-17 15:49:56 +0900380static const struct ata_port_operations nv_nf2_ops = {
381 .port_disable = ata_port_disable,
382 .tf_load = ata_tf_load,
383 .tf_read = ata_tf_read,
384 .exec_command = ata_exec_command,
385 .check_status = ata_check_status,
386 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900387 .bmdma_setup = ata_bmdma_setup,
388 .bmdma_start = ata_bmdma_start,
389 .bmdma_stop = ata_bmdma_stop,
390 .bmdma_status = ata_bmdma_status,
391 .qc_prep = ata_qc_prep,
392 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900393 .freeze = nv_nf2_freeze,
394 .thaw = nv_nf2_thaw,
395 .error_handler = nv_error_handler,
396 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900397 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900398 .irq_handler = nv_nf2_interrupt,
399 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900400 .irq_on = ata_irq_on,
401 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900402 .scr_read = nv_scr_read,
403 .scr_write = nv_scr_write,
404 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900405};
406
407static const struct ata_port_operations nv_ck804_ops = {
408 .port_disable = ata_port_disable,
409 .tf_load = ata_tf_load,
410 .tf_read = ata_tf_read,
411 .exec_command = ata_exec_command,
412 .check_status = ata_check_status,
413 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900414 .bmdma_setup = ata_bmdma_setup,
415 .bmdma_start = ata_bmdma_start,
416 .bmdma_stop = ata_bmdma_stop,
417 .bmdma_status = ata_bmdma_status,
418 .qc_prep = ata_qc_prep,
419 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900420 .freeze = nv_ck804_freeze,
421 .thaw = nv_ck804_thaw,
422 .error_handler = nv_error_handler,
423 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900424 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900425 .irq_handler = nv_ck804_interrupt,
426 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900427 .irq_on = ata_irq_on,
428 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900429 .scr_read = nv_scr_read,
430 .scr_write = nv_scr_write,
431 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900432 .host_stop = nv_ck804_host_stop,
433};
434
Robert Hancockfbbb2622006-10-27 19:08:41 -0700435static const struct ata_port_operations nv_adma_ops = {
436 .port_disable = ata_port_disable,
437 .tf_load = ata_tf_load,
438 .tf_read = ata_tf_read,
Robert Hancock2dec7552006-11-26 14:20:19 -0600439 .check_atapi_dma = nv_adma_check_atapi_dma,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700440 .exec_command = ata_exec_command,
441 .check_status = ata_check_status,
442 .dev_select = ata_std_dev_select,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600443 .bmdma_setup = ata_bmdma_setup,
444 .bmdma_start = ata_bmdma_start,
445 .bmdma_stop = ata_bmdma_stop,
446 .bmdma_status = ata_bmdma_status,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700447 .qc_prep = nv_adma_qc_prep,
448 .qc_issue = nv_adma_qc_issue,
449 .freeze = nv_ck804_freeze,
450 .thaw = nv_ck804_thaw,
451 .error_handler = nv_adma_error_handler,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600452 .post_internal_cmd = nv_adma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900453 .data_xfer = ata_data_xfer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700454 .irq_handler = nv_adma_interrupt,
455 .irq_clear = nv_adma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900456 .irq_on = ata_irq_on,
457 .irq_ack = ata_irq_ack,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700458 .scr_read = nv_scr_read,
459 .scr_write = nv_scr_write,
460 .port_start = nv_adma_port_start,
461 .port_stop = nv_adma_port_stop,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900462#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600463 .port_suspend = nv_adma_port_suspend,
464 .port_resume = nv_adma_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900465#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -0700466 .host_stop = nv_adma_host_stop,
467};
468
Tejun Heoada364e2006-06-17 15:49:56 +0900469static struct ata_port_info nv_port_info[] = {
470 /* generic */
471 {
472 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900473 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
474 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900475 .pio_mask = NV_PIO_MASK,
476 .mwdma_mask = NV_MWDMA_MASK,
477 .udma_mask = NV_UDMA_MASK,
478 .port_ops = &nv_generic_ops,
479 },
480 /* nforce2/3 */
481 {
482 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900483 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
484 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900485 .pio_mask = NV_PIO_MASK,
486 .mwdma_mask = NV_MWDMA_MASK,
487 .udma_mask = NV_UDMA_MASK,
488 .port_ops = &nv_nf2_ops,
489 },
490 /* ck804 */
491 {
492 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900493 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
494 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900495 .pio_mask = NV_PIO_MASK,
496 .mwdma_mask = NV_MWDMA_MASK,
497 .udma_mask = NV_UDMA_MASK,
498 .port_ops = &nv_ck804_ops,
499 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700500 /* ADMA */
501 {
502 .sht = &nv_adma_sht,
503 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600504 ATA_FLAG_HRST_TO_RESUME |
Robert Hancockfbbb2622006-10-27 19:08:41 -0700505 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
506 .pio_mask = NV_PIO_MASK,
507 .mwdma_mask = NV_MWDMA_MASK,
508 .udma_mask = NV_UDMA_MASK,
509 .port_ops = &nv_adma_ops,
510 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511};
512
513MODULE_AUTHOR("NVIDIA");
514MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
515MODULE_LICENSE("GPL");
516MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
517MODULE_VERSION(DRV_VERSION);
518
Robert Hancockfbbb2622006-10-27 19:08:41 -0700519static int adma_enabled = 1;
520
Robert Hancock2dec7552006-11-26 14:20:19 -0600521static void nv_adma_register_mode(struct ata_port *ap)
522{
Robert Hancock2dec7552006-11-26 14:20:19 -0600523 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600524 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800525 u16 tmp, status;
526 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600527
528 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
529 return;
530
Robert Hancocka2cfe812007-02-05 16:26:03 -0800531 status = readw(mmio + NV_ADMA_STAT);
532 while(!(status & NV_ADMA_STAT_IDLE) && count < 20) {
533 ndelay(50);
534 status = readw(mmio + NV_ADMA_STAT);
535 count++;
536 }
537 if(count == 20)
538 ata_port_printk(ap, KERN_WARNING,
539 "timeout waiting for ADMA IDLE, stat=0x%hx\n",
540 status);
541
Robert Hancock2dec7552006-11-26 14:20:19 -0600542 tmp = readw(mmio + NV_ADMA_CTL);
543 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
544
Robert Hancocka2cfe812007-02-05 16:26:03 -0800545 count = 0;
546 status = readw(mmio + NV_ADMA_STAT);
547 while(!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
548 ndelay(50);
549 status = readw(mmio + NV_ADMA_STAT);
550 count++;
551 }
552 if(count == 20)
553 ata_port_printk(ap, KERN_WARNING,
554 "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
555 status);
556
Robert Hancock2dec7552006-11-26 14:20:19 -0600557 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
558}
559
560static void nv_adma_mode(struct ata_port *ap)
561{
Robert Hancock2dec7552006-11-26 14:20:19 -0600562 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600563 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800564 u16 tmp, status;
565 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600566
567 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
568 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500569
Robert Hancock2dec7552006-11-26 14:20:19 -0600570 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
571
572 tmp = readw(mmio + NV_ADMA_CTL);
573 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
574
Robert Hancocka2cfe812007-02-05 16:26:03 -0800575 status = readw(mmio + NV_ADMA_STAT);
576 while(((status & NV_ADMA_STAT_LEGACY) ||
577 !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
578 ndelay(50);
579 status = readw(mmio + NV_ADMA_STAT);
580 count++;
581 }
582 if(count == 20)
583 ata_port_printk(ap, KERN_WARNING,
584 "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
585 status);
586
Robert Hancock2dec7552006-11-26 14:20:19 -0600587 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
588}
589
Robert Hancockfbbb2622006-10-27 19:08:41 -0700590static int nv_adma_slave_config(struct scsi_device *sdev)
591{
592 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600593 struct nv_adma_port_priv *pp = ap->private_data;
594 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700595 u64 bounce_limit;
596 unsigned long segment_boundary;
597 unsigned short sg_tablesize;
598 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600599 int adma_enable;
600 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700601
602 rc = ata_scsi_slave_config(sdev);
603
604 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
605 /* Not a proper libata device, ignore */
606 return rc;
607
608 if (ap->device[sdev->id].class == ATA_DEV_ATAPI) {
609 /*
610 * NVIDIA reports that ADMA mode does not support ATAPI commands.
611 * Therefore ATAPI commands are sent through the legacy interface.
612 * However, the legacy interface only supports 32-bit DMA.
613 * Restrict DMA parameters as required by the legacy interface
614 * when an ATAPI device is connected.
615 */
616 bounce_limit = ATA_DMA_MASK;
617 segment_boundary = ATA_DMA_BOUNDARY;
618 /* Subtract 1 since an extra entry may be needed for padding, see
619 libata-scsi.c */
620 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500621
Robert Hancock2dec7552006-11-26 14:20:19 -0600622 /* Since the legacy DMA engine is in use, we need to disable ADMA
623 on the port. */
624 adma_enable = 0;
625 nv_adma_register_mode(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700626 }
627 else {
628 bounce_limit = *ap->dev->dma_mask;
629 segment_boundary = NV_ADMA_DMA_BOUNDARY;
630 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600631 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700632 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500633
Robert Hancock2dec7552006-11-26 14:20:19 -0600634 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700635
Robert Hancock2dec7552006-11-26 14:20:19 -0600636 if(ap->port_no == 1)
637 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
638 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
639 else
640 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
641 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500642
Robert Hancock2dec7552006-11-26 14:20:19 -0600643 if(adma_enable) {
644 new_reg = current_reg | config_mask;
645 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
646 }
647 else {
648 new_reg = current_reg & ~config_mask;
649 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
650 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500651
Robert Hancock2dec7552006-11-26 14:20:19 -0600652 if(current_reg != new_reg)
653 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500654
Robert Hancockfbbb2622006-10-27 19:08:41 -0700655 blk_queue_bounce_limit(sdev->request_queue, bounce_limit);
656 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
657 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
658 ata_port_printk(ap, KERN_INFO,
659 "bounce limit 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
660 (unsigned long long)bounce_limit, segment_boundary, sg_tablesize);
661 return rc;
662}
663
Robert Hancock2dec7552006-11-26 14:20:19 -0600664static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
665{
666 struct nv_adma_port_priv *pp = qc->ap->private_data;
667 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
668}
669
670static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700671{
672 unsigned int idx = 0;
673
Robert Hancockac3d6b82007-02-19 19:02:46 -0600674 if(tf->flags & ATA_TFLAG_ISADDR) {
675 if (tf->flags & ATA_TFLAG_LBA48) {
676 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature | WNB);
677 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
678 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
679 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
680 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
681 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
682 } else
683 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature | WNB);
Jeff Garzika84471f2007-02-26 05:51:33 -0500684
Robert Hancockac3d6b82007-02-19 19:02:46 -0600685 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
686 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
687 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
688 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700689 }
Jeff Garzika84471f2007-02-26 05:51:33 -0500690
Robert Hancockac3d6b82007-02-19 19:02:46 -0600691 if(tf->flags & ATA_TFLAG_DEVICE)
692 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700693
694 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
Jeff Garzika84471f2007-02-26 05:51:33 -0500695
Robert Hancockac3d6b82007-02-19 19:02:46 -0600696 while(idx < 12)
697 cpb[idx++] = cpu_to_le16(IGN);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700698
699 return idx;
700}
701
Robert Hancock5bd28a42007-02-05 16:26:01 -0800702static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700703{
704 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock2dec7552006-11-26 14:20:19 -0600705 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700706
707 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
708
Robert Hancock5bd28a42007-02-05 16:26:01 -0800709 if (unlikely((force_err ||
710 flags & (NV_CPB_RESP_ATA_ERR |
711 NV_CPB_RESP_CMD_ERR |
712 NV_CPB_RESP_CPB_ERR)))) {
713 struct ata_eh_info *ehi = &ap->eh_info;
714 int freeze = 0;
715
716 ata_ehi_clear_desc(ehi);
717 ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x", flags );
718 if (flags & NV_CPB_RESP_ATA_ERR) {
719 ata_ehi_push_desc(ehi, ": ATA error");
720 ehi->err_mask |= AC_ERR_DEV;
721 } else if (flags & NV_CPB_RESP_CMD_ERR) {
722 ata_ehi_push_desc(ehi, ": CMD error");
723 ehi->err_mask |= AC_ERR_DEV;
724 } else if (flags & NV_CPB_RESP_CPB_ERR) {
725 ata_ehi_push_desc(ehi, ": CPB error");
726 ehi->err_mask |= AC_ERR_SYSTEM;
727 freeze = 1;
728 } else {
729 /* notifier error, but no error in CPB flags? */
730 ehi->err_mask |= AC_ERR_OTHER;
731 freeze = 1;
732 }
733 /* Kill all commands. EH will determine what actually failed. */
734 if (freeze)
735 ata_port_freeze(ap);
736 else
737 ata_port_abort(ap);
738 return 1;
739 }
740
Robert Hancockfbbb2622006-10-27 19:08:41 -0700741 if (flags & NV_CPB_RESP_DONE) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700742 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800743 VPRINTK("CPB flags done, flags=0x%x\n", flags);
744 if (likely(qc)) {
745 /* Grab the ATA port status for non-NCQ commands.
Robert Hancockfbbb2622006-10-27 19:08:41 -0700746 For NCQ commands the current status may have nothing to do with
747 the command just completed. */
Robert Hancock5bd28a42007-02-05 16:26:01 -0800748 if (qc->tf.protocol != ATA_PROT_NCQ) {
749 u8 ata_status = readb(pp->ctl_block + (ATA_REG_STATUS * 4));
750 qc->err_mask |= ac_err_mask(ata_status);
751 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700752 DPRINTK("Completing qc from tag %d with err_mask %u\n",cpb_num,
753 qc->err_mask);
754 ata_qc_complete(qc);
Robert Hancock2a54cf72007-02-21 23:53:03 -0600755 } else {
756 struct ata_eh_info *ehi = &ap->eh_info;
757 /* Notifier bits set without a command may indicate the drive
758 is misbehaving. Raise host state machine violation on this
759 condition. */
760 ata_port_printk(ap, KERN_ERR, "notifier for tag %d with no command?\n",
761 cpb_num);
762 ehi->err_mask |= AC_ERR_HSM;
763 ehi->action |= ATA_EH_SOFTRESET;
764 ata_port_freeze(ap);
765 return 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700766 }
767 }
Robert Hancock5bd28a42007-02-05 16:26:01 -0800768 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700769}
770
Robert Hancock2dec7552006-11-26 14:20:19 -0600771static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
772{
773 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600774
775 /* freeze if hotplugged */
776 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
777 ata_port_freeze(ap);
778 return 1;
779 }
780
781 /* bail out if not our interrupt */
782 if (!(irq_stat & NV_INT_DEV))
783 return 0;
784
785 /* DEV interrupt w/ no active qc? */
786 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
787 ata_check_status(ap);
788 return 1;
789 }
790
791 /* handle interrupt */
Robert Hancockf740d162007-01-23 20:09:02 -0600792 return ata_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600793}
794
Robert Hancockfbbb2622006-10-27 19:08:41 -0700795static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
796{
797 struct ata_host *host = dev_instance;
798 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600799 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700800
801 spin_lock(&host->lock);
802
803 for (i = 0; i < host->n_ports; i++) {
804 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600805 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700806
807 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
808 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600809 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700810 u16 status;
811 u32 gen_ctl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700812 u32 notifier, notifier_error;
813
814 /* if in ATA register mode, use standard ata interrupt handler */
815 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900816 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
Robert Hancock2dec7552006-11-26 14:20:19 -0600817 >> (NV_INT_PORT_SHIFT * i);
Robert Hancockf740d162007-01-23 20:09:02 -0600818 if(ata_tag_valid(ap->active_tag))
819 /** NV_INT_DEV indication seems unreliable at times
820 at least in ADMA mode. Force it on always when a
821 command is active, to prevent losing interrupts. */
822 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600823 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700824 continue;
825 }
826
827 notifier = readl(mmio + NV_ADMA_NOTIFIER);
828 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600829 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700830
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600831 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700832
Robert Hancockfbbb2622006-10-27 19:08:41 -0700833 if( !NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
834 !notifier_error)
835 /* Nothing to do */
836 continue;
837
838 status = readw(mmio + NV_ADMA_STAT);
839
840 /* Clear status. Ensure the controller sees the clearing before we start
841 looking at any of the CPB statuses, so that any CPB completions after
842 this point in the handler will raise another interrupt. */
843 writew(status, mmio + NV_ADMA_STAT);
844 readw(mmio + NV_ADMA_STAT); /* flush posted write */
845 rmb();
846
Robert Hancock5bd28a42007-02-05 16:26:01 -0800847 handled++; /* irq handled if we got here */
848
849 /* freeze if hotplugged or controller error */
850 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
851 NV_ADMA_STAT_HOTUNPLUG |
Robert Hancock5278b502007-02-11 18:36:56 -0600852 NV_ADMA_STAT_TIMEOUT |
853 NV_ADMA_STAT_SERROR))) {
Robert Hancock5bd28a42007-02-05 16:26:01 -0800854 struct ata_eh_info *ehi = &ap->eh_info;
855
856 ata_ehi_clear_desc(ehi);
857 ata_ehi_push_desc(ehi, "ADMA status 0x%08x", status );
858 if (status & NV_ADMA_STAT_TIMEOUT) {
859 ehi->err_mask |= AC_ERR_SYSTEM;
860 ata_ehi_push_desc(ehi, ": timeout");
861 } else if (status & NV_ADMA_STAT_HOTPLUG) {
862 ata_ehi_hotplugged(ehi);
863 ata_ehi_push_desc(ehi, ": hotplug");
864 } else if (status & NV_ADMA_STAT_HOTUNPLUG) {
865 ata_ehi_hotplugged(ehi);
866 ata_ehi_push_desc(ehi, ": hot unplug");
Robert Hancock5278b502007-02-11 18:36:56 -0600867 } else if (status & NV_ADMA_STAT_SERROR) {
868 /* let libata analyze SError and figure out the cause */
869 ata_ehi_push_desc(ehi, ": SError");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800870 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700871 ata_port_freeze(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700872 continue;
873 }
874
Robert Hancock5bd28a42007-02-05 16:26:01 -0800875 if (status & (NV_ADMA_STAT_DONE |
876 NV_ADMA_STAT_CPBERR)) {
Robert Hancock721449b2007-02-19 19:03:08 -0600877 u32 check_commands = notifier | notifier_error;
878 int pos, error = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700879 /** Check CPBs for completed commands */
Robert Hancock721449b2007-02-19 19:03:08 -0600880 while ((pos = ffs(check_commands)) && !error) {
881 pos--;
882 error = nv_adma_check_cpb(ap, pos,
883 notifier_error & (1 << pos) );
884 check_commands &= ~(1 << pos );
Robert Hancockfbbb2622006-10-27 19:08:41 -0700885 }
886 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700887 }
888 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500889
Robert Hancock2dec7552006-11-26 14:20:19 -0600890 if(notifier_clears[0] || notifier_clears[1]) {
891 /* Note: Both notifier clear registers must be written
892 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600893 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
894 writel(notifier_clears[0], pp->notifier_clear_block);
895 pp = host->ports[1]->private_data;
896 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -0600897 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700898
899 spin_unlock(&host->lock);
900
901 return IRQ_RETVAL(handled);
902}
903
904static void nv_adma_irq_clear(struct ata_port *ap)
905{
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600906 struct nv_adma_port_priv *pp = ap->private_data;
907 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700908 u16 status = readw(mmio + NV_ADMA_STAT);
909 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
910 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900911 void __iomem *dma_stat_addr = ap->ioaddr.bmdma_addr + ATA_DMA_STATUS;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700912
913 /* clear ADMA status */
914 writew(status, mmio + NV_ADMA_STAT);
915 writel(notifier | notifier_error,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600916 pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700917
918 /** clear legacy status */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900919 iowrite8(ioread8(dma_stat_addr), dma_stat_addr);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700920}
921
Robert Hancockf5ecac22007-02-20 21:49:10 -0600922static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700923{
Robert Hancockf5ecac22007-02-20 21:49:10 -0600924 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700925
Robert Hancockf5ecac22007-02-20 21:49:10 -0600926 if(pp->flags & NV_ADMA_PORT_REGISTER_MODE)
927 ata_bmdma_post_internal_cmd(qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700928}
929
930static int nv_adma_port_start(struct ata_port *ap)
931{
932 struct device *dev = ap->host->dev;
933 struct nv_adma_port_priv *pp;
934 int rc;
935 void *mem;
936 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600937 void __iomem *mmio;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700938 u16 tmp;
939
940 VPRINTK("ENTER\n");
941
942 rc = ata_port_start(ap);
943 if (rc)
944 return rc;
945
Tejun Heo24dc5f32007-01-20 16:00:28 +0900946 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
947 if (!pp)
948 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700949
Tejun Heo0d5ff562007-02-01 15:06:36 +0900950 mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600951 ap->port_no * NV_ADMA_PORT_SIZE;
952 pp->ctl_block = mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900953 pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600954 pp->notifier_clear_block = pp->gen_block +
955 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
956
Tejun Heo24dc5f32007-01-20 16:00:28 +0900957 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
958 &mem_dma, GFP_KERNEL);
959 if (!mem)
960 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700961 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
962
963 /*
964 * First item in chunk of DMA memory:
965 * 128-byte command parameter block (CPB)
966 * one for each command tag
967 */
968 pp->cpb = mem;
969 pp->cpb_dma = mem_dma;
970
971 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
972 writel((mem_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
973
974 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
975 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
976
977 /*
978 * Second item: block of ADMA_SGTBL_LEN s/g entries
979 */
980 pp->aprd = mem;
981 pp->aprd_dma = mem_dma;
982
983 ap->private_data = pp;
984
985 /* clear any outstanding interrupt conditions */
986 writew(0xffff, mmio + NV_ADMA_STAT);
987
988 /* initialize port variables */
989 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
990
991 /* clear CPB fetch count */
992 writew(0, mmio + NV_ADMA_CPB_COUNT);
993
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600994 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700995 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -0600996 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
997 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700998
999 tmp = readw(mmio + NV_ADMA_CTL);
1000 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001001 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001002 udelay(1);
1003 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001004 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001005
1006 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001007}
1008
1009static void nv_adma_port_stop(struct ata_port *ap)
1010{
Robert Hancockfbbb2622006-10-27 19:08:41 -07001011 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001012 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001013
1014 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -07001015 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001016}
1017
Tejun Heo438ac6d2007-03-02 17:31:26 +09001018#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001019static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
1020{
1021 struct nv_adma_port_priv *pp = ap->private_data;
1022 void __iomem *mmio = pp->ctl_block;
1023
1024 /* Go to register mode - clears GO */
1025 nv_adma_register_mode(ap);
1026
1027 /* clear CPB fetch count */
1028 writew(0, mmio + NV_ADMA_CPB_COUNT);
1029
1030 /* disable interrupt, shut down port */
1031 writew(0, mmio + NV_ADMA_CTL);
1032
1033 return 0;
1034}
1035
1036static int nv_adma_port_resume(struct ata_port *ap)
1037{
1038 struct nv_adma_port_priv *pp = ap->private_data;
1039 void __iomem *mmio = pp->ctl_block;
1040 u16 tmp;
1041
1042 /* set CPB block location */
1043 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1044 writel((pp->cpb_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1045
1046 /* clear any outstanding interrupt conditions */
1047 writew(0xffff, mmio + NV_ADMA_STAT);
1048
1049 /* initialize port variables */
1050 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1051
1052 /* clear CPB fetch count */
1053 writew(0, mmio + NV_ADMA_CPB_COUNT);
1054
1055 /* clear GO for register mode, enable interrupt */
1056 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001057 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1058 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001059
1060 tmp = readw(mmio + NV_ADMA_CTL);
1061 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001062 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001063 udelay(1);
1064 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001065 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001066
1067 return 0;
1068}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001069#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -07001070
1071static void nv_adma_setup_port(struct ata_probe_ent *probe_ent, unsigned int port)
1072{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001073 void __iomem *mmio = probe_ent->iomap[NV_MMIO_BAR];
Robert Hancockfbbb2622006-10-27 19:08:41 -07001074 struct ata_ioports *ioport = &probe_ent->port[port];
1075
1076 VPRINTK("ENTER\n");
1077
1078 mmio += NV_ADMA_PORT + port * NV_ADMA_PORT_SIZE;
1079
Tejun Heo0d5ff562007-02-01 15:06:36 +09001080 ioport->cmd_addr = mmio;
1081 ioport->data_addr = mmio + (ATA_REG_DATA * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001082 ioport->error_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001083 ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1084 ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1085 ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1086 ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1087 ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1088 ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001089 ioport->status_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001090 ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001091 ioport->altstatus_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001092 ioport->ctl_addr = mmio + 0x20;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001093}
1094
1095static int nv_adma_host_init(struct ata_probe_ent *probe_ent)
1096{
1097 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
1098 unsigned int i;
1099 u32 tmp32;
1100
1101 VPRINTK("ENTER\n");
1102
1103 /* enable ADMA on the ports */
1104 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1105 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1106 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1107 NV_MCP_SATA_CFG_20_PORT1_EN |
1108 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1109
1110 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1111
1112 for (i = 0; i < probe_ent->n_ports; i++)
1113 nv_adma_setup_port(probe_ent, i);
1114
Robert Hancockfbbb2622006-10-27 19:08:41 -07001115 return 0;
1116}
1117
1118static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1119 struct scatterlist *sg,
1120 int idx,
1121 struct nv_adma_prd *aprd)
1122{
Robert Hancock41949ed2007-02-19 19:02:27 -06001123 u8 flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001124 if (qc->tf.flags & ATA_TFLAG_WRITE)
1125 flags |= NV_APRD_WRITE;
1126 if (idx == qc->n_elem - 1)
1127 flags |= NV_APRD_END;
1128 else if (idx != 4)
1129 flags |= NV_APRD_CONT;
1130
1131 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1132 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001133 aprd->flags = flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001134 aprd->packet_len = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001135}
1136
1137static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1138{
1139 struct nv_adma_port_priv *pp = qc->ap->private_data;
1140 unsigned int idx;
1141 struct nv_adma_prd *aprd;
1142 struct scatterlist *sg;
1143
1144 VPRINTK("ENTER\n");
1145
1146 idx = 0;
1147
1148 ata_for_each_sg(sg, qc) {
1149 aprd = (idx < 5) ? &cpb->aprd[idx] : &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (idx-5)];
1150 nv_adma_fill_aprd(qc, sg, idx, aprd);
1151 idx++;
1152 }
1153 if (idx > 5)
1154 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
Robert Hancock41949ed2007-02-19 19:02:27 -06001155 else
1156 cpb->next_aprd = cpu_to_le64(0);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001157}
1158
Robert Hancock382a6652007-02-05 16:26:02 -08001159static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
1160{
1161 struct nv_adma_port_priv *pp = qc->ap->private_data;
1162
1163 /* ADMA engine can only be used for non-ATAPI DMA commands,
1164 or interrupt-driven no-data commands. */
1165 if((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
1166 (qc->tf.flags & ATA_TFLAG_POLLING))
1167 return 1;
1168
1169 if((qc->flags & ATA_QCFLAG_DMAMAP) ||
1170 (qc->tf.protocol == ATA_PROT_NODATA))
1171 return 0;
1172
1173 return 1;
1174}
1175
Robert Hancockfbbb2622006-10-27 19:08:41 -07001176static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1177{
1178 struct nv_adma_port_priv *pp = qc->ap->private_data;
1179 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1180 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
Robert Hancockfbbb2622006-10-27 19:08:41 -07001181 NV_CPB_CTL_IEN;
1182
Robert Hancock382a6652007-02-05 16:26:02 -08001183 if (nv_adma_use_reg_mode(qc)) {
Robert Hancock2dec7552006-11-26 14:20:19 -06001184 nv_adma_register_mode(qc->ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001185 ata_qc_prep(qc);
1186 return;
1187 }
1188
Robert Hancock41949ed2007-02-19 19:02:27 -06001189 cpb->resp_flags = NV_CPB_RESP_DONE;
1190 wmb();
1191 cpb->ctl_flags = 0;
1192 wmb();
Robert Hancockfbbb2622006-10-27 19:08:41 -07001193
1194 cpb->len = 3;
1195 cpb->tag = qc->tag;
1196 cpb->next_cpb_idx = 0;
1197
1198 /* turn on NCQ flags for NCQ commands */
1199 if (qc->tf.protocol == ATA_PROT_NCQ)
1200 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1201
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001202 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1203
Robert Hancockfbbb2622006-10-27 19:08:41 -07001204 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1205
Robert Hancock382a6652007-02-05 16:26:02 -08001206 if(qc->flags & ATA_QCFLAG_DMAMAP) {
1207 nv_adma_fill_sg(qc, cpb);
1208 ctl_flags |= NV_CPB_CTL_APRD_VALID;
1209 } else
1210 memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001211
1212 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID until we are
1213 finished filling in all of the contents */
1214 wmb();
1215 cpb->ctl_flags = ctl_flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001216 wmb();
1217 cpb->resp_flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001218}
1219
1220static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1221{
Robert Hancock2dec7552006-11-26 14:20:19 -06001222 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001223 void __iomem *mmio = pp->ctl_block;
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001224 int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001225
1226 VPRINTK("ENTER\n");
1227
Robert Hancock382a6652007-02-05 16:26:02 -08001228 if (nv_adma_use_reg_mode(qc)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001229 /* use ATA register mode */
Robert Hancock382a6652007-02-05 16:26:02 -08001230 VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001231 nv_adma_register_mode(qc->ap);
1232 return ata_qc_issue_prot(qc);
1233 } else
1234 nv_adma_mode(qc->ap);
1235
1236 /* write append register, command tag in lower 8 bits
1237 and (number of cpbs to append -1) in top 8 bits */
1238 wmb();
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001239
1240 if(curr_ncq != pp->last_issue_ncq) {
1241 /* Seems to need some delay before switching between NCQ and non-NCQ
1242 commands, else we get command timeouts and such. */
1243 udelay(20);
1244 pp->last_issue_ncq = curr_ncq;
1245 }
1246
Robert Hancockfbbb2622006-10-27 19:08:41 -07001247 writew(qc->tag, mmio + NV_ADMA_APPEND);
1248
1249 DPRINTK("Issued tag %u\n",qc->tag);
1250
1251 return 0;
1252}
1253
David Howells7d12e782006-10-05 14:55:46 +01001254static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255{
Jeff Garzikcca39742006-08-24 03:19:22 -04001256 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 unsigned int i;
1258 unsigned int handled = 0;
1259 unsigned long flags;
1260
Jeff Garzikcca39742006-08-24 03:19:22 -04001261 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Jeff Garzikcca39742006-08-24 03:19:22 -04001263 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 struct ata_port *ap;
1265
Jeff Garzikcca39742006-08-24 03:19:22 -04001266 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001267 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001268 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 struct ata_queued_cmd *qc;
1270
1271 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001272 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 handled += ata_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001274 else
1275 // No request pending? Clear interrupt status
1276 // anyway, in case there's one pending.
1277 ap->ops->check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 }
1279
1280 }
1281
Jeff Garzikcca39742006-08-24 03:19:22 -04001282 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
1284 return IRQ_RETVAL(handled);
1285}
1286
Jeff Garzikcca39742006-08-24 03:19:22 -04001287static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001288{
1289 int i, handled = 0;
1290
Jeff Garzikcca39742006-08-24 03:19:22 -04001291 for (i = 0; i < host->n_ports; i++) {
1292 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001293
1294 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1295 handled += nv_host_intr(ap, irq_stat);
1296
1297 irq_stat >>= NV_INT_PORT_SHIFT;
1298 }
1299
1300 return IRQ_RETVAL(handled);
1301}
1302
David Howells7d12e782006-10-05 14:55:46 +01001303static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001304{
Jeff Garzikcca39742006-08-24 03:19:22 -04001305 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001306 u8 irq_stat;
1307 irqreturn_t ret;
1308
Jeff Garzikcca39742006-08-24 03:19:22 -04001309 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001310 irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
Jeff Garzikcca39742006-08-24 03:19:22 -04001311 ret = nv_do_interrupt(host, irq_stat);
1312 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001313
1314 return ret;
1315}
1316
David Howells7d12e782006-10-05 14:55:46 +01001317static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001318{
Jeff Garzikcca39742006-08-24 03:19:22 -04001319 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001320 u8 irq_stat;
1321 irqreturn_t ret;
1322
Jeff Garzikcca39742006-08-24 03:19:22 -04001323 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001324 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Jeff Garzikcca39742006-08-24 03:19:22 -04001325 ret = nv_do_interrupt(host, irq_stat);
1326 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001327
1328 return ret;
1329}
1330
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
1332{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 if (sc_reg > SCR_CONTROL)
1334 return 0xffffffffU;
1335
Tejun Heo0d5ff562007-02-01 15:06:36 +09001336 return ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337}
1338
1339static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
1340{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 if (sc_reg > SCR_CONTROL)
1342 return;
1343
Tejun Heo0d5ff562007-02-01 15:06:36 +09001344 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345}
1346
Tejun Heo39f87582006-06-17 15:49:56 +09001347static void nv_nf2_freeze(struct ata_port *ap)
1348{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001349 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001350 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1351 u8 mask;
1352
Tejun Heo0d5ff562007-02-01 15:06:36 +09001353 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001354 mask &= ~(NV_INT_ALL << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001355 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001356}
1357
1358static void nv_nf2_thaw(struct ata_port *ap)
1359{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001360 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001361 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1362 u8 mask;
1363
Tejun Heo0d5ff562007-02-01 15:06:36 +09001364 iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
Tejun Heo39f87582006-06-17 15:49:56 +09001365
Tejun Heo0d5ff562007-02-01 15:06:36 +09001366 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001367 mask |= (NV_INT_MASK << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001368 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001369}
1370
1371static void nv_ck804_freeze(struct ata_port *ap)
1372{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001373 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001374 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1375 u8 mask;
1376
1377 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1378 mask &= ~(NV_INT_ALL << shift);
1379 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1380}
1381
1382static void nv_ck804_thaw(struct ata_port *ap)
1383{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001384 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001385 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1386 u8 mask;
1387
1388 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1389
1390 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1391 mask |= (NV_INT_MASK << shift);
1392 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1393}
1394
1395static int nv_hardreset(struct ata_port *ap, unsigned int *class)
1396{
1397 unsigned int dummy;
1398
1399 /* SATA hardreset fails to retrieve proper device signature on
1400 * some controllers. Don't classify on hardreset. For more
1401 * info, see http://bugme.osdl.org/show_bug.cgi?id=3352
1402 */
1403 return sata_std_hardreset(ap, &dummy);
1404}
1405
1406static void nv_error_handler(struct ata_port *ap)
1407{
1408 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1409 nv_hardreset, ata_std_postreset);
1410}
1411
Robert Hancockfbbb2622006-10-27 19:08:41 -07001412static void nv_adma_error_handler(struct ata_port *ap)
1413{
1414 struct nv_adma_port_priv *pp = ap->private_data;
1415 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001416 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001417 int i;
1418 u16 tmp;
Jeff Garzika84471f2007-02-26 05:51:33 -05001419
Robert Hancock2cb27852007-02-11 18:34:44 -06001420 if(ata_tag_valid(ap->active_tag) || ap->sactive) {
1421 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1422 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
1423 u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
1424 u32 status = readw(mmio + NV_ADMA_STAT);
Robert Hancock08af7412007-02-19 19:01:59 -06001425 u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT);
1426 u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX);
Robert Hancock2cb27852007-02-11 18:34:44 -06001427
1428 ata_port_printk(ap, KERN_ERR, "EH in ADMA mode, notifier 0x%X "
Robert Hancock08af7412007-02-19 19:01:59 -06001429 "notifier_error 0x%X gen_ctl 0x%X status 0x%X "
1430 "next cpb count 0x%X next cpb idx 0x%x\n",
1431 notifier, notifier_error, gen_ctl, status,
1432 cpb_count, next_cpb_idx);
Robert Hancock2cb27852007-02-11 18:34:44 -06001433
1434 for( i=0;i<NV_ADMA_MAX_CPBS;i++) {
1435 struct nv_adma_cpb *cpb = &pp->cpb[i];
1436 if( (ata_tag_valid(ap->active_tag) && i == ap->active_tag) ||
1437 ap->sactive & (1 << i) )
1438 ata_port_printk(ap, KERN_ERR,
1439 "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1440 i, cpb->ctl_flags, cpb->resp_flags);
1441 }
1442 }
Robert Hancockfbbb2622006-10-27 19:08:41 -07001443
Robert Hancockfbbb2622006-10-27 19:08:41 -07001444 /* Push us back into port register mode for error handling. */
1445 nv_adma_register_mode(ap);
1446
Robert Hancockfbbb2622006-10-27 19:08:41 -07001447 /* Mark all of the CPBs as invalid to prevent them from being executed */
1448 for( i=0;i<NV_ADMA_MAX_CPBS;i++)
1449 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1450
1451 /* clear CPB fetch count */
1452 writew(0, mmio + NV_ADMA_CPB_COUNT);
1453
1454 /* Reset channel */
1455 tmp = readw(mmio + NV_ADMA_CTL);
1456 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001457 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001458 udelay(1);
1459 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001460 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001461 }
1462
1463 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1464 nv_hardreset, ata_std_postreset);
1465}
1466
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1468{
1469 static int printed_version = 0;
Jeff Garzik29da9f62006-09-25 21:56:33 -04001470 struct ata_port_info *ppi[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 struct ata_probe_ent *probe_ent;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001472 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 int rc;
1474 u32 bar;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001475 void __iomem *base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001476 unsigned long type = ent->driver_data;
1477 int mask_set = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478
1479 // Make sure this is a SATA controller by counting the number of bars
1480 // (NVIDIA SATA controllers will always have six bars). Otherwise,
1481 // it's an IDE controller and we ignore it.
1482 for (bar=0; bar<6; bar++)
1483 if (pci_resource_start(pdev, bar) == 0)
1484 return -ENODEV;
1485
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001486 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001487 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488
Tejun Heo24dc5f32007-01-20 16:00:28 +09001489 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001491 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
1493 rc = pci_request_regions(pdev, DRV_NAME);
1494 if (rc) {
Tejun Heo24dc5f32007-01-20 16:00:28 +09001495 pcim_pin_device(pdev);
1496 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 }
1498
Robert Hancockfbbb2622006-10-27 19:08:41 -07001499 if(type >= CK804 && adma_enabled) {
1500 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
1501 type = ADMA;
1502 if(!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
1503 !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK))
1504 mask_set = 1;
1505 }
1506
1507 if(!mask_set) {
1508 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1509 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001510 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001511 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1512 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001513 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001514 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
1516 rc = -ENOMEM;
1517
Tejun Heo24dc5f32007-01-20 16:00:28 +09001518 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001519 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001520 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001521
Robert Hancockfbbb2622006-10-27 19:08:41 -07001522 ppi[0] = ppi[1] = &nv_port_info[type];
Jeff Garzik29da9f62006-09-25 21:56:33 -04001523 probe_ent = ata_pci_init_native_mode(pdev, ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 if (!probe_ent)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001525 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
Tejun Heo0d5ff562007-02-01 15:06:36 +09001527 if (!pcim_iomap(pdev, NV_MMIO_BAR, 0))
Tejun Heo24dc5f32007-01-20 16:00:28 +09001528 return -EIO;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001529 probe_ent->iomap = pcim_iomap_table(pdev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001530
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001531 probe_ent->private_data = hpriv;
1532 hpriv->type = type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Tejun Heo0d5ff562007-02-01 15:06:36 +09001534 base = probe_ent->iomap[NV_MMIO_BAR];
Jeff Garzik02cbd922006-03-22 23:59:46 -05001535 probe_ent->port[0].scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
1536 probe_ent->port[1].scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
1537
Tejun Heoada364e2006-06-17 15:49:56 +09001538 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001539 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09001540 u8 regval;
1541
1542 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1543 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1544 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1545 }
1546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 pci_set_master(pdev);
1548
Robert Hancockfbbb2622006-10-27 19:08:41 -07001549 if (type == ADMA) {
1550 rc = nv_adma_host_init(probe_ent);
1551 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001552 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001553 }
1554
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 rc = ata_device_add(probe_ent);
1556 if (rc != NV_PORTS)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001557 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
Tejun Heo24dc5f32007-01-20 16:00:28 +09001559 devm_kfree(&pdev->dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561}
1562
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001563static void nv_remove_one (struct pci_dev *pdev)
1564{
1565 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1566 struct nv_host_priv *hpriv = host->private_data;
1567
1568 ata_pci_remove_one(pdev);
1569 kfree(hpriv);
1570}
1571
Tejun Heo438ac6d2007-03-02 17:31:26 +09001572#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001573static int nv_pci_device_resume(struct pci_dev *pdev)
1574{
1575 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1576 struct nv_host_priv *hpriv = host->private_data;
Robert Hancockce053fa2007-02-05 16:26:04 -08001577 int rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001578
Robert Hancockce053fa2007-02-05 16:26:04 -08001579 rc = ata_pci_device_do_resume(pdev);
1580 if(rc)
1581 return rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001582
1583 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1584 if(hpriv->type >= CK804) {
1585 u8 regval;
1586
1587 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1588 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1589 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1590 }
1591 if(hpriv->type == ADMA) {
1592 u32 tmp32;
1593 struct nv_adma_port_priv *pp;
1594 /* enable/disable ADMA on the ports appropriately */
1595 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1596
1597 pp = host->ports[0]->private_data;
1598 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1599 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1600 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1601 else
1602 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
1603 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1604 pp = host->ports[1]->private_data;
1605 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1606 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
1607 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1608 else
1609 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
1610 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1611
1612 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1613 }
1614 }
1615
1616 ata_host_resume(host);
1617
1618 return 0;
1619}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001620#endif
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001621
Jeff Garzikcca39742006-08-24 03:19:22 -04001622static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09001623{
Jeff Garzikcca39742006-08-24 03:19:22 -04001624 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09001625 u8 regval;
1626
1627 /* disable SATA space for CK804 */
1628 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1629 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1630 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09001631}
1632
Robert Hancockfbbb2622006-10-27 19:08:41 -07001633static void nv_adma_host_stop(struct ata_host *host)
1634{
1635 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001636 u32 tmp32;
1637
Robert Hancockfbbb2622006-10-27 19:08:41 -07001638 /* disable ADMA on the ports */
1639 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1640 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1641 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1642 NV_MCP_SATA_CFG_20_PORT1_EN |
1643 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1644
1645 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1646
1647 nv_ck804_host_stop(host);
1648}
1649
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650static int __init nv_init(void)
1651{
Pavel Roskinb7887192006-08-10 18:13:18 +09001652 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653}
1654
1655static void __exit nv_exit(void)
1656{
1657 pci_unregister_driver(&nv_pci_driver);
1658}
1659
1660module_init(nv_init);
1661module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001662module_param_named(adma, adma_enabled, bool, 0444);
1663MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");