blob: 9324c881d64066a487b3ee34938409d5b430a9bc [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
35#include "radeon_drm.h"
36#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Jerome Glisse4c788672009-11-20 14:29:23 +010049static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020050{
Jerome Glisse4c788672009-11-20 14:29:23 +010051 struct radeon_bo *bo;
52
53 bo = container_of(tbo, struct radeon_bo, tbo);
54 mutex_lock(&bo->rdev->gem.mutex);
55 list_del_init(&bo->list);
56 mutex_unlock(&bo->rdev->gem.mutex);
57 radeon_bo_clear_surface_reg(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +010058 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010059 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060}
61
Jerome Glissed03d8582009-12-14 21:02:09 +010062bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
63{
64 if (bo->destroy == &radeon_ttm_bo_destroy)
65 return true;
66 return false;
67}
68
Jerome Glisse312ea8d2009-12-07 15:52:58 +010069void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
70{
71 u32 c = 0;
72
73 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050074 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010075 rbo->placement.placement = rbo->placements;
76 rbo->placement.busy_placement = rbo->placements;
77 if (domain & RADEON_GEM_DOMAIN_VRAM)
78 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
79 TTM_PL_FLAG_VRAM;
80 if (domain & RADEON_GEM_DOMAIN_GTT)
81 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
82 if (domain & RADEON_GEM_DOMAIN_CPU)
83 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010084 if (!c)
85 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010086 rbo->placement.num_placement = c;
87 rbo->placement.num_busy_placement = c;
88}
89
Daniel Vetter441921d2011-02-18 17:59:16 +010090int radeon_bo_create(struct radeon_device *rdev,
Alex Deucher268b2512010-11-17 19:00:26 -050091 unsigned long size, int byte_align, bool kernel, u32 domain,
92 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093{
Jerome Glisse4c788672009-11-20 14:29:23 +010094 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -050096 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
97 unsigned long max_size = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098 int r;
99
Daniel Vetter441921d2011-02-18 17:59:16 +0100100 size = ALIGN(size, PAGE_SIZE);
101
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
103 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
104 }
105 if (kernel) {
106 type = ttm_bo_type_kernel;
107 } else {
108 type = ttm_bo_type_device;
109 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100110 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100111
Jerome Glisse93225b02010-12-03 16:38:19 -0500112 /* maximun bo size is the minimun btw visible vram and gtt size */
113 max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
114 if ((page_align << PAGE_SHIFT) >= max_size) {
115 printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
116 __func__, __LINE__, page_align >> (20 - PAGE_SHIFT), max_size >> 20);
117 return -ENOMEM;
118 }
119
Michel Dänzer2b66b502010-11-09 11:50:05 +0100120retry:
Jerome Glisse4c788672009-11-20 14:29:23 +0100121 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
122 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200123 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100124 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
125 if (unlikely(r)) {
126 kfree(bo);
127 return r;
128 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100129 bo->rdev = rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100130 bo->gobj = &bo->gem_base;
131 bo->gem_base.driver_private = bo;
Jerome Glisse4c788672009-11-20 14:29:23 +0100132 bo->surface_reg = -1;
133 INIT_LIST_HEAD(&bo->list);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100134 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100135 /* Kernel allocation are uninterruptible */
Matthew Garrett5876dd22010-04-26 15:52:20 -0400136 mutex_lock(&rdev->vram_mutex);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100137 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Alex Deucher268b2512010-11-17 19:00:26 -0500138 &bo->placement, page_align, 0, !kernel, NULL, size,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100139 &radeon_ttm_bo_destroy);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400140 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141 if (unlikely(r != 0)) {
Michel Dänzere3765732010-07-08 12:43:28 +1000142 if (r != -ERESTARTSYS) {
143 if (domain == RADEON_GEM_DOMAIN_VRAM) {
144 domain |= RADEON_GEM_DOMAIN_GTT;
145 goto retry;
146 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100147 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100148 "object_init failed for (%lu, 0x%08X)\n",
149 size, domain);
Michel Dänzere3765732010-07-08 12:43:28 +1000150 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 return r;
152 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100153 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100154
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000155 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100156
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157 return 0;
158}
159
Jerome Glisse4c788672009-11-20 14:29:23 +0100160int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161{
Jerome Glisse4c788672009-11-20 14:29:23 +0100162 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163 int r;
164
Jerome Glisse4c788672009-11-20 14:29:23 +0100165 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100167 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169 return 0;
170 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172 if (r) {
173 return r;
174 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100175 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100177 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100179 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180 return 0;
181}
182
Jerome Glisse4c788672009-11-20 14:29:23 +0100183void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184{
Jerome Glisse4c788672009-11-20 14:29:23 +0100185 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100187 bo->kptr = NULL;
188 radeon_bo_check_tiling(bo, 0, 0);
189 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190}
191
Jerome Glisse4c788672009-11-20 14:29:23 +0100192void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193{
Jerome Glisse4c788672009-11-20 14:29:23 +0100194 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000195 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196
Jerome Glisse4c788672009-11-20 14:29:23 +0100197 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000199 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 tbo = &((*bo)->tbo);
Dave Airlief4b7fb92010-04-29 18:37:59 +1000201 mutex_lock(&rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100202 ttm_bo_unref(&tbo);
Dave Airlief4b7fb92010-04-29 18:37:59 +1000203 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100204 if (tbo == NULL)
205 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206}
207
Jerome Glisse4c788672009-11-20 14:29:23 +0100208int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100210 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211
Jerome Glisse4c788672009-11-20 14:29:23 +0100212 if (bo->pin_count) {
213 bo->pin_count++;
214 if (gpu_addr)
215 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216 return 0;
217 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100218 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000219 if (domain == RADEON_GEM_DOMAIN_VRAM) {
220 /* force to pin into visible video ram */
221 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
222 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100223 for (i = 0; i < bo->placement.num_placement; i++)
224 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000225 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100226 if (likely(r == 0)) {
227 bo->pin_count = 1;
228 if (gpu_addr != NULL)
229 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100231 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100232 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233 return r;
234}
235
Jerome Glisse4c788672009-11-20 14:29:23 +0100236int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100238 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239
Jerome Glisse4c788672009-11-20 14:29:23 +0100240 if (!bo->pin_count) {
241 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
242 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100244 bo->pin_count--;
245 if (bo->pin_count)
246 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100247 for (i = 0; i < bo->placement.num_placement; i++)
248 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000249 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100250 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100251 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100252 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253}
254
Jerome Glisse4c788672009-11-20 14:29:23 +0100255int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256{
Dave Airlied796d842010-01-25 13:08:08 +1000257 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
258 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500259 if (rdev->mc.igp_sideport_enabled == false)
260 /* Useless to evict on IGP chips */
261 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 }
263 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
264}
265
Jerome Glisse4c788672009-11-20 14:29:23 +0100266void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267{
Jerome Glisse4c788672009-11-20 14:29:23 +0100268 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269 struct drm_gem_object *gobj;
270
271 if (list_empty(&rdev->gem.objects)) {
272 return;
273 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100274 dev_err(rdev->dev, "Userspace still has active objects !\n");
275 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100277 gobj = bo->gobj;
278 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
279 gobj, bo, (unsigned long)gobj->size,
280 *((unsigned long *)&gobj->refcount));
281 mutex_lock(&bo->rdev->gem.mutex);
282 list_del_init(&bo->list);
283 mutex_unlock(&bo->rdev->gem.mutex);
284 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285 gobj->driver_private = NULL;
286 drm_gem_object_unreference(gobj);
287 mutex_unlock(&rdev->ddev->struct_mutex);
288 }
289}
290
Jerome Glisse4c788672009-11-20 14:29:23 +0100291int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292{
Jerome Glissea4d68272009-09-11 13:00:43 +0200293 /* Add an MTRR for the VRAM */
294 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
295 MTRR_TYPE_WRCOMB, 1);
296 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
297 rdev->mc.mc_vram_size >> 20,
298 (unsigned long long)rdev->mc.aper_size >> 20);
299 DRM_INFO("RAM width %dbits %cDR\n",
300 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301 return radeon_ttm_init(rdev);
302}
303
Jerome Glisse4c788672009-11-20 14:29:23 +0100304void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305{
306 radeon_ttm_fini(rdev);
307}
308
Jerome Glisse4c788672009-11-20 14:29:23 +0100309void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
310 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311{
312 if (lobj->wdomain) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000313 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000315 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316 }
317}
318
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100319int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320{
Jerome Glisse4c788672009-11-20 14:29:23 +0100321 struct radeon_bo_list *lobj;
322 struct radeon_bo *bo;
Michel Dänzere3765732010-07-08 12:43:28 +1000323 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 int r;
325
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000326 r = ttm_eu_reserve_buffers(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200327 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328 return r;
329 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000330 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100331 bo = lobj->bo;
332 if (!bo->pin_count) {
Michel Dänzere3765732010-07-08 12:43:28 +1000333 domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
334
335 retry:
336 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100337 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000338 true, false, false);
Michel Dänzere3765732010-07-08 12:43:28 +1000339 if (unlikely(r)) {
340 if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
341 domain |= RADEON_GEM_DOMAIN_GTT;
342 goto retry;
343 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 return r;
Michel Dänzere3765732010-07-08 12:43:28 +1000345 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100347 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
348 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 }
350 return 0;
351}
352
Jerome Glisse4c788672009-11-20 14:29:23 +0100353int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 struct vm_area_struct *vma)
355{
Jerome Glisse4c788672009-11-20 14:29:23 +0100356 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357}
358
Dave Airlie550e2d92009-12-09 14:15:38 +1000359int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360{
Jerome Glisse4c788672009-11-20 14:29:23 +0100361 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000362 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100363 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000364 int steal;
365 int i;
366
Jerome Glisse4c788672009-11-20 14:29:23 +0100367 BUG_ON(!atomic_read(&bo->tbo.reserved));
368
369 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000370 return 0;
371
Jerome Glisse4c788672009-11-20 14:29:23 +0100372 if (bo->surface_reg >= 0) {
373 reg = &rdev->surface_regs[bo->surface_reg];
374 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000375 goto out;
376 }
377
378 steal = -1;
379 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
380
381 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100382 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000383 break;
384
Jerome Glisse4c788672009-11-20 14:29:23 +0100385 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000386 if (old_object->pin_count == 0)
387 steal = i;
388 }
389
390 /* if we are all out */
391 if (i == RADEON_GEM_MAX_SURFACES) {
392 if (steal == -1)
393 return -ENOMEM;
394 /* find someone with a surface reg and nuke their BO */
395 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100396 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000397 /* blow away the mapping */
398 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100399 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000400 old_object->surface_reg = -1;
401 i = steal;
402 }
403
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 bo->surface_reg = i;
405 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000406
407out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100408 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000409 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100410 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000411 return 0;
412}
413
Jerome Glisse4c788672009-11-20 14:29:23 +0100414static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000415{
Jerome Glisse4c788672009-11-20 14:29:23 +0100416 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000417 struct radeon_surface_reg *reg;
418
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000420 return;
421
Jerome Glisse4c788672009-11-20 14:29:23 +0100422 reg = &rdev->surface_regs[bo->surface_reg];
423 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000424
Jerome Glisse4c788672009-11-20 14:29:23 +0100425 reg->bo = NULL;
426 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000427}
428
Jerome Glisse4c788672009-11-20 14:29:23 +0100429int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
430 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000431{
Jerome Glisse4c788672009-11-20 14:29:23 +0100432 int r;
433
434 r = radeon_bo_reserve(bo, false);
435 if (unlikely(r != 0))
436 return r;
437 bo->tiling_flags = tiling_flags;
438 bo->pitch = pitch;
439 radeon_bo_unreserve(bo);
440 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000441}
442
Jerome Glisse4c788672009-11-20 14:29:23 +0100443void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
444 uint32_t *tiling_flags,
445 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000446{
Jerome Glisse4c788672009-11-20 14:29:23 +0100447 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000448 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100449 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000450 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100451 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000452}
453
Jerome Glisse4c788672009-11-20 14:29:23 +0100454int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
455 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000456{
Jerome Glisse4c788672009-11-20 14:29:23 +0100457 BUG_ON(!atomic_read(&bo->tbo.reserved));
458
459 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000460 return 0;
461
462 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100463 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000464 return 0;
465 }
466
Jerome Glisse4c788672009-11-20 14:29:23 +0100467 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000468 if (!has_moved)
469 return 0;
470
Jerome Glisse4c788672009-11-20 14:29:23 +0100471 if (bo->surface_reg >= 0)
472 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000473 return 0;
474 }
475
Jerome Glisse4c788672009-11-20 14:29:23 +0100476 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000477 return 0;
478
Jerome Glisse4c788672009-11-20 14:29:23 +0100479 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000480}
481
482void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100483 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000484{
Jerome Glissed03d8582009-12-14 21:02:09 +0100485 struct radeon_bo *rbo;
486 if (!radeon_ttm_bo_is_radeon_bo(bo))
487 return;
488 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100489 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000490}
491
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200492int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000493{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200494 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100495 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200496 unsigned long offset, size;
497 int r;
498
Jerome Glissed03d8582009-12-14 21:02:09 +0100499 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200500 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100501 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100502 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200503 rdev = rbo->rdev;
504 if (bo->mem.mem_type == TTM_PL_VRAM) {
505 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000506 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200507 if ((offset + size) > rdev->mc.visible_vram_size) {
508 /* hurrah the memory is not visible ! */
509 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
510 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
511 r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
512 if (unlikely(r != 0))
513 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000514 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200515 /* this should not happen */
516 if ((offset + size) > rdev->mc.visible_vram_size)
517 return -EINVAL;
518 }
519 }
520 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000521}