blob: 29955d55064f6a50805fba93183cefb7479a5f0c [file] [log] [blame]
Paul Walmsley69d88a02008-03-18 10:02:50 +02001#ifndef __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H
2#define __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H
3
4/*
5 * OMAP2/3 PRCM base and module definitions
6 *
Tero Kristo0a84a912011-12-16 14:36:58 -07007 * Copyright (C) 2007-2009, 2011 Texas Instruments, Inc.
Rajendra Nayak77772d5f2009-12-08 18:24:49 -07008 * Copyright (C) 2007-2009 Nokia Corporation
Paul Walmsley69d88a02008-03-18 10:02:50 +02009 *
10 * Written by Paul Walmsley
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Paul Walmsley69d88a02008-03-18 10:02:50 +020017/* Module offsets from both CM_BASE & PRM_BASE */
18
19/*
20 * Offsets that are the same on 24xx and 34xx
21 *
22 * Technically, in terms of the TRM, OCP_MOD is 34xx only; PLL_MOD is
23 * CCR_MOD on 3430; and GFX_MOD only exists < 3430ES2.
24 */
25#define OCP_MOD 0x000
26#define MPU_MOD 0x100
27#define CORE_MOD 0x200
28#define GFX_MOD 0x300
29#define WKUP_MOD 0x400
30#define PLL_MOD 0x500
31
32
33/* Chip-specific module offsets */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030034#define OMAP24XX_GR_MOD OCP_MOD
Paul Walmsley69d88a02008-03-18 10:02:50 +020035#define OMAP24XX_DSP_MOD 0x800
36
37#define OMAP2430_MDM_MOD 0xc00
38
39/* IVA2 module is < base on 3430 */
40#define OMAP3430_IVA2_MOD -0x800
41#define OMAP3430ES2_SGX_MOD GFX_MOD
42#define OMAP3430_CCR_MOD PLL_MOD
43#define OMAP3430_DSS_MOD 0x600
44#define OMAP3430_CAM_MOD 0x700
45#define OMAP3430_PER_MOD 0x800
46#define OMAP3430_EMU_MOD 0x900
47#define OMAP3430_GR_MOD 0xa00
48#define OMAP3430_NEON_MOD 0xb00
49#define OMAP3430ES2_USBHOST_MOD 0xc00
50
Paul Walmsley69d88a02008-03-18 10:02:50 +020051/* 24XX register bits shared between CM & PRM registers */
52
53/* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
54#define OMAP2420_EN_MMC_SHIFT 26
Paul Walmsley2fd0f752010-05-18 18:40:23 -060055#define OMAP2420_EN_MMC_MASK (1 << 26)
Paul Walmsley69d88a02008-03-18 10:02:50 +020056#define OMAP24XX_EN_UART2_SHIFT 22
Paul Walmsley2fd0f752010-05-18 18:40:23 -060057#define OMAP24XX_EN_UART2_MASK (1 << 22)
Paul Walmsley69d88a02008-03-18 10:02:50 +020058#define OMAP24XX_EN_UART1_SHIFT 21
Paul Walmsley2fd0f752010-05-18 18:40:23 -060059#define OMAP24XX_EN_UART1_MASK (1 << 21)
Paul Walmsley69d88a02008-03-18 10:02:50 +020060#define OMAP24XX_EN_MCSPI2_SHIFT 18
Paul Walmsley2fd0f752010-05-18 18:40:23 -060061#define OMAP24XX_EN_MCSPI2_MASK (1 << 18)
Paul Walmsley69d88a02008-03-18 10:02:50 +020062#define OMAP24XX_EN_MCSPI1_SHIFT 17
Paul Walmsley2fd0f752010-05-18 18:40:23 -060063#define OMAP24XX_EN_MCSPI1_MASK (1 << 17)
Paul Walmsley69d88a02008-03-18 10:02:50 +020064#define OMAP24XX_EN_MCBSP2_SHIFT 16
Paul Walmsley2fd0f752010-05-18 18:40:23 -060065#define OMAP24XX_EN_MCBSP2_MASK (1 << 16)
Paul Walmsley69d88a02008-03-18 10:02:50 +020066#define OMAP24XX_EN_MCBSP1_SHIFT 15
Paul Walmsley2fd0f752010-05-18 18:40:23 -060067#define OMAP24XX_EN_MCBSP1_MASK (1 << 15)
Paul Walmsley69d88a02008-03-18 10:02:50 +020068#define OMAP24XX_EN_GPT12_SHIFT 14
Paul Walmsley2fd0f752010-05-18 18:40:23 -060069#define OMAP24XX_EN_GPT12_MASK (1 << 14)
Paul Walmsley69d88a02008-03-18 10:02:50 +020070#define OMAP24XX_EN_GPT11_SHIFT 13
Paul Walmsley2fd0f752010-05-18 18:40:23 -060071#define OMAP24XX_EN_GPT11_MASK (1 << 13)
Paul Walmsley69d88a02008-03-18 10:02:50 +020072#define OMAP24XX_EN_GPT10_SHIFT 12
Paul Walmsley2fd0f752010-05-18 18:40:23 -060073#define OMAP24XX_EN_GPT10_MASK (1 << 12)
Paul Walmsley69d88a02008-03-18 10:02:50 +020074#define OMAP24XX_EN_GPT9_SHIFT 11
Paul Walmsley2fd0f752010-05-18 18:40:23 -060075#define OMAP24XX_EN_GPT9_MASK (1 << 11)
Paul Walmsley69d88a02008-03-18 10:02:50 +020076#define OMAP24XX_EN_GPT8_SHIFT 10
Paul Walmsley2fd0f752010-05-18 18:40:23 -060077#define OMAP24XX_EN_GPT8_MASK (1 << 10)
Paul Walmsley69d88a02008-03-18 10:02:50 +020078#define OMAP24XX_EN_GPT7_SHIFT 9
Paul Walmsley2fd0f752010-05-18 18:40:23 -060079#define OMAP24XX_EN_GPT7_MASK (1 << 9)
Paul Walmsley69d88a02008-03-18 10:02:50 +020080#define OMAP24XX_EN_GPT6_SHIFT 8
Paul Walmsley2fd0f752010-05-18 18:40:23 -060081#define OMAP24XX_EN_GPT6_MASK (1 << 8)
Paul Walmsley69d88a02008-03-18 10:02:50 +020082#define OMAP24XX_EN_GPT5_SHIFT 7
Paul Walmsley2fd0f752010-05-18 18:40:23 -060083#define OMAP24XX_EN_GPT5_MASK (1 << 7)
Paul Walmsley69d88a02008-03-18 10:02:50 +020084#define OMAP24XX_EN_GPT4_SHIFT 6
Paul Walmsley2fd0f752010-05-18 18:40:23 -060085#define OMAP24XX_EN_GPT4_MASK (1 << 6)
Paul Walmsley69d88a02008-03-18 10:02:50 +020086#define OMAP24XX_EN_GPT3_SHIFT 5
Paul Walmsley2fd0f752010-05-18 18:40:23 -060087#define OMAP24XX_EN_GPT3_MASK (1 << 5)
Paul Walmsley69d88a02008-03-18 10:02:50 +020088#define OMAP24XX_EN_GPT2_SHIFT 4
Paul Walmsley2fd0f752010-05-18 18:40:23 -060089#define OMAP24XX_EN_GPT2_MASK (1 << 4)
Paul Walmsley69d88a02008-03-18 10:02:50 +020090#define OMAP2420_EN_VLYNQ_SHIFT 3
Paul Walmsley2fd0f752010-05-18 18:40:23 -060091#define OMAP2420_EN_VLYNQ_MASK (1 << 3)
Paul Walmsley69d88a02008-03-18 10:02:50 +020092
93/* CM_FCLKEN2_CORE, CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */
94#define OMAP2430_EN_GPIO5_SHIFT 10
Paul Walmsley2fd0f752010-05-18 18:40:23 -060095#define OMAP2430_EN_GPIO5_MASK (1 << 10)
Paul Walmsley69d88a02008-03-18 10:02:50 +020096#define OMAP2430_EN_MCSPI3_SHIFT 9
Paul Walmsley2fd0f752010-05-18 18:40:23 -060097#define OMAP2430_EN_MCSPI3_MASK (1 << 9)
Paul Walmsley69d88a02008-03-18 10:02:50 +020098#define OMAP2430_EN_MMCHS2_SHIFT 8
Paul Walmsley2fd0f752010-05-18 18:40:23 -060099#define OMAP2430_EN_MMCHS2_MASK (1 << 8)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200100#define OMAP2430_EN_MMCHS1_SHIFT 7
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600101#define OMAP2430_EN_MMCHS1_MASK (1 << 7)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200102#define OMAP24XX_EN_UART3_SHIFT 2
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600103#define OMAP24XX_EN_UART3_MASK (1 << 2)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200104#define OMAP24XX_EN_USB_SHIFT 0
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600105#define OMAP24XX_EN_USB_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200106
107/* CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */
108#define OMAP2430_EN_MDM_INTC_SHIFT 11
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600109#define OMAP2430_EN_MDM_INTC_MASK (1 << 11)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200110#define OMAP2430_EN_USBHS_SHIFT 6
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600111#define OMAP2430_EN_USBHS_MASK (1 << 6)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200112
113/* CM_IDLEST1_CORE, PM_WKST1_CORE shared bits */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700114#define OMAP2420_ST_MMC_SHIFT 26
115#define OMAP2420_ST_MMC_MASK (1 << 26)
116#define OMAP24XX_ST_UART2_SHIFT 22
117#define OMAP24XX_ST_UART2_MASK (1 << 22)
118#define OMAP24XX_ST_UART1_SHIFT 21
119#define OMAP24XX_ST_UART1_MASK (1 << 21)
120#define OMAP24XX_ST_MCSPI2_SHIFT 18
121#define OMAP24XX_ST_MCSPI2_MASK (1 << 18)
122#define OMAP24XX_ST_MCSPI1_SHIFT 17
123#define OMAP24XX_ST_MCSPI1_MASK (1 << 17)
Charulatha V3cb72fa2011-02-24 12:51:46 -0800124#define OMAP24XX_ST_MCBSP2_SHIFT 16
125#define OMAP24XX_ST_MCBSP2_MASK (1 << 16)
126#define OMAP24XX_ST_MCBSP1_SHIFT 15
127#define OMAP24XX_ST_MCBSP1_MASK (1 << 15)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700128#define OMAP24XX_ST_GPT12_SHIFT 14
129#define OMAP24XX_ST_GPT12_MASK (1 << 14)
130#define OMAP24XX_ST_GPT11_SHIFT 13
131#define OMAP24XX_ST_GPT11_MASK (1 << 13)
132#define OMAP24XX_ST_GPT10_SHIFT 12
133#define OMAP24XX_ST_GPT10_MASK (1 << 12)
134#define OMAP24XX_ST_GPT9_SHIFT 11
135#define OMAP24XX_ST_GPT9_MASK (1 << 11)
136#define OMAP24XX_ST_GPT8_SHIFT 10
137#define OMAP24XX_ST_GPT8_MASK (1 << 10)
138#define OMAP24XX_ST_GPT7_SHIFT 9
139#define OMAP24XX_ST_GPT7_MASK (1 << 9)
140#define OMAP24XX_ST_GPT6_SHIFT 8
141#define OMAP24XX_ST_GPT6_MASK (1 << 8)
142#define OMAP24XX_ST_GPT5_SHIFT 7
143#define OMAP24XX_ST_GPT5_MASK (1 << 7)
144#define OMAP24XX_ST_GPT4_SHIFT 6
145#define OMAP24XX_ST_GPT4_MASK (1 << 6)
146#define OMAP24XX_ST_GPT3_SHIFT 5
147#define OMAP24XX_ST_GPT3_MASK (1 << 5)
148#define OMAP24XX_ST_GPT2_SHIFT 4
149#define OMAP24XX_ST_GPT2_MASK (1 << 4)
150#define OMAP2420_ST_VLYNQ_SHIFT 3
151#define OMAP2420_ST_VLYNQ_MASK (1 << 3)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200152
153/* CM_IDLEST2_CORE, PM_WKST2_CORE shared bits */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700154#define OMAP2430_ST_MDM_INTC_SHIFT 11
155#define OMAP2430_ST_MDM_INTC_MASK (1 << 11)
156#define OMAP2430_ST_GPIO5_SHIFT 10
157#define OMAP2430_ST_GPIO5_MASK (1 << 10)
158#define OMAP2430_ST_MCSPI3_SHIFT 9
159#define OMAP2430_ST_MCSPI3_MASK (1 << 9)
160#define OMAP2430_ST_MMCHS2_SHIFT 8
161#define OMAP2430_ST_MMCHS2_MASK (1 << 8)
162#define OMAP2430_ST_MMCHS1_SHIFT 7
163#define OMAP2430_ST_MMCHS1_MASK (1 << 7)
164#define OMAP2430_ST_USBHS_SHIFT 6
165#define OMAP2430_ST_USBHS_MASK (1 << 6)
166#define OMAP24XX_ST_UART3_SHIFT 2
167#define OMAP24XX_ST_UART3_MASK (1 << 2)
168#define OMAP24XX_ST_USB_SHIFT 0
169#define OMAP24XX_ST_USB_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200170
171/* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
172#define OMAP24XX_EN_GPIOS_SHIFT 2
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600173#define OMAP24XX_EN_GPIOS_MASK (1 << 2)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200174#define OMAP24XX_EN_GPT1_SHIFT 0
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600175#define OMAP24XX_EN_GPT1_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200176
177/* PM_WKST_WKUP, CM_IDLEST_WKUP shared bits */
Paul Walmsleyc2015dc2010-12-06 20:52:40 +0000178#define OMAP24XX_ST_GPIOS_SHIFT 2
179#define OMAP24XX_ST_GPIOS_MASK (1 << 2)
Vaibhav Hiremath444b3df2012-05-07 23:55:21 -0600180#define OMAP24XX_ST_32KSYNC_SHIFT 1
181#define OMAP24XX_ST_32KSYNC_MASK (1 << 1)
Paul Walmsleyc2015dc2010-12-06 20:52:40 +0000182#define OMAP24XX_ST_GPT1_SHIFT 0
183#define OMAP24XX_ST_GPT1_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200184
185/* CM_IDLEST_MDM and PM_WKST_MDM shared bits */
Paul Walmsleyc2015dc2010-12-06 20:52:40 +0000186#define OMAP2430_ST_MDM_SHIFT 0
187#define OMAP2430_ST_MDM_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200188
189
190/* 3430 register bits shared between CM & PRM registers */
191
192/* CM_REVISION, PRM_REVISION shared bits */
193#define OMAP3430_REV_SHIFT 0
194#define OMAP3430_REV_MASK (0xff << 0)
195
196/* CM_SYSCONFIG, PRM_SYSCONFIG shared bits */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600197#define OMAP3430_AUTOIDLE_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200198
199/* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
Paul Walmsleyb1636052011-03-01 13:12:56 -0800200#define OMAP3430_EN_MMC3_MASK (1 << 30)
201#define OMAP3430_EN_MMC3_SHIFT 30
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600202#define OMAP3430_EN_MMC2_MASK (1 << 25)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200203#define OMAP3430_EN_MMC2_SHIFT 25
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600204#define OMAP3430_EN_MMC1_MASK (1 << 24)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200205#define OMAP3430_EN_MMC1_SHIFT 24
Kyle Manna4bf90f62011-10-18 13:47:41 -0500206#define OMAP3430_EN_UART4_MASK (1 << 23)
207#define OMAP3430_EN_UART4_SHIFT 23
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600208#define OMAP3430_EN_MCSPI4_MASK (1 << 21)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200209#define OMAP3430_EN_MCSPI4_SHIFT 21
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600210#define OMAP3430_EN_MCSPI3_MASK (1 << 20)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200211#define OMAP3430_EN_MCSPI3_SHIFT 20
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600212#define OMAP3430_EN_MCSPI2_MASK (1 << 19)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200213#define OMAP3430_EN_MCSPI2_SHIFT 19
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600214#define OMAP3430_EN_MCSPI1_MASK (1 << 18)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200215#define OMAP3430_EN_MCSPI1_SHIFT 18
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600216#define OMAP3430_EN_I2C3_MASK (1 << 17)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200217#define OMAP3430_EN_I2C3_SHIFT 17
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600218#define OMAP3430_EN_I2C2_MASK (1 << 16)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200219#define OMAP3430_EN_I2C2_SHIFT 16
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600220#define OMAP3430_EN_I2C1_MASK (1 << 15)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200221#define OMAP3430_EN_I2C1_SHIFT 15
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600222#define OMAP3430_EN_UART2_MASK (1 << 14)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200223#define OMAP3430_EN_UART2_SHIFT 14
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600224#define OMAP3430_EN_UART1_MASK (1 << 13)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200225#define OMAP3430_EN_UART1_SHIFT 13
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600226#define OMAP3430_EN_GPT11_MASK (1 << 12)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200227#define OMAP3430_EN_GPT11_SHIFT 12
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600228#define OMAP3430_EN_GPT10_MASK (1 << 11)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200229#define OMAP3430_EN_GPT10_SHIFT 11
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600230#define OMAP3430_EN_MCBSP5_MASK (1 << 10)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200231#define OMAP3430_EN_MCBSP5_SHIFT 10
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600232#define OMAP3430_EN_MCBSP1_MASK (1 << 9)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200233#define OMAP3430_EN_MCBSP1_SHIFT 9
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600234#define OMAP3430_EN_FSHOSTUSB_MASK (1 << 5)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200235#define OMAP3430_EN_FSHOSTUSB_SHIFT 5
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600236#define OMAP3430_EN_D2D_MASK (1 << 3)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200237#define OMAP3430_EN_D2D_SHIFT 3
238
239/* CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600240#define OMAP3430_EN_HSOTGUSB_MASK (1 << 4)
241#define OMAP3430_EN_HSOTGUSB_SHIFT 4
Paul Walmsley69d88a02008-03-18 10:02:50 +0200242
243/* PM_WKST1_CORE, CM_IDLEST1_CORE shared bits */
Paul Walmsleyb1636052011-03-01 13:12:56 -0800244#define OMAP3430_ST_MMC3_SHIFT 30
245#define OMAP3430_ST_MMC3_MASK (1 << 30)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700246#define OMAP3430_ST_MMC2_SHIFT 25
247#define OMAP3430_ST_MMC2_MASK (1 << 25)
248#define OMAP3430_ST_MMC1_SHIFT 24
249#define OMAP3430_ST_MMC1_MASK (1 << 24)
250#define OMAP3430_ST_MCSPI4_SHIFT 21
251#define OMAP3430_ST_MCSPI4_MASK (1 << 21)
252#define OMAP3430_ST_MCSPI3_SHIFT 20
253#define OMAP3430_ST_MCSPI3_MASK (1 << 20)
254#define OMAP3430_ST_MCSPI2_SHIFT 19
255#define OMAP3430_ST_MCSPI2_MASK (1 << 19)
256#define OMAP3430_ST_MCSPI1_SHIFT 18
257#define OMAP3430_ST_MCSPI1_MASK (1 << 18)
258#define OMAP3430_ST_I2C3_SHIFT 17
259#define OMAP3430_ST_I2C3_MASK (1 << 17)
260#define OMAP3430_ST_I2C2_SHIFT 16
261#define OMAP3430_ST_I2C2_MASK (1 << 16)
262#define OMAP3430_ST_I2C1_SHIFT 15
263#define OMAP3430_ST_I2C1_MASK (1 << 15)
264#define OMAP3430_ST_UART2_SHIFT 14
265#define OMAP3430_ST_UART2_MASK (1 << 14)
266#define OMAP3430_ST_UART1_SHIFT 13
267#define OMAP3430_ST_UART1_MASK (1 << 13)
268#define OMAP3430_ST_GPT11_SHIFT 12
269#define OMAP3430_ST_GPT11_MASK (1 << 12)
270#define OMAP3430_ST_GPT10_SHIFT 11
271#define OMAP3430_ST_GPT10_MASK (1 << 11)
272#define OMAP3430_ST_MCBSP5_SHIFT 10
273#define OMAP3430_ST_MCBSP5_MASK (1 << 10)
274#define OMAP3430_ST_MCBSP1_SHIFT 9
275#define OMAP3430_ST_MCBSP1_MASK (1 << 9)
276#define OMAP3430ES1_ST_FSHOSTUSB_SHIFT 5
277#define OMAP3430ES1_ST_FSHOSTUSB_MASK (1 << 5)
278#define OMAP3430ES1_ST_HSOTGUSB_SHIFT 4
279#define OMAP3430ES1_ST_HSOTGUSB_MASK (1 << 4)
280#define OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT 5
281#define OMAP3430ES2_ST_HSOTGUSB_IDLE_MASK (1 << 5)
282#define OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT 4
283#define OMAP3430ES2_ST_HSOTGUSB_STDBY_MASK (1 << 4)
284#define OMAP3430_ST_D2D_SHIFT 3
285#define OMAP3430_ST_D2D_MASK (1 << 3)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200286
287/* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600288#define OMAP3430_EN_GPIO1_MASK (1 << 3)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200289#define OMAP3430_EN_GPIO1_SHIFT 3
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600290#define OMAP3430_EN_GPT12_MASK (1 << 1)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700291#define OMAP3430_EN_GPT12_SHIFT 1
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600292#define OMAP3430_EN_GPT1_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200293#define OMAP3430_EN_GPT1_SHIFT 0
294
295/* CM_FCLKEN_WKUP, PM_WKEN_WKUP shared bits */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600296#define OMAP3430_EN_SR2_MASK (1 << 7)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200297#define OMAP3430_EN_SR2_SHIFT 7
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600298#define OMAP3430_EN_SR1_MASK (1 << 6)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200299#define OMAP3430_EN_SR1_SHIFT 6
300
301/* CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600302#define OMAP3430_EN_GPT12_MASK (1 << 1)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200303#define OMAP3430_EN_GPT12_SHIFT 1
304
305/* CM_IDLEST_WKUP, PM_WKST_WKUP shared bits */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700306#define OMAP3430_ST_SR2_SHIFT 7
307#define OMAP3430_ST_SR2_MASK (1 << 7)
308#define OMAP3430_ST_SR1_SHIFT 6
309#define OMAP3430_ST_SR1_MASK (1 << 6)
310#define OMAP3430_ST_GPIO1_SHIFT 3
311#define OMAP3430_ST_GPIO1_MASK (1 << 3)
Vaibhav Hiremath444b3df2012-05-07 23:55:21 -0600312#define OMAP3430_ST_32KSYNC_SHIFT 2
313#define OMAP3430_ST_32KSYNC_MASK (1 << 2)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700314#define OMAP3430_ST_GPT12_SHIFT 1
315#define OMAP3430_ST_GPT12_MASK (1 << 1)
316#define OMAP3430_ST_GPT1_SHIFT 0
317#define OMAP3430_ST_GPT1_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200318
319/*
320 * CM_SLEEPDEP_GFX, CM_SLEEPDEP_DSS, CM_SLEEPDEP_CAM,
321 * CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_GFX,
322 * PM_WKDEP_DSS, PM_WKDEP_CAM, PM_WKDEP_PER, PM_WKDEP_NEON shared bits
323 */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600324#define OMAP3430_EN_MPU_MASK (1 << 1)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200325#define OMAP3430_EN_MPU_SHIFT 1
326
327/* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER shared bits */
Kevin Hilman046465b2010-09-27 20:19:30 +0530328
329#define OMAP3630_EN_UART4_MASK (1 << 18)
330#define OMAP3630_EN_UART4_SHIFT 18
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600331#define OMAP3430_EN_GPIO6_MASK (1 << 17)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200332#define OMAP3430_EN_GPIO6_SHIFT 17
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600333#define OMAP3430_EN_GPIO5_MASK (1 << 16)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200334#define OMAP3430_EN_GPIO5_SHIFT 16
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600335#define OMAP3430_EN_GPIO4_MASK (1 << 15)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200336#define OMAP3430_EN_GPIO4_SHIFT 15
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600337#define OMAP3430_EN_GPIO3_MASK (1 << 14)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200338#define OMAP3430_EN_GPIO3_SHIFT 14
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600339#define OMAP3430_EN_GPIO2_MASK (1 << 13)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200340#define OMAP3430_EN_GPIO2_SHIFT 13
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600341#define OMAP3430_EN_UART3_MASK (1 << 11)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200342#define OMAP3430_EN_UART3_SHIFT 11
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600343#define OMAP3430_EN_GPT9_MASK (1 << 10)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200344#define OMAP3430_EN_GPT9_SHIFT 10
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600345#define OMAP3430_EN_GPT8_MASK (1 << 9)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200346#define OMAP3430_EN_GPT8_SHIFT 9
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600347#define OMAP3430_EN_GPT7_MASK (1 << 8)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200348#define OMAP3430_EN_GPT7_SHIFT 8
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600349#define OMAP3430_EN_GPT6_MASK (1 << 7)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200350#define OMAP3430_EN_GPT6_SHIFT 7
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600351#define OMAP3430_EN_GPT5_MASK (1 << 6)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200352#define OMAP3430_EN_GPT5_SHIFT 6
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600353#define OMAP3430_EN_GPT4_MASK (1 << 5)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200354#define OMAP3430_EN_GPT4_SHIFT 5
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600355#define OMAP3430_EN_GPT3_MASK (1 << 4)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200356#define OMAP3430_EN_GPT3_SHIFT 4
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600357#define OMAP3430_EN_GPT2_MASK (1 << 3)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200358#define OMAP3430_EN_GPT2_SHIFT 3
359
360/* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER, PM_WKST_PER shared bits */
361/* XXX Possible TI documentation bug: should the PM_WKST_PER EN_* bits
362 * be ST_* bits instead? */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600363#define OMAP3430_EN_MCBSP4_MASK (1 << 2)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200364#define OMAP3430_EN_MCBSP4_SHIFT 2
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600365#define OMAP3430_EN_MCBSP3_MASK (1 << 1)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200366#define OMAP3430_EN_MCBSP3_SHIFT 1
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600367#define OMAP3430_EN_MCBSP2_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200368#define OMAP3430_EN_MCBSP2_SHIFT 0
369
370/* CM_IDLEST_PER, PM_WKST_PER shared bits */
Govindraj.Re5863682010-09-27 20:20:25 +0530371#define OMAP3630_ST_UART4_SHIFT 18
372#define OMAP3630_ST_UART4_MASK (1 << 18)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700373#define OMAP3430_ST_GPIO6_SHIFT 17
374#define OMAP3430_ST_GPIO6_MASK (1 << 17)
375#define OMAP3430_ST_GPIO5_SHIFT 16
376#define OMAP3430_ST_GPIO5_MASK (1 << 16)
377#define OMAP3430_ST_GPIO4_SHIFT 15
378#define OMAP3430_ST_GPIO4_MASK (1 << 15)
379#define OMAP3430_ST_GPIO3_SHIFT 14
380#define OMAP3430_ST_GPIO3_MASK (1 << 14)
381#define OMAP3430_ST_GPIO2_SHIFT 13
382#define OMAP3430_ST_GPIO2_MASK (1 << 13)
383#define OMAP3430_ST_UART3_SHIFT 11
384#define OMAP3430_ST_UART3_MASK (1 << 11)
385#define OMAP3430_ST_GPT9_SHIFT 10
386#define OMAP3430_ST_GPT9_MASK (1 << 10)
387#define OMAP3430_ST_GPT8_SHIFT 9
388#define OMAP3430_ST_GPT8_MASK (1 << 9)
389#define OMAP3430_ST_GPT7_SHIFT 8
390#define OMAP3430_ST_GPT7_MASK (1 << 8)
391#define OMAP3430_ST_GPT6_SHIFT 7
392#define OMAP3430_ST_GPT6_MASK (1 << 7)
393#define OMAP3430_ST_GPT5_SHIFT 6
394#define OMAP3430_ST_GPT5_MASK (1 << 6)
395#define OMAP3430_ST_GPT4_SHIFT 5
396#define OMAP3430_ST_GPT4_MASK (1 << 5)
397#define OMAP3430_ST_GPT3_SHIFT 4
398#define OMAP3430_ST_GPT3_MASK (1 << 4)
399#define OMAP3430_ST_GPT2_SHIFT 3
400#define OMAP3430_ST_GPT2_MASK (1 << 3)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200401
402/* CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_MPU, PM_WKDEP_PER shared bits */
Paul Walmsleyecb24aa2008-08-19 11:08:43 +0300403#define OMAP3430_EN_CORE_SHIFT 0
404#define OMAP3430_EN_CORE_MASK (1 << 0)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200405
Paul Walmsleyd198b512010-12-21 15:30:54 -0700406
407/*
408 * MAX_MODULE_HARDRESET_WAIT: Maximum microseconds to wait for an OMAP
409 * submodule to exit hardreset
410 */
411#define MAX_MODULE_HARDRESET_WAIT 10000
412
Paul Walmsley59fb6592010-12-21 15:30:55 -0700413# ifndef __ASSEMBLER__
414extern void __iomem *prm_base;
415extern void __iomem *cm_base;
416extern void __iomem *cm2_base;
Tero Kristo0a84a912011-12-16 14:36:58 -0700417
418/**
419 * struct omap_prcm_irq - describes a PRCM interrupt bit
420 * @name: a short name describing the interrupt type, e.g. "wkup" or "io"
421 * @offset: the bit shift of the interrupt inside the IRQ{ENABLE,STATUS} regs
422 * @priority: should this interrupt be handled before @priority=false IRQs?
423 *
424 * Describes interrupt bits inside the PRM_IRQ{ENABLE,STATUS}_MPU* registers.
425 * On systems with multiple PRM MPU IRQ registers, the bitfields read from
426 * the registers are concatenated, so @offset could be > 31 on these systems -
427 * see omap_prm_irq_handler() for more details. I/O ring interrupts should
428 * have @priority set to true.
429 */
430struct omap_prcm_irq {
431 const char *name;
432 unsigned int offset;
433 bool priority;
434};
435
436/**
437 * struct omap_prcm_irq_setup - PRCM interrupt controller details
438 * @ack: PRM register offset for the first PRM_IRQSTATUS_MPU register
439 * @mask: PRM register offset for the first PRM_IRQENABLE_MPU register
440 * @nr_regs: number of PRM_IRQ{STATUS,ENABLE}_MPU* registers
441 * @nr_irqs: number of entries in the @irqs array
442 * @irqs: ptr to an array of PRCM interrupt bits (see @nr_irqs)
443 * @irq: MPU IRQ asserted when a PRCM interrupt arrives
444 * @read_pending_irqs: fn ptr to determine if any PRCM IRQs are pending
445 * @ocp_barrier: fn ptr to force buffered PRM writes to complete
Tero Kristo91285b62011-12-16 14:36:58 -0700446 * @save_and_clear_irqen: fn ptr to save and clear IRQENABLE regs
447 * @restore_irqen: fn ptr to save and clear IRQENABLE regs
448 * @saved_mask: IRQENABLE regs are saved here during suspend
Tero Kristo0a84a912011-12-16 14:36:58 -0700449 * @priority_mask: 1 bit per IRQ, set to 1 if omap_prcm_irq.priority = true
450 * @base_irq: base dynamic IRQ number, returned from irq_alloc_descs() in init
Tero Kristo91285b62011-12-16 14:36:58 -0700451 * @suspended: set to true after Linux suspend code has called our ->prepare()
452 * @suspend_save_flag: set to true after IRQ masks have been saved and disabled
Tero Kristo0a84a912011-12-16 14:36:58 -0700453 *
Tero Kristo91285b62011-12-16 14:36:58 -0700454 * @saved_mask, @priority_mask, @base_irq, @suspended, and
455 * @suspend_save_flag are populated dynamically, and are not to be
Tero Kristo0a84a912011-12-16 14:36:58 -0700456 * specified in static initializers.
457 */
458struct omap_prcm_irq_setup {
459 u16 ack;
460 u16 mask;
461 u8 nr_regs;
462 u8 nr_irqs;
463 const struct omap_prcm_irq *irqs;
464 int irq;
465 void (*read_pending_irqs)(unsigned long *events);
466 void (*ocp_barrier)(void);
Tero Kristo91285b62011-12-16 14:36:58 -0700467 void (*save_and_clear_irqen)(u32 *saved_mask);
468 void (*restore_irqen)(u32 *saved_mask);
469 u32 *saved_mask;
Tero Kristo0a84a912011-12-16 14:36:58 -0700470 u32 *priority_mask;
471 int base_irq;
Tero Kristo91285b62011-12-16 14:36:58 -0700472 bool suspended;
473 bool suspend_save_flag;
Tero Kristo0a84a912011-12-16 14:36:58 -0700474};
475
476/* OMAP_PRCM_IRQ: convenience macro for creating struct omap_prcm_irq records */
477#define OMAP_PRCM_IRQ(_name, _offset, _priority) { \
478 .name = _name, \
479 .offset = _offset, \
480 .priority = _priority \
481 }
482
483extern void omap_prcm_irq_cleanup(void);
484extern int omap_prcm_register_chain_handler(
485 struct omap_prcm_irq_setup *irq_setup);
486extern int omap_prcm_event_to_irq(const char *event);
Tero Kristo91285b62011-12-16 14:36:58 -0700487extern void omap_prcm_irq_prepare(void);
488extern void omap_prcm_irq_complete(void);
Tero Kristo0a84a912011-12-16 14:36:58 -0700489
Paul Walmsley59fb6592010-12-21 15:30:55 -0700490# endif
491
Paul Walmsley69d88a02008-03-18 10:02:50 +0200492#endif
493