blob: f032238c1f9ff24cd95b314d54b8ba088d7b4f6d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-integrator/integrator_cp.c
3 *
4 * Copyright (C) 2003 Deep Blue Solutions Ltd
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License.
9 */
10#include <linux/types.h>
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/list.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010014#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/string.h>
Kay Sieversedbaa602011-12-21 16:26:03 -080017#include <linux/device.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000018#include <linux/amba/bus.h>
19#include <linux/amba/kmi.h>
20#include <linux/amba/clcd.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010021#include <linux/amba/mmci.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/gfp.h>
Marc Zyngier046dfa02011-05-18 10:51:53 +010024#include <linux/mtd/physmap.h>
Linus Walleija6131632012-06-11 17:33:12 +020025#include <linux/platform_data/clk-integrator.h>
Linus Walleij4980f9b2012-09-06 09:08:24 +010026#include <linux/of_irq.h>
27#include <linux/of_address.h>
Linus Walleij4672cdd2012-09-06 09:08:47 +010028#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Russell Kinga09e64f2008-08-05 16:14:15 +010030#include <mach/hardware.h>
Russell Kinga285edc2010-01-14 19:59:37 +000031#include <mach/platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/setup.h>
33#include <asm/mach-types.h>
Russell King5a463342010-01-16 23:52:12 +000034#include <asm/hardware/arm_timer.h>
Russell Kingc5a0adb2010-01-16 20:16:10 +000035#include <asm/hardware/icst.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Russell Kinga09e64f2008-08-05 16:14:15 +010037#include <mach/cm.h>
38#include <mach/lm.h>
Linus Walleij695436e2012-02-26 10:46:48 +010039#include <mach/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41#include <asm/mach/arch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/mach/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/mach/map.h>
44#include <asm/mach/time.h>
45
Rob Herring8a9618f2010-10-06 16:18:08 +010046#include <asm/hardware/timer-sp.h>
Russell King5a463342010-01-16 23:52:12 +000047
Russell King9dfec4f2011-01-18 20:10:10 +000048#include <plat/clcd.h>
Russell Kingc41b16f2011-01-19 15:32:15 +000049#include <plat/fpga-irq.h>
Russell Kingd77e2702011-01-22 11:37:54 +000050#include <plat/sched_clock.h>
Russell King9dfec4f2011-01-18 20:10:10 +000051
Russell King98c672c2010-05-22 18:18:57 +010052#include "common.h"
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define INTCP_PA_FLASH_BASE 0x24000000
55#define INTCP_FLASH_SIZE SZ_32M
56
57#define INTCP_PA_CLCD_BASE 0xc0000000
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define INTCP_ETH_SIZE 0x10
60
Russell Kingda7ba952010-01-17 19:59:58 +000061#define INTCP_VA_CTRL_BASE IO_ADDRESS(INTEGRATOR_CP_CTL_BASE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#define INTCP_FLASHPROG 0x04
63#define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0)
64#define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1)
65
66/*
67 * Logical Physical
68 * f1000000 10000000 Core module registers
69 * f1100000 11000000 System controller registers
70 * f1200000 12000000 EBI registers
71 * f1300000 13000000 Counter/Timer
72 * f1400000 14000000 Interrupt controller
73 * f1600000 16000000 UART 0
74 * f1700000 17000000 UART 1
75 * f1a00000 1a000000 Debug LEDs
Russell Kingda7ba952010-01-17 19:59:58 +000076 * fc900000 c9000000 GPIO
77 * fca00000 ca000000 SIC
78 * fcb00000 cb000000 CP system control
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 */
80
81static struct map_desc intcp_io_desc[] __initdata = {
Deepak Saxenac8d27292005-10-28 15:19:10 +010082 {
83 .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
84 .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
85 .length = SZ_4K,
86 .type = MT_DEVICE
87 }, {
88 .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
89 .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
90 .length = SZ_4K,
91 .type = MT_DEVICE
92 }, {
93 .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
94 .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
95 .length = SZ_4K,
96 .type = MT_DEVICE
97 }, {
98 .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
99 .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
100 .length = SZ_4K,
101 .type = MT_DEVICE
102 }, {
103 .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
104 .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
105 .length = SZ_4K,
106 .type = MT_DEVICE
107 }, {
108 .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
109 .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
110 .length = SZ_4K,
111 .type = MT_DEVICE
112 }, {
113 .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
114 .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
115 .length = SZ_4K,
116 .type = MT_DEVICE
117 }, {
118 .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
119 .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
120 .length = SZ_4K,
121 .type = MT_DEVICE
122 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000123 .virtual = IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE),
124 .pfn = __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100125 .length = SZ_4K,
126 .type = MT_DEVICE
127 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000128 .virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
129 .pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100130 .length = SZ_4K,
131 .type = MT_DEVICE
132 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000133 .virtual = IO_ADDRESS(INTEGRATOR_CP_CTL_BASE),
134 .pfn = __phys_to_pfn(INTEGRATOR_CP_CTL_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100135 .length = SZ_4K,
136 .type = MT_DEVICE
137 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138};
139
140static void __init intcp_map_io(void)
141{
142 iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
143}
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 * Flash handling.
147 */
Marc Zyngier046dfa02011-05-18 10:51:53 +0100148static int intcp_flash_init(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149{
150 u32 val;
151
152 val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
153 val |= CINTEGRATOR_FLASHPROG_FLWREN;
154 writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
155
156 return 0;
157}
158
Marc Zyngier046dfa02011-05-18 10:51:53 +0100159static void intcp_flash_exit(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160{
161 u32 val;
162
163 val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
164 val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
165 writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
166}
167
Marc Zyngier667f3902011-05-18 10:51:55 +0100168static void intcp_flash_set_vpp(struct platform_device *pdev, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
170 u32 val;
171
172 val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
173 if (on)
174 val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
175 else
176 val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
177 writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
178}
179
Marc Zyngier046dfa02011-05-18 10:51:53 +0100180static struct physmap_flash_data intcp_flash_data = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 .width = 4,
182 .init = intcp_flash_init,
183 .exit = intcp_flash_exit,
184 .set_vpp = intcp_flash_set_vpp,
185};
186
187static struct resource intcp_flash_resource = {
188 .start = INTCP_PA_FLASH_BASE,
189 .end = INTCP_PA_FLASH_BASE + INTCP_FLASH_SIZE - 1,
190 .flags = IORESOURCE_MEM,
191};
192
193static struct platform_device intcp_flash_device = {
Marc Zyngier046dfa02011-05-18 10:51:53 +0100194 .name = "physmap-flash",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 .id = 0,
196 .dev = {
197 .platform_data = &intcp_flash_data,
198 },
199 .num_resources = 1,
200 .resource = &intcp_flash_resource,
201};
202
203static struct resource smc91x_resources[] = {
204 [0] = {
Russell Kingda7ba952010-01-17 19:59:58 +0000205 .start = INTEGRATOR_CP_ETH_BASE,
206 .end = INTEGRATOR_CP_ETH_BASE + INTCP_ETH_SIZE - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 .flags = IORESOURCE_MEM,
208 },
209 [1] = {
210 .start = IRQ_CP_ETHINT,
211 .end = IRQ_CP_ETHINT,
212 .flags = IORESOURCE_IRQ,
213 },
214};
215
216static struct platform_device smc91x_device = {
217 .name = "smc91x",
218 .id = 0,
219 .num_resources = ARRAY_SIZE(smc91x_resources),
220 .resource = smc91x_resources,
221};
222
223static struct platform_device *intcp_devs[] __initdata = {
224 &intcp_flash_device,
225 &smc91x_device,
226};
227
228/*
229 * It seems that the card insertion interrupt remains active after
230 * we've acknowledged it. We therefore ignore the interrupt, and
231 * rely on reading it from the SIC. This also means that we must
232 * clear the latched interrupt.
233 */
234static unsigned int mmc_status(struct device *dev)
235{
Russell Kingb830b9b2010-01-17 20:45:12 +0000236 unsigned int status = readl(IO_ADDRESS(0xca000000 + 4));
237 writel(8, IO_ADDRESS(INTEGRATOR_CP_CTL_BASE + 8));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
239 return status & 8;
240}
241
Linus Walleij6ef297f2009-09-22 14:29:36 +0100242static struct mmci_platform_data mmc_data = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
244 .status = mmc_status,
Russell King7fb2bbf2009-07-09 15:15:12 +0100245 .gpio_wp = -1,
246 .gpio_cd = -1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247};
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249/*
250 * CLCD support
251 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252/*
253 * Ensure VGA is selected.
254 */
255static void cp_clcd_enable(struct clcd_fb *fb)
256{
Russell Kinge6b9c1f2011-01-22 11:02:10 +0000257 struct fb_var_screeninfo *var = &fb->fb.var;
258 u32 val = CM_CTRL_STATIC1 | CM_CTRL_STATIC2;
Russell King4774e222005-04-30 23:32:38 +0100259
Russell Kinge6b9c1f2011-01-22 11:02:10 +0000260 if (var->bits_per_pixel <= 8 ||
261 (var->bits_per_pixel == 16 && var->green.length == 5))
262 /* Pseudocolor, RGB555, BGR555 */
263 val |= CM_CTRL_LCDMUXSEL_VGA555_TFT555;
Russell King4774e222005-04-30 23:32:38 +0100264 else if (fb->fb.var.bits_per_pixel <= 16)
Russell Kinge6b9c1f2011-01-22 11:02:10 +0000265 /* truecolor RGB565 */
266 val |= CM_CTRL_LCDMUXSEL_VGA565_TFT555;
Russell King4774e222005-04-30 23:32:38 +0100267 else
268 val = 0; /* no idea for this, don't trust the docs */
269
270 cm_control(CM_CTRL_LCDMUXSEL_MASK|
271 CM_CTRL_LCDEN0|
272 CM_CTRL_LCDEN1|
273 CM_CTRL_STATIC1|
274 CM_CTRL_STATIC2|
275 CM_CTRL_STATIC|
276 CM_CTRL_n24BITEN, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}
278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279static int cp_clcd_setup(struct clcd_fb *fb)
280{
Russell King9dfec4f2011-01-18 20:10:10 +0000281 fb->panel = versatile_clcd_get_panel("VGA");
282 if (!fb->panel)
283 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Russell King9dfec4f2011-01-18 20:10:10 +0000285 return versatile_clcd_setup_dma(fb, SZ_1M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286}
287
288static struct clcd_board clcd_data = {
289 .name = "Integrator/CP",
Russell King9dfec4f2011-01-18 20:10:10 +0000290 .caps = CLCD_CAP_5551 | CLCD_CAP_RGB565 | CLCD_CAP_888,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 .check = clcdfb_check,
292 .decode = clcdfb_decode,
293 .enable = cp_clcd_enable,
294 .setup = cp_clcd_setup,
Russell King9dfec4f2011-01-18 20:10:10 +0000295 .mmap = versatile_clcd_mmap_dma,
296 .remove = versatile_clcd_remove_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297};
298
Russell Kingd77e2702011-01-22 11:37:54 +0000299#define REFCOUNTER (__io_address(INTEGRATOR_HDR_BASE) + 0x28)
300
Russell Kingc735c982011-01-11 13:00:04 +0000301static void __init intcp_init_early(void)
302{
Russell Kingd77e2702011-01-22 11:37:54 +0000303#ifdef CONFIG_PLAT_VERSATILE_SCHED_CLOCK
304 versatile_sched_clock_init(REFCOUNTER, 24000000);
305#endif
Russell Kingc735c982011-01-11 13:00:04 +0000306}
307
Linus Walleij4980f9b2012-09-06 09:08:24 +0100308static void __init intcp_timer_init_of(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
Linus Walleij4980f9b2012-09-06 09:08:24 +0100310 struct device_node *node;
311 const char *path;
312 void __iomem *base;
313 int err;
314 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Linus Walleij4980f9b2012-09-06 09:08:24 +0100316 err = of_property_read_string(of_aliases,
317 "arm,timer-primary", &path);
318 if (WARN_ON(err))
319 return;
320 node = of_find_node_by_path(path);
321 base = of_iomap(node, 0);
322 if (WARN_ON(!base))
323 return;
324 writel(0, base + TIMER_CTRL);
325 sp804_clocksource_init(base, node->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Linus Walleij4980f9b2012-09-06 09:08:24 +0100327 err = of_property_read_string(of_aliases,
328 "arm,timer-secondary", &path);
329 if (WARN_ON(err))
330 return;
331 node = of_find_node_by_path(path);
332 base = of_iomap(node, 0);
333 if (WARN_ON(!base))
334 return;
335 irq = irq_of_parse_and_map(node, 0);
336 writel(0, base + TIMER_CTRL);
337 sp804_clockevents_init(base, irq, node->name);
338}
339
340static struct sys_timer cp_of_timer = {
341 .init = intcp_timer_init_of,
342};
343
344#ifdef CONFIG_OF
345
346static const struct of_device_id fpga_irq_of_match[] __initconst = {
347 { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, },
348 { /* Sentinel */ }
349};
350
351static void __init intcp_init_irq_of(void)
352{
353 of_irq_init(fpga_irq_of_match);
354 integrator_clk_init(true);
355}
356
Linus Walleij4672cdd2012-09-06 09:08:47 +0100357/*
358 * For the Device Tree, add in the UART, MMC and CLCD specifics as AUXDATA
359 * and enforce the bus names since these are used for clock lookups.
360 */
361static struct of_dev_auxdata intcp_auxdata_lookup[] __initdata = {
362 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE,
363 "rtc", NULL),
364 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE,
365 "uart0", &integrator_uart_data),
366 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE,
367 "uart1", &integrator_uart_data),
368 OF_DEV_AUXDATA("arm,primecell", KMI0_BASE,
369 "kmi0", NULL),
370 OF_DEV_AUXDATA("arm,primecell", KMI1_BASE,
371 "kmi1", NULL),
372 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_MMC_BASE,
373 "mmci", &mmc_data),
374 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_AACI_BASE,
375 "aaci", &mmc_data),
376 OF_DEV_AUXDATA("arm,primecell", INTCP_PA_CLCD_BASE,
377 "clcd", &clcd_data),
378 { /* sentinel */ },
379};
380
381static void __init intcp_init_of(void)
382{
383 of_platform_populate(NULL, of_default_bus_match_table,
384 intcp_auxdata_lookup, NULL);
385 platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs));
386}
387
Linus Walleij4980f9b2012-09-06 09:08:24 +0100388static const char * intcp_dt_board_compat[] = {
389 "arm,integrator-cp",
390 NULL,
391};
392
393DT_MACHINE_START(INTEGRATOR_CP_DT, "ARM Integrator/CP (Device Tree)")
394 .reserve = integrator_reserve,
395 .map_io = intcp_map_io,
396 .nr_irqs = NR_IRQS_INTEGRATOR_CP,
397 .init_early = intcp_init_early,
398 .init_irq = intcp_init_irq_of,
399 .handle_irq = fpga_handle_irq,
400 .timer = &cp_of_timer,
Linus Walleij4672cdd2012-09-06 09:08:47 +0100401 .init_machine = intcp_init_of,
Linus Walleij4980f9b2012-09-06 09:08:24 +0100402 .restart = integrator_restart,
403 .dt_compat = intcp_dt_board_compat,
404MACHINE_END
405
406#endif
407
408#ifdef CONFIG_ATAGS
409
410/*
411 * This is where non-devicetree initialization code is collected and stashed
412 * for eventual deletion.
413 */
414
415#define INTCP_VA_CIC_BASE __io_address(INTEGRATOR_HDR_BASE + 0x40)
416#define INTCP_VA_PIC_BASE __io_address(INTEGRATOR_IC_BASE)
417#define INTCP_VA_SIC_BASE __io_address(INTEGRATOR_CP_SIC_BASE)
418
419static void __init intcp_init_irq(void)
420{
421 u32 pic_mask, cic_mask, sic_mask;
422
423 /* These masks are for the HW IRQ registers */
424 pic_mask = ~((~0u) << (11 - IRQ_PIC_START));
425 pic_mask |= (~((~0u) << (29 - 22))) << 22;
426 cic_mask = ~((~0u) << (1 + IRQ_CIC_END - IRQ_CIC_START));
427 sic_mask = ~((~0u) << (1 + IRQ_SIC_END - IRQ_SIC_START));
428
429 /*
430 * Disable all interrupt sources
431 */
432 writel(0xffffffff, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
433 writel(0xffffffff, INTCP_VA_PIC_BASE + FIQ_ENABLE_CLEAR);
434 writel(0xffffffff, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
435 writel(0xffffffff, INTCP_VA_CIC_BASE + FIQ_ENABLE_CLEAR);
436 writel(sic_mask, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
437 writel(sic_mask, INTCP_VA_SIC_BASE + FIQ_ENABLE_CLEAR);
438
439 fpga_irq_init(INTCP_VA_PIC_BASE, "PIC", IRQ_PIC_START,
440 -1, pic_mask, NULL);
441
442 fpga_irq_init(INTCP_VA_CIC_BASE, "CIC", IRQ_CIC_START,
443 -1, cic_mask, NULL);
444
445 fpga_irq_init(INTCP_VA_SIC_BASE, "SIC", IRQ_SIC_START,
446 IRQ_CP_CPPLDINT, sic_mask, NULL);
447
448 integrator_clk_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449}
450
Russell King5a463342010-01-16 23:52:12 +0000451#define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
452#define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
453#define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455static void __init intcp_timer_init(void)
456{
Russell King5a463342010-01-16 23:52:12 +0000457 writel(0, TIMER0_VA_BASE + TIMER_CTRL);
458 writel(0, TIMER1_VA_BASE + TIMER_CTRL);
459 writel(0, TIMER2_VA_BASE + TIMER_CTRL);
460
Russell Kingfb593cf2011-05-12 12:08:23 +0100461 sp804_clocksource_init(TIMER2_VA_BASE, "timer2");
Russell King57cc4f72011-05-12 15:31:13 +0100462 sp804_clockevents_init(TIMER1_VA_BASE, IRQ_TIMERINT1, "timer1");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463}
464
465static struct sys_timer cp_timer = {
466 .init = intcp_timer_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467};
468
Linus Walleij4672cdd2012-09-06 09:08:47 +0100469#define INTEGRATOR_CP_MMC_IRQS { IRQ_CP_MMCIINT0, IRQ_CP_MMCIINT1 }
470#define INTEGRATOR_CP_AACI_IRQS { IRQ_CP_AACIINT }
471
472static AMBA_APB_DEVICE(mmc, "mmci", 0, INTEGRATOR_CP_MMC_BASE,
473 INTEGRATOR_CP_MMC_IRQS, &mmc_data);
474
475static AMBA_APB_DEVICE(aaci, "aaci", 0, INTEGRATOR_CP_AACI_BASE,
476 INTEGRATOR_CP_AACI_IRQS, NULL);
477
478static AMBA_AHB_DEVICE(clcd, "clcd", 0, INTCP_PA_CLCD_BASE,
479 { IRQ_CP_CLCDCINT }, &clcd_data);
480
481static struct amba_device *amba_devs[] __initdata = {
482 &mmc_device,
483 &aaci_device,
484 &clcd_device,
485};
486
487static void __init intcp_init(void)
488{
489 int i;
490
491 platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs));
492
493 for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
494 struct amba_device *d = amba_devs[i];
495 amba_device_register(d, &iomem_resource);
496 }
497 integrator_init(true);
498}
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500MACHINE_START(CINTEGRATOR, "ARM-IntegratorCP")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100501 /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
Nicolas Pitrec5e587a2011-07-05 22:38:12 -0400502 .atag_offset = 0x100,
Russell King98c672c2010-05-22 18:18:57 +0100503 .reserve = integrator_reserve,
Russell Kingc735c982011-01-11 13:00:04 +0000504 .map_io = intcp_map_io,
Linus Walleij695436e2012-02-26 10:46:48 +0100505 .nr_irqs = NR_IRQS_INTEGRATOR_CP,
Russell Kingc735c982011-01-11 13:00:04 +0000506 .init_early = intcp_init_early,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100507 .init_irq = intcp_init_irq,
Linus Walleij3108e6a2012-04-28 14:33:47 +0100508 .handle_irq = fpga_handle_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 .timer = &cp_timer,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100510 .init_machine = intcp_init,
Russell King6338b662011-11-03 19:54:37 +0000511 .restart = integrator_restart,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512MACHINE_END
Linus Walleij4980f9b2012-09-06 09:08:24 +0100513
514#endif