blob: 2bc70c5b9415be15d75e9234cc2a48270ae474e5 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -05002 * DO NOT EDIT THIS FILE
3 * This file is under version control at
4 * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
5 * and can be replaced with that version at any time
6 * DO NOT EDIT THIS FILE
Bryan Wu1394f032007-05-06 14:50:22 -07007 *
Mike Frysinger93f17422011-05-06 02:26:38 -04008 * Copyright 2004-2011 Analog Devices Inc.
Sonic Zhangde450832012-05-17 14:45:27 +08009 * Licensed under the Clear BSD license.
Bryan Wu1394f032007-05-06 14:50:22 -070010 */
11
Mike Frysingera4136472009-05-08 07:40:25 +000012/* This file should be up to date with:
Mike Frysinger979365b2011-06-08 18:15:18 -040013 * - Revision F, 05/23/2011; ADSP-BF534/ADSP-BF536/ADSP-BF537 Blackfin Processor Anomaly List
Bryan Wu1394f032007-05-06 14:50:22 -070014 */
15
16#ifndef _MACH_ANOMALY_H_
17#define _MACH_ANOMALY_H_
18
19/* We do not support 0.1 silicon - sorry */
Mike Frysinger1aafd902007-07-25 11:19:14 +080020#if __SILICON_REVISION__ < 2
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080021# error will not work on BF537 silicon version 0.0 or 0.1
Bryan Wu1394f032007-05-06 14:50:22 -070022#endif
23
Mike Frysinger1aafd902007-07-25 11:19:14 +080024#if defined(__ADSPBF534__)
25# define ANOMALY_BF534 1
26#else
27# define ANOMALY_BF534 0
Bryan Wu1394f032007-05-06 14:50:22 -070028#endif
Mike Frysinger1aafd902007-07-25 11:19:14 +080029#if defined(__ADSPBF536__)
30# define ANOMALY_BF536 1
31#else
32# define ANOMALY_BF536 0
33#endif
34#if defined(__ADSPBF537__)
35# define ANOMALY_BF537 1
36#else
37# define ANOMALY_BF537 0
Bryan Wu1394f032007-05-06 14:50:22 -070038#endif
39
Mike Frysingera200ad22009-06-13 06:37:14 -040040/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
Mike Frysinger1aafd902007-07-25 11:19:14 +080041#define ANOMALY_05000074 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000042/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
Mike Frysinger1aafd902007-07-25 11:19:14 +080043#define ANOMALY_05000119 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000044/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
Mike Frysinger1aafd902007-07-25 11:19:14 +080045#define ANOMALY_05000122 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000046/* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */
Mike Frysinger1aafd902007-07-25 11:19:14 +080047#define ANOMALY_05000180 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000048/* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */
Mike Frysinger1aafd902007-07-25 11:19:14 +080049#define ANOMALY_05000244 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000050/* False Hardware Error from an Access in the Shadow of a Conditional Branch */
Mike Frysinger1aafd902007-07-25 11:19:14 +080051#define ANOMALY_05000245 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000052/* Incorrect Bit Shift of Data Word in Multichannel (TDM) Mode in Certain Conditions */
Mike Frysinger1aafd902007-07-25 11:19:14 +080053#define ANOMALY_05000250 (__SILICON_REVISION__ < 3)
Mike Frysingera200ad22009-06-13 06:37:14 -040054/* EMAC TX DMA Error After an Early Frame Abort */
Mike Frysinger1aafd902007-07-25 11:19:14 +080055#define ANOMALY_05000252 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000056/* Maximum External Clock Speed for Timers */
Mike Frysinger1aafd902007-07-25 11:19:14 +080057#define ANOMALY_05000253 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000058/* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */
Mike Frysinger1aafd902007-07-25 11:19:14 +080059#define ANOMALY_05000254 (__SILICON_REVISION__ > 2)
Mike Frysingera4136472009-05-08 07:40:25 +000060/* Entering Hibernate State with RTC Seconds Interrupt Not Functional */
Mike Frysinger1aafd902007-07-25 11:19:14 +080061#define ANOMALY_05000255 (__SILICON_REVISION__ < 3)
Mike Frysingera200ad22009-06-13 06:37:14 -040062/* EMAC MDIO Input Latched on Wrong MDC Edge */
Mike Frysinger1aafd902007-07-25 11:19:14 +080063#define ANOMALY_05000256 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000064/* Interrupt/Exception During Short Hardware Loop May Cause Bad Instruction Fetches */
Mike Frysinger1aafd902007-07-25 11:19:14 +080065#define ANOMALY_05000257 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000066/* Instruction Cache Is Corrupted When Bits 9 and 12 of the ICPLB Data Registers Differ */
Mike Frysinger1aafd902007-07-25 11:19:14 +080067#define ANOMALY_05000258 (((ANOMALY_BF536 || ANOMALY_BF537) && __SILICON_REVISION__ == 1) || __SILICON_REVISION__ == 2)
Mike Frysingera4136472009-05-08 07:40:25 +000068/* ICPLB_STATUS MMR Register May Be Corrupted */
Mike Frysinger1aafd902007-07-25 11:19:14 +080069#define ANOMALY_05000260 (__SILICON_REVISION__ == 2)
Mike Frysingera4136472009-05-08 07:40:25 +000070/* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */
Mike Frysinger1aafd902007-07-25 11:19:14 +080071#define ANOMALY_05000261 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000072/* Stores To Data Cache May Be Lost */
Mike Frysinger1aafd902007-07-25 11:19:14 +080073#define ANOMALY_05000262 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000074/* Hardware Loop Corrupted When Taking an ICPLB Exception */
Mike Frysinger1aafd902007-07-25 11:19:14 +080075#define ANOMALY_05000263 (__SILICON_REVISION__ == 2)
Mike Frysingera4136472009-05-08 07:40:25 +000076/* CSYNC/SSYNC/IDLE Causes Infinite Stall in Penultimate Instruction in Hardware Loop */
Mike Frysinger1aafd902007-07-25 11:19:14 +080077#define ANOMALY_05000264 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000078/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
Mike Frysinger1aafd902007-07-25 11:19:14 +080079#define ANOMALY_05000265 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -040080/* Memory DMA Error when Peripheral DMA Is Running with Non-Zero DEB_TRAFFIC_PERIOD */
Mike Frysinger1aafd902007-07-25 11:19:14 +080081#define ANOMALY_05000268 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000082/* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */
Mike Frysinger1aafd902007-07-25 11:19:14 +080083#define ANOMALY_05000270 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000084/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
Mike Frysinger1aafd902007-07-25 11:19:14 +080085#define ANOMALY_05000272 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000086/* Writes to Synchronous SDRAM Memory May Be Lost */
Mike Frysinger1aafd902007-07-25 11:19:14 +080087#define ANOMALY_05000273 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000088/* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */
Mike Frysinger1aafd902007-07-25 11:19:14 +080089#define ANOMALY_05000277 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000090/* Disabling Peripherals with DMA Running May Cause DMA System Instability */
Mike Frysinger1aafd902007-07-25 11:19:14 +080091#define ANOMALY_05000278 (((ANOMALY_BF536 || ANOMALY_BF537) && __SILICON_REVISION__ < 3) || (ANOMALY_BF534 && __SILICON_REVISION__ < 2))
Mike Frysingera200ad22009-06-13 06:37:14 -040092/* SPI Master Boot Mode Does Not Work Well with Atmel Data Flash Devices */
Mike Frysinger1aafd902007-07-25 11:19:14 +080093#define ANOMALY_05000280 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -040094/* False Hardware Error when ISR Context Is Not Restored */
Mike Frysinger1aafd902007-07-25 11:19:14 +080095#define ANOMALY_05000281 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +000096/* Memory DMA Corruption with 32-Bit Data and Traffic Control */
Mike Frysinger1aafd902007-07-25 11:19:14 +080097#define ANOMALY_05000282 (__SILICON_REVISION__ < 3)
Mike Frysingera200ad22009-06-13 06:37:14 -040098/* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */
Mike Frysinger1aafd902007-07-25 11:19:14 +080099#define ANOMALY_05000283 (__SILICON_REVISION__ < 3)
Mike Frysingera200ad22009-06-13 06:37:14 -0400100/* TXDWA Bit in EMAC_SYSCTL Register Is Not Functional */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800101#define ANOMALY_05000285 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +0000102/* SPORTs May Receive Bad Data If FIFOs Fill Up */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800103#define ANOMALY_05000288 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +0000104/* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800105#define ANOMALY_05000301 (1)
106/* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */
107#define ANOMALY_05000304 (__SILICON_REVISION__ < 3)
Mike Frysingerc18e99c2009-03-04 17:36:49 +0800108/* SPORT_HYS Bit in PLL_CTL Register Is Not Functional */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800109#define ANOMALY_05000305 (__SILICON_REVISION__ < 3)
110/* SCKELOW Bit Does Not Maintain State Through Hibernate */
111#define ANOMALY_05000307 (__SILICON_REVISION__ < 3)
Mike Frysingera200ad22009-06-13 06:37:14 -0400112/* Writing UART_THR While UART Clock Is Disabled Sends Erroneous Start Bit */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800113#define ANOMALY_05000309 (__SILICON_REVISION__ < 3)
Mike Frysingera4136472009-05-08 07:40:25 +0000114/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800115#define ANOMALY_05000310 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -0400116/* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800117#define ANOMALY_05000312 (1)
Mike Frysingera4136472009-05-08 07:40:25 +0000118/* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800119#define ANOMALY_05000313 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -0400120/* Killed System MMR Write Completes Erroneously on Next System MMR Access */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800121#define ANOMALY_05000315 (__SILICON_REVISION__ < 3)
Mike Frysingera200ad22009-06-13 06:37:14 -0400122/* EMAC RMII Mode: Collisions Occur in Full Duplex Mode */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800123#define ANOMALY_05000316 (__SILICON_REVISION__ < 3)
Mike Frysingera200ad22009-06-13 06:37:14 -0400124/* EMAC RMII Mode: TX Frames in Half Duplex Fail with Status "No Carrier" */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800125#define ANOMALY_05000321 (__SILICON_REVISION__ < 3)
Mike Frysingera200ad22009-06-13 06:37:14 -0400126/* EMAC RMII Mode at 10-Base-T Speed: RX Frames Not Received Properly */
Mike Frysinger1aafd902007-07-25 11:19:14 +0800127#define ANOMALY_05000322 (1)
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +0800128/* Ethernet MAC MDIO Reads Do Not Meet IEEE Specification */
129#define ANOMALY_05000341 (__SILICON_REVISION__ >= 3)
Mike Frysingera200ad22009-06-13 06:37:14 -0400130/* UART Gets Disabled after UART Boot */
Mike Frysingera70ce072008-05-31 15:47:17 +0800131#define ANOMALY_05000350 (__SILICON_REVISION__ >= 3)
Sonic Zhang4d555632008-04-25 03:28:10 +0800132/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */
133#define ANOMALY_05000355 (1)
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +0800134/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
135#define ANOMALY_05000357 (1)
136/* DMAs that Go Urgent during Tight Core Writes to External Memory Are Blocked */
137#define ANOMALY_05000359 (1)
Sonic Zhang4d555632008-04-25 03:28:10 +0800138/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
139#define ANOMALY_05000366 (1)
140/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
141#define ANOMALY_05000371 (1)
142/* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */
Yi Libd411b12009-08-05 10:02:14 +0000143#define ANOMALY_05000402 (__SILICON_REVISION__ == 2)
Sonic Zhang4d555632008-04-25 03:28:10 +0800144/* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
145#define ANOMALY_05000403 (1)
Mike Frysinger6651ece2009-01-07 23:14:38 +0800146/* Speculative Fetches Can Cause Undesired External FIFO Operations */
147#define ANOMALY_05000416 (1)
148/* Multichannel SPORT Channel Misalignment Under Specific Configuration */
149#define ANOMALY_05000425 (1)
150/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
151#define ANOMALY_05000426 (1)
Mike Frysinger3529e042008-10-28 16:22:41 +0800152/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
153#define ANOMALY_05000443 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -0400154/* False Hardware Error when RETI Points to Invalid Memory */
Mike Frysingera4136472009-05-08 07:40:25 +0000155#define ANOMALY_05000461 (1)
Mike Frysinger93f17422011-05-06 02:26:38 -0400156/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
157#define ANOMALY_05000462 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400158/* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500159#define ANOMALY_05000473 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400160/* Possible Lockup Condition when Modifying PLL from External Memory */
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000161#define ANOMALY_05000475 (1)
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500162/* TESTSET Instruction Cannot Be Interrupted */
163#define ANOMALY_05000477 (1)
Mike Frysinger93f17422011-05-06 02:26:38 -0400164/* Multiple Simultaneous Urgent DMA Requests May Cause DMA System Instability */
165#define ANOMALY_05000480 (__SILICON_REVISION__ < 3)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000166/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
167#define ANOMALY_05000481 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400168/* PLL May Latch Incorrect Values Coming Out of Reset */
169#define ANOMALY_05000489 (1)
170/* Instruction Memory Stalls Can Cause IFLUSH to Fail */
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000171#define ANOMALY_05000491 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400172/* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */
173#define ANOMALY_05000494 (1)
174/* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */
175#define ANOMALY_05000501 (1)
176
177/*
178 * These anomalies have been "phased" out of analog.com anomaly sheets and are
179 * here to show running on older silicon just isn't feasible.
180 */
181
182/* Killed 32-Bit MMR Write Leads to Next System MMR Access Thinking It Should Be 32-Bit */
183#define ANOMALY_05000157 (__SILICON_REVISION__ < 2)
184/* Instruction Cache Is Not Functional */
185#define ANOMALY_05000237 (__SILICON_REVISION__ < 2)
186/* Buffered CLKIN Output Is Disabled by Default */
187#define ANOMALY_05000247 (__SILICON_REVISION__ < 2)
Sonic Zhang4d555632008-04-25 03:28:10 +0800188
Mike Frysinger1aafd902007-07-25 11:19:14 +0800189/* Anomalies that don't exist on this proc */
Mike Frysingera4136472009-05-08 07:40:25 +0000190#define ANOMALY_05000099 (0)
191#define ANOMALY_05000120 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +0800192#define ANOMALY_05000125 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000193#define ANOMALY_05000149 (0)
Robin Getz3bebca22007-10-10 23:55:26 +0800194#define ANOMALY_05000158 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000195#define ANOMALY_05000171 (0)
196#define ANOMALY_05000179 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400197#define ANOMALY_05000182 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +0800198#define ANOMALY_05000183 (0)
Graf Yang976119b2009-07-01 07:05:40 +0000199#define ANOMALY_05000189 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +0800200#define ANOMALY_05000198 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400201#define ANOMALY_05000202 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000202#define ANOMALY_05000215 (0)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000203#define ANOMALY_05000219 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000204#define ANOMALY_05000220 (0)
205#define ANOMALY_05000227 (0)
Mike Frysinger0174dd52007-08-05 16:53:10 +0800206#define ANOMALY_05000230 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000207#define ANOMALY_05000231 (0)
208#define ANOMALY_05000233 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400209#define ANOMALY_05000234 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000210#define ANOMALY_05000242 (0)
211#define ANOMALY_05000248 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +0800212#define ANOMALY_05000266 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000213#define ANOMALY_05000274 (0)
214#define ANOMALY_05000287 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +0800215#define ANOMALY_05000311 (0)
Michael Hennerich2b393312007-10-10 16:58:49 +0800216#define ANOMALY_05000323 (0)
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800217#define ANOMALY_05000353 (1)
Mike Frysingera4136472009-05-08 07:40:25 +0000218#define ANOMALY_05000362 (1)
Sonic Zhang4d555632008-04-25 03:28:10 +0800219#define ANOMALY_05000363 (0)
Graf Yang976119b2009-07-01 07:05:40 +0000220#define ANOMALY_05000364 (0)
Mike Frysingeree554be2009-03-03 16:52:55 +0800221#define ANOMALY_05000380 (0)
Mike Frysinger93f17422011-05-06 02:26:38 -0400222#define ANOMALY_05000383 (0)
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800223#define ANOMALY_05000386 (1)
Mike Frysingera4136472009-05-08 07:40:25 +0000224#define ANOMALY_05000389 (0)
225#define ANOMALY_05000400 (0)
Mike Frysinger6651ece2009-01-07 23:14:38 +0800226#define ANOMALY_05000412 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000227#define ANOMALY_05000430 (0)
Mike Frysinger6651ece2009-01-07 23:14:38 +0800228#define ANOMALY_05000432 (0)
Mike Frysinger94b28212008-11-18 17:48:21 +0800229#define ANOMALY_05000435 (0)
Mike Frysinger93f17422011-05-06 02:26:38 -0400230#define ANOMALY_05000440 (0)
Mike Frysinger7dbc3f62009-03-06 00:20:49 +0800231#define ANOMALY_05000447 (0)
232#define ANOMALY_05000448 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000233#define ANOMALY_05000456 (0)
234#define ANOMALY_05000450 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400235#define ANOMALY_05000465 (0)
236#define ANOMALY_05000467 (0)
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500237#define ANOMALY_05000474 (0)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000238#define ANOMALY_05000485 (0)
Sonic Zhangf1a1d522012-10-29 13:50:05 +0800239#define ANOMALY_16000030 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +0800240
241#endif