blob: ca5a919133f7a856db2261ecf1123dcafaa2ff57 [file] [log] [blame]
Rafał Miłecki8369ae32011-05-09 18:56:46 +02001/*
2 * Broadcom specific AMBA
3 * ChipCommon Power Management Unit driver
4 *
Michael Büscheb032b92011-07-04 20:50:05 +02005 * Copyright 2009, Michael Buesch <m@bues.ch>
Hauke Mehrtensc586e102012-06-30 01:44:44 +02006 * Copyright 2007, 2011, Broadcom Corporation
7 * Copyright 2011, 2012, Hauke Mehrtens <hauke@hauke-m.de>
Rafał Miłecki8369ae32011-05-09 18:56:46 +02008 *
9 * Licensed under the GNU/GPL. See COPYING for details.
10 */
11
12#include "bcma_private.h"
Paul Gortmaker44a8e372011-07-27 21:21:04 -040013#include <linux/export.h>
Rafał Miłecki8369ae32011-05-09 18:56:46 +020014#include <linux/bcma/bcma.h>
15
Hauke Mehrtens908debc2011-07-23 01:20:11 +020016static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
17{
18 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
19 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
20 return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
21}
22
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020023void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
Rafał Miłecki8369ae32011-05-09 18:56:46 +020024{
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020025 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
26 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
27 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
28}
29EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020030
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020031void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
32 u32 set)
33{
34 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
35 bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
36 bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
37}
38EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
39
40void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
41 u32 offset, u32 mask, u32 set)
42{
Rafał Miłecki8369ae32011-05-09 18:56:46 +020043 bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
44 bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020045 bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020046}
Rafał Miłecki3861b2c2011-09-16 12:33:58 +020047EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
48
49void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
50 u32 set)
51{
52 bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
53 bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
54 bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
55}
56EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020057
Rafał Miłecki8369ae32011-05-09 18:56:46 +020058static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
59{
60 struct bcma_bus *bus = cc->core->bus;
61 u32 min_msk = 0, max_msk = 0;
62
63 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +020064 case BCMA_CHIP_ID_BCM4313:
Rafał Miłecki8369ae32011-05-09 18:56:46 +020065 min_msk = 0x200D;
66 max_msk = 0xFFFF;
67 break;
Rafał Miłecki8369ae32011-05-09 18:56:46 +020068 default:
Hauke Mehrtens6270d1c2012-06-30 01:44:43 +020069 pr_debug("PMU resource config unknown or not needed for device 0x%04X\n",
70 bus->chipinfo.id);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020071 }
72
73 /* Set the resource masks. */
74 if (min_msk)
75 bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
76 if (max_msk)
77 bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
Hauke Mehrtens4795f092012-06-30 01:44:45 +020078
79 /* Add some delay; allow resources to come up and settle. */
80 mdelay(2);
Rafał Miłecki8369ae32011-05-09 18:56:46 +020081}
82
Rafał Miłecki984e5be2011-08-11 23:46:44 +020083/* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
84void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
85{
86 struct bcma_bus *bus = cc->core->bus;
87 u32 val;
88
89 val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
90 if (enable) {
91 val |= BCMA_CHIPCTL_4331_EXTPA_EN;
92 if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
93 val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
Hauke Mehrtens00eeedc2012-06-30 01:44:37 +020094 else if (bus->chipinfo.rev > 0)
95 val |= BCMA_CHIPCTL_4331_EXTPA_EN2;
Rafał Miłecki984e5be2011-08-11 23:46:44 +020096 } else {
97 val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
Hauke Mehrtens00eeedc2012-06-30 01:44:37 +020098 val &= ~BCMA_CHIPCTL_4331_EXTPA_EN2;
Rafał Miłecki984e5be2011-08-11 23:46:44 +020099 val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
100 }
101 bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
102}
103
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200104void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
105{
106 struct bcma_bus *bus = cc->core->bus;
107
108 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200109 case BCMA_CHIP_ID_BCM4313:
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200110 /* enable 12 mA drive strenth for 4313 and set chipControl
111 register bit 1 */
112 bcma_chipco_chipctl_maskset(cc, 0,
113 BCMA_CCTRL_4313_12MA_LED_DRIVE,
114 BCMA_CCTRL_4313_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200115 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200116 case BCMA_CHIP_ID_BCM4331:
117 case BCMA_CHIP_ID_BCM43431:
Seth Forshee69aaedd2012-06-01 09:13:17 -0500118 /* Ext PA lines must be enabled for tx on BCM4331 */
119 bcma_chipco_bcm4331_ext_pa_lines_ctl(cc, true);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200120 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200121 case BCMA_CHIP_ID_BCM43224:
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200122 case BCMA_CHIP_ID_BCM43421:
123 /* enable 12 mA drive strenth for 43224 and set chipControl
124 register bit 15 */
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200125 if (bus->chipinfo.rev == 0) {
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200126 bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL,
127 BCMA_CCTRL_43224_GPIO_TOGGLE,
128 BCMA_CCTRL_43224_GPIO_TOGGLE);
129 bcma_chipco_chipctl_maskset(cc, 0,
130 BCMA_CCTRL_43224A0_12MA_LED_DRIVE,
131 BCMA_CCTRL_43224A0_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200132 } else {
Hauke Mehrtensb9562542012-06-30 01:44:41 +0200133 bcma_chipco_chipctl_maskset(cc, 0,
134 BCMA_CCTRL_43224B0_12MA_LED_DRIVE,
135 BCMA_CCTRL_43224B0_12MA_LED_DRIVE);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200136 }
137 break;
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200138 default:
Hauke Mehrtens6270d1c2012-06-30 01:44:43 +0200139 pr_debug("Workarounds unknown or not needed for device 0x%04X\n",
140 bus->chipinfo.id);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200141 }
142}
143
144void bcma_pmu_init(struct bcma_drv_cc *cc)
145{
146 u32 pmucap;
147
148 pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
149 cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
150
151 pr_debug("Found rev %u PMU (capabilities 0x%08X)\n", cc->pmu.rev,
152 pmucap);
153
154 if (cc->pmu.rev == 1)
155 bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
156 ~BCMA_CC_PMU_CTL_NOILPONW);
157 else
158 bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
159 BCMA_CC_PMU_CTL_NOILPONW);
160
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200161 bcma_pmu_resources_init(cc);
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200162 bcma_pmu_workarounds(cc);
163}
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200164
165u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
166{
167 struct bcma_bus *bus = cc->core->bus;
168
169 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200170 case BCMA_CHIP_ID_BCM4716:
171 case BCMA_CHIP_ID_BCM4748:
172 case BCMA_CHIP_ID_BCM47162:
173 case BCMA_CHIP_ID_BCM4313:
174 case BCMA_CHIP_ID_BCM5357:
175 case BCMA_CHIP_ID_BCM4749:
176 case BCMA_CHIP_ID_BCM53572:
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200177 /* always 20Mhz */
178 return 20000 * 1000;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200179 case BCMA_CHIP_ID_BCM5356:
180 case BCMA_CHIP_ID_BCM4706:
Hauke Mehrtense3afe0e2011-07-23 01:20:10 +0200181 /* always 25Mhz */
182 return 25000 * 1000;
183 default:
184 pr_warn("No ALP clock specified for %04X device, "
185 "pmu rev. %d, using default %d Hz\n",
186 bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
187 }
188 return BCMA_CC_PMU_ALP_CLOCK;
189}
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200190
191/* Find the output of the "m" pll divider given pll controls that start with
192 * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
193 */
194static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
195{
196 u32 tmp, div, ndiv, p1, p2, fc;
197 struct bcma_bus *bus = cc->core->bus;
198
199 BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
200
201 BUG_ON(!m || m > 4);
202
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200203 if (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
204 bus->chipinfo.id == BCMA_CHIP_ID_BCM4749) {
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200205 /* Detect failure in clock setting */
206 tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
207 if (tmp & 0x40000)
208 return 133 * 1000000;
209 }
210
211 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
212 p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
213 p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
214
215 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
216 div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
217 BCMA_CC_PPL_MDIV_MASK;
218
219 tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
220 ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
221
222 /* Do calculation in Mhz */
223 fc = bcma_pmu_alp_clock(cc) / 1000000;
224 fc = (p1 * ndiv * fc) / p2;
225
226 /* Return clock in Hertz */
227 return (fc / div) * 1000000;
228}
229
230/* query bus clock frequency for PMU-enabled chipcommon */
231u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
232{
233 struct bcma_bus *bus = cc->core->bus;
234
235 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200236 case BCMA_CHIP_ID_BCM4716:
237 case BCMA_CHIP_ID_BCM4748:
238 case BCMA_CHIP_ID_BCM47162:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200239 return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
240 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200241 case BCMA_CHIP_ID_BCM5356:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200242 return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
243 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200244 case BCMA_CHIP_ID_BCM5357:
245 case BCMA_CHIP_ID_BCM4749:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200246 return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
247 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200248 case BCMA_CHIP_ID_BCM4706:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200249 return bcma_pmu_clock(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
250 BCMA_CC_PMU5_MAINPLL_SSB);
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200251 case BCMA_CHIP_ID_BCM53572:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200252 return 75000000;
253 default:
254 pr_warn("No backplane clock specified for %04X device, "
255 "pmu rev. %d, using default %d Hz\n",
256 bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
257 }
258 return BCMA_CC_PMU_HT_CLOCK;
259}
260
261/* query cpu clock frequency for PMU-enabled chipcommon */
262u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
263{
264 struct bcma_bus *bus = cc->core->bus;
265
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200266 if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53572)
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200267 return 300000000;
268
269 if (cc->pmu.rev >= 5) {
270 u32 pll;
271 switch (bus->chipinfo.id) {
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200272 case BCMA_CHIP_ID_BCM5356:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200273 pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
274 break;
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200275 case BCMA_CHIP_ID_BCM5357:
276 case BCMA_CHIP_ID_BCM4749:
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200277 pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
278 break;
279 default:
280 pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
281 break;
282 }
283
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +0200284 /* TODO: if (bus->chipinfo.id == BCMA_CHIP_ID_BCM4706)
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200285 return si_4706_pmu_clock(sih, osh, cc, PMU4706_MAINPLL_PLL0, PMU5_MAINPLL_CPU); */
286 return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
287 }
288
289 return bcma_pmu_get_clockcontrol(cc);
290}
Hauke Mehrtensc586e102012-06-30 01:44:44 +0200291
292static void bcma_pmu_spuravoid_pll_write(struct bcma_drv_cc *cc, u32 offset,
293 u32 value)
294{
295 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
296 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
297}
298
299void bcma_pmu_spuravoid_pllupdate(struct bcma_drv_cc *cc, int spuravoid)
300{
301 u32 tmp = 0;
302 u8 phypll_offset = 0;
303 u8 bcm5357_bcm43236_p1div[] = {0x1, 0x5, 0x5};
304 u8 bcm5357_bcm43236_ndiv[] = {0x30, 0xf6, 0xfc};
305 struct bcma_bus *bus = cc->core->bus;
306
307 switch (bus->chipinfo.id) {
308 case BCMA_CHIP_ID_BCM5357:
309 case BCMA_CHIP_ID_BCM4749:
310 case BCMA_CHIP_ID_BCM53572:
311 /* 5357[ab]0, 43236[ab]0, and 6362b0 */
312
313 /* BCM5357 needs to touch PLL1_PLLCTL[02],
314 so offset PLL0_PLLCTL[02] by 6 */
315 phypll_offset = (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
316 bus->chipinfo.id == BCMA_CHIP_ID_BCM4749 ||
317 bus->chipinfo.id == BCMA_CHIP_ID_BCM53572) ? 6 : 0;
318
319 /* RMW only the P1 divider */
320 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
321 BCMA_CC_PMU_PLL_CTL0 + phypll_offset);
322 tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
323 tmp &= (~(BCMA_CC_PMU1_PLL0_PC0_P1DIV_MASK));
324 tmp |= (bcm5357_bcm43236_p1div[spuravoid] << BCMA_CC_PMU1_PLL0_PC0_P1DIV_SHIFT);
325 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
326
327 /* RMW only the int feedback divider */
328 bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
329 BCMA_CC_PMU_PLL_CTL2 + phypll_offset);
330 tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
331 tmp &= ~(BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_MASK);
332 tmp |= (bcm5357_bcm43236_ndiv[spuravoid]) << BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_SHIFT;
333 bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
334
335 tmp = 1 << 10;
336 break;
337
338 case BCMA_CHIP_ID_BCM4331:
339 case BCMA_CHIP_ID_BCM43431:
340 if (spuravoid == 2) {
341 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
342 0x11500014);
343 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
344 0x0FC00a08);
345 } else if (spuravoid == 1) {
346 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
347 0x11500014);
348 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
349 0x0F600a08);
350 } else {
351 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
352 0x11100014);
353 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
354 0x03000a08);
355 }
356 tmp = 1 << 10;
357 break;
358
359 case BCMA_CHIP_ID_BCM43224:
360 case BCMA_CHIP_ID_BCM43225:
361 case BCMA_CHIP_ID_BCM43421:
362 if (spuravoid == 1) {
363 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
364 0x11500010);
365 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
366 0x000C0C06);
367 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
368 0x0F600a08);
369 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
370 0x00000000);
371 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
372 0x2001E920);
373 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
374 0x88888815);
375 } else {
376 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
377 0x11100010);
378 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
379 0x000c0c06);
380 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
381 0x03000a08);
382 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
383 0x00000000);
384 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
385 0x200005c0);
386 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
387 0x88888815);
388 }
389 tmp = 1 << 10;
390 break;
391
392 case BCMA_CHIP_ID_BCM4716:
393 case BCMA_CHIP_ID_BCM4748:
394 case BCMA_CHIP_ID_BCM47162:
395 if (spuravoid == 1) {
396 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
397 0x11500060);
398 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
399 0x080C0C06);
400 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
401 0x0F600000);
402 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
403 0x00000000);
404 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
405 0x2001E924);
406 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
407 0x88888815);
408 } else {
409 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
410 0x11100060);
411 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
412 0x080c0c06);
413 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
414 0x03000000);
415 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
416 0x00000000);
417 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
418 0x200005c0);
419 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
420 0x88888815);
421 }
422
423 tmp = 3 << 9;
424 break;
425
426 case BCMA_CHIP_ID_BCM43227:
427 case BCMA_CHIP_ID_BCM43228:
428 case BCMA_CHIP_ID_BCM43428:
429 /* LCNXN */
430 /* PLL Settings for spur avoidance on/off mode,
431 no on2 support for 43228A0 */
432 if (spuravoid == 1) {
433 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
434 0x01100014);
435 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
436 0x040C0C06);
437 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
438 0x03140A08);
439 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
440 0x00333333);
441 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
442 0x202C2820);
443 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
444 0x88888815);
445 } else {
446 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
447 0x11100014);
448 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
449 0x040c0c06);
450 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
451 0x03000a08);
452 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
453 0x00000000);
454 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
455 0x200005c0);
456 bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
457 0x88888815);
458 }
459 tmp = 1 << 10;
460 break;
461 default:
462 pr_err("unknown spuravoidance settings for chip 0x%04X, not changing PLL\n",
463 bus->chipinfo.id);
464 break;
465 }
466
467 tmp |= bcma_cc_read32(cc, BCMA_CC_PMU_CTL);
468 bcma_cc_write32(cc, BCMA_CC_PMU_CTL, tmp);
469}
470EXPORT_SYMBOL_GPL(bcma_pmu_spuravoid_pllupdate);