blob: 42706ea0ba85407cdead6259756fd4ed1b898016 [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/ioport.h>
21#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020025#include <linux/platform_device.h>
26#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020027#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020029#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053030#include <linux/types.h>
Jean-Christophe PLAGNIOL-VILLARDbcd23602012-10-30 05:12:23 +080031#include <linux/platform_data/atmel.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020032
33#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010034#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080035
36#include <mach/atmel-mci.h>
Nicolas Ferrec42aa772008-11-20 15:59:12 +010037#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000038#include <linux/atmel_pdc.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020039
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020040#include <asm/io.h>
41#include <asm/unaligned.h>
42
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020043#include "atmel-mci-regs.h"
44
Ludovic Desroches2c96a292011-08-11 15:25:41 +000045#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020046#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020047
48enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +020049 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020050 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020051 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020052 EVENT_DATA_ERROR,
53};
54
55enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020056 STATE_IDLE = 0,
57 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020058 STATE_DATA_XFER,
59 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020060 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020061 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020062};
63
Ludovic Desroches796211b2011-08-11 15:25:44 +000064enum atmci_xfer_dir {
65 XFER_RECEIVE = 0,
66 XFER_TRANSMIT,
67};
68
69enum atmci_pdc_buf {
70 PDC_FIRST_BUF = 0,
71 PDC_SECOND_BUF,
72};
73
74struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +000075 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +000076 bool has_pdc;
77 bool has_cfg_reg;
78 bool has_cstor_reg;
79 bool has_highspeed;
80 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +010081 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +020082 bool has_bad_data_ordering;
83 bool need_reset_after_xfer;
84 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +020085 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +000086};
87
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020088struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020089 struct dma_chan *chan;
90 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020091};
92
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020093/**
94 * struct atmel_mci - MMC controller state shared between all slots
95 * @lock: Spinlock protecting the queue and associated data.
96 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +000097 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020098 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +020099 * @buffer: Buffer used if we don't have the r/w proof capability. We
100 * don't have the time to switch pdc buffers so we have to use only
101 * one buffer for the full transaction.
102 * @buf_size: size of the buffer.
103 * @phys_buf_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200104 * @cur_slot: The slot which is currently using the controller.
105 * @mrq: The request currently being processed on @cur_slot,
106 * or NULL if the controller is idle.
107 * @cmd: The command currently being sent to the card, or NULL.
108 * @data: The data currently being transferred, or NULL if no data
109 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000110 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200111 * @dma: DMA client state.
112 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200113 * @cmd_status: Snapshot of SR taken upon completion of the current
114 * command. Only valid when EVENT_CMD_COMPLETE is pending.
115 * @data_status: Snapshot of SR taken upon completion of the current
116 * data transfer. Only valid when EVENT_DATA_COMPLETE or
117 * EVENT_DATA_ERROR is pending.
118 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
119 * to be sent.
120 * @tasklet: Tasklet running the request state machine.
121 * @pending_events: Bitmask of events flagged by the interrupt handler
122 * to be processed by the tasklet.
123 * @completed_events: Bitmask of events which the state machine has
124 * processed.
125 * @state: Tasklet state.
126 * @queue: List of slots waiting for access to the controller.
127 * @need_clock_update: Update the clock rate before the next request.
128 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200129 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200130 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800131 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200132 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
133 * rate and timeout calculations.
134 * @mapbase: Physical address of the MMIO registers.
135 * @mck: The peripheral bus clock hooked up to the MMC controller.
136 * @pdev: Platform device associated with the MMC controller.
137 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000138 * @caps: MCI capabilities depending on MCI version.
139 * @prepare_data: function to setup MCI before data transfer which
140 * depends on MCI capabilities.
141 * @submit_data: function to start data transfer which depends on MCI
142 * capabilities.
143 * @stop_transfer: function to stop data transfer which depends on MCI
144 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200145 *
146 * Locking
147 * =======
148 *
149 * @lock is a softirq-safe spinlock protecting @queue as well as
150 * @cur_slot, @mrq and @state. These must always be updated
151 * at the same time while holding @lock.
152 *
153 * @lock also protects mode_reg and need_clock_update since these are
154 * used to synchronize mode register updates with the queue
155 * processing.
156 *
157 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
158 * and must always be written at the same time as the slot is added to
159 * @queue.
160 *
161 * @pending_events and @completed_events are accessed using atomic bit
162 * operations, so they don't need any locking.
163 *
164 * None of the fields touched by the interrupt handler need any
165 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
166 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
167 * interrupts must be disabled and @data_status updated with a
168 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300169 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200170 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
171 * bytes_xfered field of @data must be written. This is ensured by
172 * using barriers.
173 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200174struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200175 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200176 void __iomem *regs;
177
178 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400179 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200180 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200181 unsigned int *buffer;
182 unsigned int buf_size;
183 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200184
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200185 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200186 struct mmc_request *mrq;
187 struct mmc_command *cmd;
188 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000189 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200190
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200191 struct atmel_mci_dma dma;
192 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530193 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200194
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200195 u32 cmd_status;
196 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200197 u32 stop_cmdr;
198
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200199 struct tasklet_struct tasklet;
200 unsigned long pending_events;
201 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200202 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200203 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200204
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200205 bool need_clock_update;
206 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200207 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200208 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800209 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200210 unsigned long bus_hz;
211 unsigned long mapbase;
212 struct clk *mck;
213 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200214
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000215 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000216
217 struct atmel_mci_caps caps;
218
219 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
220 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
221 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200222};
223
224/**
225 * struct atmel_mci_slot - MMC slot state
226 * @mmc: The mmc_host representing this slot.
227 * @host: The MMC controller this slot is using.
228 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700229 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200230 * @mrq: mmc_request currently being processed or waiting to be
231 * processed, or NULL when the slot is idle.
232 * @queue_node: List node for placing this node in the @queue list of
233 * &struct atmel_mci.
234 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
235 * @flags: Random state bits associated with the slot.
236 * @detect_pin: GPIO pin used for card detection, or negative if not
237 * available.
238 * @wp_pin: GPIO pin used for card write protect sending, or negative
239 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200240 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200241 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
242 */
243struct atmel_mci_slot {
244 struct mmc_host *mmc;
245 struct atmel_mci *host;
246
247 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700248 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200249
250 struct mmc_request *mrq;
251 struct list_head queue_node;
252
253 unsigned int clock;
254 unsigned long flags;
255#define ATMCI_CARD_PRESENT 0
256#define ATMCI_CARD_NEED_INIT 1
257#define ATMCI_SHUTDOWN 2
258
259 int detect_pin;
260 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200261 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200262
263 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200264};
265
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200266#define atmci_test_and_clear_pending(host, event) \
267 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200268#define atmci_set_completed(host, event) \
269 set_bit(event, &host->completed_events)
270#define atmci_set_pending(host, event) \
271 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200272
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200273/*
274 * The debugfs stuff below is mostly optimized away when
275 * CONFIG_DEBUG_FS is not set.
276 */
277static int atmci_req_show(struct seq_file *s, void *v)
278{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200279 struct atmel_mci_slot *slot = s->private;
280 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200281 struct mmc_command *cmd;
282 struct mmc_command *stop;
283 struct mmc_data *data;
284
285 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200286 spin_lock_bh(&slot->host->lock);
287 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200288
289 if (mrq) {
290 cmd = mrq->cmd;
291 data = mrq->data;
292 stop = mrq->stop;
293
294 if (cmd)
295 seq_printf(s,
296 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
297 cmd->opcode, cmd->arg, cmd->flags,
298 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700299 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200300 if (data)
301 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
302 data->bytes_xfered, data->blocks,
303 data->blksz, data->flags, data->error);
304 if (stop)
305 seq_printf(s,
306 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
307 stop->opcode, stop->arg, stop->flags,
308 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700309 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200310 }
311
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200312 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200313
314 return 0;
315}
316
317static int atmci_req_open(struct inode *inode, struct file *file)
318{
319 return single_open(file, atmci_req_show, inode->i_private);
320}
321
322static const struct file_operations atmci_req_fops = {
323 .owner = THIS_MODULE,
324 .open = atmci_req_open,
325 .read = seq_read,
326 .llseek = seq_lseek,
327 .release = single_release,
328};
329
330static void atmci_show_status_reg(struct seq_file *s,
331 const char *regname, u32 value)
332{
333 static const char *sr_bit[] = {
334 [0] = "CMDRDY",
335 [1] = "RXRDY",
336 [2] = "TXRDY",
337 [3] = "BLKE",
338 [4] = "DTIP",
339 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700340 [6] = "ENDRX",
341 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200342 [8] = "SDIOIRQA",
343 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700344 [12] = "SDIOWAIT",
345 [14] = "RXBUFF",
346 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200347 [16] = "RINDE",
348 [17] = "RDIRE",
349 [18] = "RCRCE",
350 [19] = "RENDE",
351 [20] = "RTOE",
352 [21] = "DCRCE",
353 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700354 [23] = "CSTOE",
355 [24] = "BLKOVRE",
356 [25] = "DMADONE",
357 [26] = "FIFOEMPTY",
358 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200359 [30] = "OVRE",
360 [31] = "UNRE",
361 };
362 unsigned int i;
363
364 seq_printf(s, "%s:\t0x%08x", regname, value);
365 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
366 if (value & (1 << i)) {
367 if (sr_bit[i])
368 seq_printf(s, " %s", sr_bit[i]);
369 else
370 seq_puts(s, " UNKNOWN");
371 }
372 }
373 seq_putc(s, '\n');
374}
375
376static int atmci_regs_show(struct seq_file *s, void *v)
377{
378 struct atmel_mci *host = s->private;
379 u32 *buf;
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200380 int ret = 0;
381
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200382
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000383 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200384 if (!buf)
385 return -ENOMEM;
386
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200387 /*
388 * Grab a more or less consistent snapshot. Note that we're
389 * not disabling interrupts, so IMR and SR may not be
390 * consistent.
391 */
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200392 ret = clk_prepare_enable(host->mck);
393 if (ret)
394 goto out;
395
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200396 spin_lock_bh(&host->lock);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000397 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200398 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200399
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200400 clk_disable_unprepare(host->mck);
401
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200402 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000403 buf[ATMCI_MR / 4],
404 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200405 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
406 if (host->caps.has_odd_clk_div)
407 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
408 ((buf[ATMCI_MR / 4] & 0xff) << 1)
409 | ((buf[ATMCI_MR / 4] >> 16) & 1));
410 else
411 seq_printf(s, "CLKDIV=%u\n",
412 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000413 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
414 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
415 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200416 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000417 buf[ATMCI_BLKR / 4],
418 buf[ATMCI_BLKR / 4] & 0xffff,
419 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000420 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000421 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200422
423 /* Don't read RSPR and RDR; it will consume the data there */
424
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000425 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
426 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200427
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000428 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800429 u32 val;
430
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000431 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800432 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
433 val, val & 3,
434 ((val >> 4) & 3) ?
435 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000436 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000437 }
438 if (host->caps.has_cfg_reg) {
439 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800440
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000441 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800442 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
443 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000444 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
445 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
446 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
447 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800448 }
449
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200450out:
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200451 kfree(buf);
452
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200453 return ret;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200454}
455
456static int atmci_regs_open(struct inode *inode, struct file *file)
457{
458 return single_open(file, atmci_regs_show, inode->i_private);
459}
460
461static const struct file_operations atmci_regs_fops = {
462 .owner = THIS_MODULE,
463 .open = atmci_regs_open,
464 .read = seq_read,
465 .llseek = seq_lseek,
466 .release = single_release,
467};
468
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200469static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200470{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200471 struct mmc_host *mmc = slot->mmc;
472 struct atmel_mci *host = slot->host;
473 struct dentry *root;
474 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200475
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200476 root = mmc->debugfs_root;
477 if (!root)
478 return;
479
480 node = debugfs_create_file("regs", S_IRUSR, root, host,
481 &atmci_regs_fops);
482 if (IS_ERR(node))
483 return;
484 if (!node)
485 goto err;
486
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200487 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200488 if (!node)
489 goto err;
490
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200491 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
492 if (!node)
493 goto err;
494
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200495 node = debugfs_create_x32("pending_events", S_IRUSR, root,
496 (u32 *)&host->pending_events);
497 if (!node)
498 goto err;
499
500 node = debugfs_create_x32("completed_events", S_IRUSR, root,
501 (u32 *)&host->completed_events);
502 if (!node)
503 goto err;
504
505 return;
506
507err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200508 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200509}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200510
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200511#if defined(CONFIG_OF)
512static const struct of_device_id atmci_dt_ids[] = {
513 { .compatible = "atmel,hsmci" },
514 { /* sentinel */ }
515};
516
517MODULE_DEVICE_TABLE(of, atmci_dt_ids);
518
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500519static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200520atmci_of_init(struct platform_device *pdev)
521{
522 struct device_node *np = pdev->dev.of_node;
523 struct device_node *cnp;
524 struct mci_platform_data *pdata;
525 u32 slot_id;
526
527 if (!np) {
528 dev_err(&pdev->dev, "device node not found\n");
529 return ERR_PTR(-EINVAL);
530 }
531
532 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
533 if (!pdata) {
534 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
535 return ERR_PTR(-ENOMEM);
536 }
537
538 for_each_child_of_node(np, cnp) {
539 if (of_property_read_u32(cnp, "reg", &slot_id)) {
540 dev_warn(&pdev->dev, "reg property is missing for %s\n",
541 cnp->full_name);
542 continue;
543 }
544
545 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
546 dev_warn(&pdev->dev, "can't have more than %d slots\n",
547 ATMCI_MAX_NR_SLOTS);
548 break;
549 }
550
551 if (of_property_read_u32(cnp, "bus-width",
552 &pdata->slot[slot_id].bus_width))
553 pdata->slot[slot_id].bus_width = 1;
554
555 pdata->slot[slot_id].detect_pin =
556 of_get_named_gpio(cnp, "cd-gpios", 0);
557
558 pdata->slot[slot_id].detect_is_active_high =
559 of_property_read_bool(cnp, "cd-inverted");
560
561 pdata->slot[slot_id].wp_pin =
562 of_get_named_gpio(cnp, "wp-gpios", 0);
563 }
564
565 return pdata;
566}
567#else /* CONFIG_OF */
568static inline struct mci_platform_data*
569atmci_of_init(struct platform_device *dev)
570{
571 return ERR_PTR(-EINVAL);
572}
573#endif
574
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200575static inline unsigned int atmci_get_version(struct atmel_mci *host)
576{
577 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
578}
579
Ludovic Desroches24011f32012-05-16 15:26:00 +0200580static void atmci_timeout_timer(unsigned long data)
581{
582 struct atmel_mci *host;
583
584 host = (struct atmel_mci *)data;
585
586 dev_dbg(&host->pdev->dev, "software timeout\n");
587
588 if (host->mrq->cmd->data) {
589 host->mrq->cmd->data->error = -ETIMEDOUT;
590 host->data = NULL;
Ludovic Desrochesc1fa3422013-09-09 17:29:56 +0200591 /*
592 * With some SDIO modules, sometimes DMA transfer hangs. If
593 * stop_transfer() is not called then the DMA request is not
594 * removed, following ones are queued and never computed.
595 */
596 if (host->state == STATE_DATA_XFER)
597 host->stop_transfer(host);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200598 } else {
599 host->mrq->cmd->error = -ETIMEDOUT;
600 host->cmd = NULL;
601 }
602 host->need_reset = 1;
603 host->state = STATE_END_REQUEST;
604 smp_wmb();
605 tasklet_schedule(&host->tasklet);
606}
607
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000608static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200609 unsigned int ns)
610{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200611 /*
612 * It is easier here to use us instead of ns for the timeout,
613 * it prevents from overflows during calculation.
614 */
615 unsigned int us = DIV_ROUND_UP(ns, 1000);
616
617 /* Maximum clock frequency is host->bus_hz/2 */
618 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200619}
620
621static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200622 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200623{
624 static unsigned dtomul_to_shift[] = {
625 0, 4, 7, 8, 10, 12, 16, 20
626 };
627 unsigned timeout;
628 unsigned dtocyc;
629 unsigned dtomul;
630
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000631 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
632 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200633
634 for (dtomul = 0; dtomul < 8; dtomul++) {
635 unsigned shift = dtomul_to_shift[dtomul];
636 dtocyc = (timeout + (1 << shift) - 1) >> shift;
637 if (dtocyc < 15)
638 break;
639 }
640
641 if (dtomul >= 8) {
642 dtomul = 7;
643 dtocyc = 15;
644 }
645
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200646 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200647 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000648 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200649}
650
651/*
652 * Return mask with command flags to be enabled for this command.
653 */
654static u32 atmci_prepare_command(struct mmc_host *mmc,
655 struct mmc_command *cmd)
656{
657 struct mmc_data *data;
658 u32 cmdr;
659
660 cmd->error = -EINPROGRESS;
661
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000662 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200663
664 if (cmd->flags & MMC_RSP_PRESENT) {
665 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000666 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200667 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000668 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200669 }
670
671 /*
672 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
673 * it's too difficult to determine whether this is an ACMD or
674 * not. Better make it 64.
675 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000676 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200677
678 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000679 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200680
681 data = cmd->data;
682 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000683 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100684
685 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000686 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100687 } else {
688 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000689 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100690 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000691 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100692 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000693 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100694 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200695
696 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000697 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200698 }
699
700 return cmdr;
701}
702
Ludovic Desroches11d14882011-08-11 15:25:45 +0000703static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200704 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200705{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200706 WARN_ON(host->cmd);
707 host->cmd = cmd;
708
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200709 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200710 "start command: ARGR=0x%08x CMDR=0x%08x\n",
711 cmd->arg, cmd_flags);
712
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000713 atmci_writel(host, ATMCI_ARGR, cmd->arg);
714 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200715}
716
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000717static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200718{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200719 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000720 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000721 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200722}
723
Ludovic Desroches796211b2011-08-11 15:25:44 +0000724/*
725 * Configure given PDC buffer taking care of alignement issues.
726 * Update host->data_size and host->sg.
727 */
728static void atmci_pdc_set_single_buf(struct atmel_mci *host,
729 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200730{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000731 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200732 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200733
Ludovic Desroches796211b2011-08-11 15:25:44 +0000734 if (dir == XFER_RECEIVE) {
735 pointer_reg = ATMEL_PDC_RPR;
736 counter_reg = ATMEL_PDC_RCR;
737 } else {
738 pointer_reg = ATMEL_PDC_TPR;
739 counter_reg = ATMEL_PDC_TCR;
740 }
741
742 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000743 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
744 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000745 }
746
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200747 if (!host->caps.has_rwproof) {
748 buf_size = host->buf_size;
749 atmci_writel(host, pointer_reg, host->buf_phys_addr);
750 } else {
751 buf_size = sg_dma_len(host->sg);
752 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
753 }
754
755 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000756 if (host->data_size & 0x3) {
757 /* If size is different from modulo 4, transfer bytes */
758 atmci_writel(host, counter_reg, host->data_size);
759 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
760 } else {
761 /* Else transfer 32-bits words */
762 atmci_writel(host, counter_reg, host->data_size / 4);
763 }
764 host->data_size = 0;
765 } else {
766 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000767 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
768 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000769 if (host->data_size)
770 host->sg = sg_next(host->sg);
771 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200772}
773
Ludovic Desroches796211b2011-08-11 15:25:44 +0000774/*
775 * Configure PDC buffer according to the data size ie configuring one or two
776 * buffers. Don't use this function if you want to configure only the second
777 * buffer. In this case, use atmci_pdc_set_single_buf.
778 */
779static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200780{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000781 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
782 if (host->data_size)
783 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
784}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200785
Ludovic Desroches796211b2011-08-11 15:25:44 +0000786/*
787 * Unmap sg lists, called when transfer is finished.
788 */
789static void atmci_pdc_cleanup(struct atmel_mci *host)
790{
791 struct mmc_data *data = host->data;
792
793 if (data)
794 dma_unmap_sg(&host->pdev->dev,
795 data->sg, data->sg_len,
796 ((data->flags & MMC_DATA_WRITE)
797 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
798}
799
800/*
801 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
802 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
803 * interrupt needed for both transfer directions.
804 */
805static void atmci_pdc_complete(struct atmel_mci *host)
806{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200807 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200808 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200809
Ludovic Desroches796211b2011-08-11 15:25:44 +0000810 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200811
812 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200813 && (host->data->flags & MMC_DATA_READ)) {
814 if (host->caps.has_bad_data_ordering)
815 for (i = 0; i < transfer_size; i++)
816 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200817 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
818 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200819 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200820
Ludovic Desroches796211b2011-08-11 15:25:44 +0000821 atmci_pdc_cleanup(host);
822
823 /*
824 * If the card was removed, data will be NULL. No point trying
825 * to send the stop command or waiting for NBUSY in this case.
826 */
827 if (host->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200828 dev_dbg(&host->pdev->dev,
829 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200830 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000831 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200832 }
833}
834
Ludovic Desroches796211b2011-08-11 15:25:44 +0000835static void atmci_dma_cleanup(struct atmel_mci *host)
836{
837 struct mmc_data *data = host->data;
838
839 if (data)
840 dma_unmap_sg(host->dma.chan->device->dev,
841 data->sg, data->sg_len,
842 ((data->flags & MMC_DATA_WRITE)
843 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
844}
845
846/*
847 * This function is called by the DMA driver from tasklet context.
848 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200849static void atmci_dma_complete(void *arg)
850{
851 struct atmel_mci *host = arg;
852 struct mmc_data *data = host->data;
853
854 dev_vdbg(&host->pdev->dev, "DMA complete\n");
855
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000856 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800857 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000858 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800859
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200860 atmci_dma_cleanup(host);
861
862 /*
863 * If the card was removed, data will be NULL. No point trying
864 * to send the stop command or waiting for NBUSY in this case.
865 */
866 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200867 dev_dbg(&host->pdev->dev,
868 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200869 atmci_set_pending(host, EVENT_XFER_COMPLETE);
870 tasklet_schedule(&host->tasklet);
871
872 /*
873 * Regardless of what the documentation says, we have
874 * to wait for NOTBUSY even after block read
875 * operations.
876 *
877 * When the DMA transfer is complete, the controller
878 * may still be reading the CRC from the card, i.e.
879 * the data transfer is still in progress and we
880 * haven't seen all the potential error bits yet.
881 *
882 * The interrupt handler will schedule a different
883 * tasklet to finish things up when the data transfer
884 * is completely done.
885 *
886 * We may not complete the mmc request here anyway
887 * because the mmc layer may call back and cause us to
888 * violate the "don't submit new operations from the
889 * completion callback" rule of the dma engine
890 * framework.
891 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000892 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200893 }
894}
895
Ludovic Desroches796211b2011-08-11 15:25:44 +0000896/*
897 * Returns a mask of interrupt flags to be enabled after the whole
898 * request has been prepared.
899 */
900static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
901{
902 u32 iflags;
903
904 data->error = -EINPROGRESS;
905
906 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400907 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000908 host->data = data;
909 host->data_chan = NULL;
910
911 iflags = ATMCI_DATA_ERROR_FLAGS;
912
913 /*
914 * Errata: MMC data write operation with less than 12
915 * bytes is impossible.
916 *
917 * Errata: MCI Transmit Data Register (TDR) FIFO
918 * corruption when length is not multiple of 4.
919 */
920 if (data->blocks * data->blksz < 12
921 || (data->blocks * data->blksz) & 3)
922 host->need_reset = true;
923
924 host->pio_offset = 0;
925 if (data->flags & MMC_DATA_READ)
926 iflags |= ATMCI_RXRDY;
927 else
928 iflags |= ATMCI_TXRDY;
929
930 return iflags;
931}
932
933/*
934 * Set interrupt flags and set block length into the MCI mode register even
935 * if this value is also accessible in the MCI block register. It seems to be
936 * necessary before the High Speed MCI version. It also map sg and configure
937 * PDC registers.
938 */
939static u32
940atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
941{
942 u32 iflags, tmp;
943 unsigned int sg_len;
944 enum dma_data_direction dir;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200945 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000946
947 data->error = -EINPROGRESS;
948
949 host->data = data;
950 host->sg = data->sg;
951 iflags = ATMCI_DATA_ERROR_FLAGS;
952
953 /* Enable pdc mode */
954 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
955
956 if (data->flags & MMC_DATA_READ) {
957 dir = DMA_FROM_DEVICE;
958 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
959 } else {
960 dir = DMA_TO_DEVICE;
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200961 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000962 }
963
964 /* Set BLKLEN */
965 tmp = atmci_readl(host, ATMCI_MR);
966 tmp &= 0x0000ffff;
967 tmp |= ATMCI_BLKLEN(data->blksz);
968 atmci_writel(host, ATMCI_MR, tmp);
969
970 /* Configure PDC */
971 host->data_size = data->blocks * data->blksz;
972 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200973
974 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200975 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200976 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
977 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200978 if (host->caps.has_bad_data_ordering)
979 for (i = 0; i < host->data_size; i++)
980 host->buffer[i] = swab32(host->buffer[i]);
981 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200982
Ludovic Desroches796211b2011-08-11 15:25:44 +0000983 if (host->data_size)
984 atmci_pdc_set_both_buf(host,
985 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
986
987 return iflags;
988}
989
990static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800991atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200992{
993 struct dma_chan *chan;
994 struct dma_async_tx_descriptor *desc;
995 struct scatterlist *sg;
996 unsigned int i;
997 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530998 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700999 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001000 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001001 u32 iflags;
1002
1003 data->error = -EINPROGRESS;
1004
1005 WARN_ON(host->data);
1006 host->sg = NULL;
1007 host->data = data;
1008
1009 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001010
1011 /*
1012 * We don't do DMA on "complex" transfers, i.e. with
1013 * non-word-aligned buffers or lengths. Also, we don't bother
1014 * with all the DMA setup overhead for short transfers.
1015 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001016 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1017 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001018 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001019 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001020
1021 for_each_sg(data->sg, sg, data->sg_len, i) {
1022 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001023 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001024 }
1025
1026 /* If we don't have a channel, we can't do DMA */
1027 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001028 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001029 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001030
1031 if (!chan)
1032 return -ENODEV;
1033
Vinod Koule0d23ef2011-11-17 14:54:38 +05301034 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001035 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301036 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001037 maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301038 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001039 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301040 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001041 maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301042 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001043
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001044 if (host->caps.has_dma_conf_reg)
1045 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1046 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001047
Linus Walleij266ac3f2011-02-10 16:08:06 +01001048 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +00001049 data->sg_len, direction);
Linus Walleij88ce4db32011-02-10 16:08:16 +01001050
Viresh Kumare2b35f32012-02-01 16:12:27 +05301051 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001052 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301053 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001054 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1055 if (!desc)
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001056 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001057
1058 host->dma.data_desc = desc;
1059 desc->callback = atmci_dma_complete;
1060 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001061
Ludovic Desroches796211b2011-08-11 15:25:44 +00001062 return iflags;
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001063unmap_exit:
Linus Walleij88ce4db32011-02-10 16:08:16 +01001064 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001065 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001066}
1067
Ludovic Desroches796211b2011-08-11 15:25:44 +00001068static void
1069atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1070{
1071 return;
1072}
1073
1074/*
1075 * Start PDC according to transfer direction.
1076 */
1077static void
1078atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1079{
1080 if (data->flags & MMC_DATA_READ)
1081 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1082 else
1083 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1084}
1085
1086static void
1087atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001088{
1089 struct dma_chan *chan = host->data_chan;
1090 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1091
1092 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001093 dmaengine_submit(desc);
1094 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001095 }
1096}
1097
Ludovic Desroches796211b2011-08-11 15:25:44 +00001098static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001099{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001100 dev_dbg(&host->pdev->dev,
1101 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001102 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001103 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001104}
1105
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001106/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001107 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001108 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001109static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001110{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001111 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001112}
1113
Ludovic Desroches796211b2011-08-11 15:25:44 +00001114static void atmci_stop_transfer_dma(struct atmel_mci *host)
1115{
1116 struct dma_chan *chan = host->data_chan;
1117
1118 if (chan) {
1119 dmaengine_terminate_all(chan);
1120 atmci_dma_cleanup(host);
1121 } else {
1122 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001123 dev_dbg(&host->pdev->dev,
1124 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001125 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1126 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1127 }
1128}
1129
1130/*
1131 * Start a request: prepare data if needed, prepare the command and activate
1132 * interrupts.
1133 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001134static void atmci_start_request(struct atmel_mci *host,
1135 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001136{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001137 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001138 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001139 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001140 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001141 u32 cmdflags;
1142
1143 mrq = slot->mrq;
1144 host->cur_slot = slot;
1145 host->mrq = mrq;
1146
1147 host->pending_events = 0;
1148 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001149 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001150 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001151
Ludovic Desroches6801c412012-05-16 15:26:01 +02001152 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1153
Ludovic Desroches24011f32012-05-16 15:26:00 +02001154 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001155 iflags = atmci_readl(host, ATMCI_IMR);
1156 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001157 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1158 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1159 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001160 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001161 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001162 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001163 host->need_reset = false;
1164 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001165 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001166
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001167 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001168 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001169 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001170 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001171
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001172 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1173 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001174 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1175 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001176 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001177 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001178 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001179 data = mrq->data;
1180 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001181 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001182
1183 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001184 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001185 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001186 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001187 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001188
Ludovic Desroches796211b2011-08-11 15:25:44 +00001189 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001190 }
1191
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001192 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001193 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001194 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001195
1196 /*
1197 * DMA transfer should be started before sending the command to avoid
1198 * unexpected errors especially for read operations in SDIO mode.
1199 * Unfortunately, in PDC mode, command has to be sent before starting
1200 * the transfer.
1201 */
1202 if (host->submit_data != &atmci_submit_data_dma)
1203 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001204
1205 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001206 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001207
Ludovic Desroches66b512e2013-11-20 16:01:11 +01001208 if (host->submit_data == &atmci_submit_data_dma)
1209 atmci_send_command(host, cmd, cmdflags);
1210
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001211 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001212 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001213 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001214 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001215 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001216 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001217 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001218 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001219 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001220 }
1221
1222 /*
1223 * We could have enabled interrupts earlier, but I suspect
1224 * that would open up a nice can of interesting race
1225 * conditions (e.g. command and data complete, but stop not
1226 * prepared yet.)
1227 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001228 atmci_writel(host, ATMCI_IER, iflags);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001229
1230 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001231}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001232
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001233static void atmci_queue_request(struct atmel_mci *host,
1234 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1235{
1236 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1237 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001238
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001239 spin_lock_bh(&host->lock);
1240 slot->mrq = mrq;
1241 if (host->state == STATE_IDLE) {
1242 host->state = STATE_SENDING_CMD;
1243 atmci_start_request(host, slot);
1244 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001245 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001246 list_add_tail(&slot->queue_node, &host->queue);
1247 }
1248 spin_unlock_bh(&host->lock);
1249}
1250
1251static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1252{
1253 struct atmel_mci_slot *slot = mmc_priv(mmc);
1254 struct atmel_mci *host = slot->host;
1255 struct mmc_data *data;
1256
1257 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001258 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001259
1260 /*
1261 * We may "know" the card is gone even though there's still an
1262 * electrical connection. If so, we really need to communicate
1263 * this to the MMC core since there won't be any more
1264 * interrupts as the card is completely removed. Otherwise,
1265 * the MMC core might believe the card is still there even
1266 * though the card was just removed very slowly.
1267 */
1268 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1269 mrq->cmd->error = -ENOMEDIUM;
1270 mmc_request_done(mmc, mrq);
1271 return;
1272 }
1273
1274 /* We don't support multiple blocks of weird lengths. */
1275 data = mrq->data;
1276 if (data && data->blocks > 1 && data->blksz & 3) {
1277 mrq->cmd->error = -EINVAL;
1278 mmc_request_done(mmc, mrq);
1279 }
1280
1281 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001282}
1283
1284static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1285{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001286 struct atmel_mci_slot *slot = mmc_priv(mmc);
1287 struct atmel_mci *host = slot->host;
1288 unsigned int i;
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001289 bool unprepare_clk;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001290
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001291 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001292 switch (ios->bus_width) {
1293 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001294 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001295 break;
1296 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001297 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001298 break;
1299 }
1300
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001301 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001302 unsigned int clock_min = ~0U;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001303 u32 clkdiv;
1304
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001305 clk_prepare(host->mck);
1306 unprepare_clk = true;
1307
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001308 spin_lock_bh(&host->lock);
1309 if (!host->mode_reg) {
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001310 clk_enable(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001311 unprepare_clk = false;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001312 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1313 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001314 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001315 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001316 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001317
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001318 /*
1319 * Use mirror of ios->clock to prevent race with mmc
1320 * core ios update when finding the minimum.
1321 */
1322 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001323 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001324 if (host->slot[i] && host->slot[i]->clock
1325 && host->slot[i]->clock < clock_min)
1326 clock_min = host->slot[i]->clock;
1327 }
1328
1329 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001330 if (host->caps.has_odd_clk_div) {
1331 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
1332 if (clkdiv > 511) {
1333 dev_warn(&mmc->class_dev,
1334 "clock %u too slow; using %lu\n",
1335 clock_min, host->bus_hz / (511 + 2));
1336 clkdiv = 511;
1337 }
1338 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1339 | ATMCI_MR_CLKODD(clkdiv & 1);
1340 } else {
1341 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1342 if (clkdiv > 255) {
1343 dev_warn(&mmc->class_dev,
1344 "clock %u too slow; using %lu\n",
1345 clock_min, host->bus_hz / (2 * 256));
1346 clkdiv = 255;
1347 }
1348 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001349 }
1350
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001351 /*
1352 * WRPROOF and RDPROOF prevent overruns/underruns by
1353 * stopping the clock when the FIFO is full/empty.
1354 * This state is not expected to last for long.
1355 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001356 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001357 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001358
Ludovic Desroches796211b2011-08-11 15:25:44 +00001359 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001360 /* setup High Speed mode in relation with card capacity */
1361 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001362 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001363 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001364 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001365 }
1366
1367 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001368 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001369 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001370 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001371 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001372 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001373 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001374
1375 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001376 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001377 bool any_slot_active = false;
1378
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001379 unprepare_clk = false;
1380
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001381 spin_lock_bh(&host->lock);
1382 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001383 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001384 if (host->slot[i] && host->slot[i]->clock) {
1385 any_slot_active = true;
1386 break;
1387 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001388 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001389 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001390 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001391 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001392 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001393 clk_disable(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001394 unprepare_clk = true;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001395 }
1396 host->mode_reg = 0;
1397 }
1398 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001399 }
1400
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001401 if (unprepare_clk)
1402 clk_unprepare(host->mck);
1403
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001404 switch (ios->power_mode) {
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001405 case MMC_POWER_OFF:
1406 if (!IS_ERR(mmc->supply.vmmc))
1407 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1408 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001409 case MMC_POWER_UP:
1410 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02001411 if (!IS_ERR(mmc->supply.vmmc))
1412 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001413 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001414 default:
1415 /*
1416 * TODO: None of the currently available AVR32-based
1417 * boards allow MMC power to be turned off. Implement
1418 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001419 *
1420 * We also need to hook this into the clock management
1421 * somehow so that newly inserted cards aren't
1422 * subjected to a fast clock before we have a chance
1423 * to figure out what the maximum rate is. Currently,
1424 * there's no way to avoid this, and there never will
1425 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001426 */
1427 break;
1428 }
1429}
1430
1431static int atmci_get_ro(struct mmc_host *mmc)
1432{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001433 int read_only = -ENOSYS;
1434 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001435
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001436 if (gpio_is_valid(slot->wp_pin)) {
1437 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001438 dev_dbg(&mmc->class_dev, "card is %s\n",
1439 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001440 }
1441
1442 return read_only;
1443}
1444
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001445static int atmci_get_cd(struct mmc_host *mmc)
1446{
1447 int present = -ENOSYS;
1448 struct atmel_mci_slot *slot = mmc_priv(mmc);
1449
1450 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001451 present = !(gpio_get_value(slot->detect_pin) ^
1452 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001453 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1454 present ? "" : "not ");
1455 }
1456
1457 return present;
1458}
1459
Anders Grahn88ff82e2010-05-26 14:42:01 -07001460static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1461{
1462 struct atmel_mci_slot *slot = mmc_priv(mmc);
1463 struct atmel_mci *host = slot->host;
1464
1465 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001466 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001467 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001468 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001469}
1470
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001471static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001472 .request = atmci_request,
1473 .set_ios = atmci_set_ios,
1474 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001475 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001476 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001477};
1478
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001479/* Called with host->lock held */
1480static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1481 __releases(&host->lock)
1482 __acquires(&host->lock)
1483{
1484 struct atmel_mci_slot *slot = NULL;
1485 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1486
1487 WARN_ON(host->cmd || host->data);
1488
1489 /*
1490 * Update the MMC clock rate if necessary. This may be
1491 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001492 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001493 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001494 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001495 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001496 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001497 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001498 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001499
1500 host->cur_slot->mrq = NULL;
1501 host->mrq = NULL;
1502 if (!list_empty(&host->queue)) {
1503 slot = list_entry(host->queue.next,
1504 struct atmel_mci_slot, queue_node);
1505 list_del(&slot->queue_node);
1506 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1507 mmc_hostname(slot->mmc));
1508 host->state = STATE_SENDING_CMD;
1509 atmci_start_request(host, slot);
1510 } else {
1511 dev_vdbg(&host->pdev->dev, "list empty\n");
1512 host->state = STATE_IDLE;
1513 }
1514
Ludovic Desroches24011f32012-05-16 15:26:00 +02001515 del_timer(&host->timer);
1516
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001517 spin_unlock(&host->lock);
1518 mmc_request_done(prev_mmc, mrq);
1519 spin_lock(&host->lock);
1520}
1521
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001522static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001523 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001524{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001525 u32 status = host->cmd_status;
1526
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001527 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001528 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1529 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1530 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1531 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001532
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001533 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001534 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001535 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001536 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001537 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001538 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001539 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1540 if (host->caps.need_blksz_mul_4) {
1541 cmd->error = -EINVAL;
1542 host->need_reset = 1;
1543 }
1544 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001545 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001546}
1547
1548static void atmci_detect_change(unsigned long data)
1549{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001550 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1551 bool present;
1552 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001553
1554 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001555 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1556 * freeing the interrupt. We must not re-enable the interrupt
1557 * if it has been freed, and if we're shutting down, it
1558 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001559 */
1560 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001561 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001562 return;
1563
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001564 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001565 present = !(gpio_get_value(slot->detect_pin) ^
1566 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001567 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001568
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001569 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1570 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001571
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001572 if (present != present_old) {
1573 struct atmel_mci *host = slot->host;
1574 struct mmc_request *mrq;
1575
1576 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001577 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001578
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001579 spin_lock(&host->lock);
1580
1581 if (!present)
1582 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1583 else
1584 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001585
1586 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001587 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001588 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001589 if (mrq == host->mrq) {
1590 /*
1591 * Reset controller to terminate any ongoing
1592 * commands or data transfers.
1593 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001594 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1595 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1596 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001597 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001598 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001599
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001600 host->data = NULL;
1601 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001602
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001603 switch (host->state) {
1604 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001605 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001606 case STATE_SENDING_CMD:
1607 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001608 if (mrq->data)
1609 host->stop_transfer(host);
1610 break;
1611 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001612 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001613 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001614 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001615 case STATE_WAITING_NOTBUSY:
1616 mrq->data->error = -ENOMEDIUM;
1617 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001618 case STATE_SENDING_STOP:
1619 mrq->stop->error = -ENOMEDIUM;
1620 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001621 case STATE_END_REQUEST:
1622 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001623 }
1624
1625 atmci_request_end(host, mrq);
1626 } else {
1627 list_del(&slot->queue_node);
1628 mrq->cmd->error = -ENOMEDIUM;
1629 if (mrq->data)
1630 mrq->data->error = -ENOMEDIUM;
1631 if (mrq->stop)
1632 mrq->stop->error = -ENOMEDIUM;
1633
1634 spin_unlock(&host->lock);
1635 mmc_request_done(slot->mmc, mrq);
1636 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001637 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001638 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001639 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001640
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001641 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001642 }
1643}
1644
1645static void atmci_tasklet_func(unsigned long priv)
1646{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001647 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001648 struct mmc_request *mrq = host->mrq;
1649 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001650 enum atmel_mci_state state = host->state;
1651 enum atmel_mci_state prev_state;
1652 u32 status;
1653
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001654 spin_lock(&host->lock);
1655
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001656 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001657
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001658 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001659 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1660 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001661 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001662
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001663 do {
1664 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001665 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001666
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001667 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001668 case STATE_IDLE:
1669 break;
1670
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001671 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001672 /*
1673 * Command has been sent, we are waiting for command
1674 * ready. Then we have three next states possible:
1675 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1676 * command needing it or DATA_XFER if there is data.
1677 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001678 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001679 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001680 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001681 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001682
Ludovic Desroches6801c412012-05-16 15:26:01 +02001683 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001684 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001685 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001686 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001687 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001688 dev_dbg(&host->pdev->dev,
1689 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001690 /*
1691 * If there is a command error don't start
1692 * data transfer.
1693 */
1694 if (mrq->cmd->error) {
1695 host->stop_transfer(host);
1696 host->data = NULL;
1697 atmci_writel(host, ATMCI_IDR,
1698 ATMCI_TXRDY | ATMCI_RXRDY
1699 | ATMCI_DATA_ERROR_FLAGS);
1700 state = STATE_END_REQUEST;
1701 } else
1702 state = STATE_DATA_XFER;
1703 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001704 dev_dbg(&host->pdev->dev,
1705 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001706 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1707 state = STATE_WAITING_NOTBUSY;
1708 } else
1709 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001710
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001711 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001712
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001713 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001714 if (atmci_test_and_clear_pending(host,
1715 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001716 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001717 atmci_set_completed(host, EVENT_DATA_ERROR);
1718 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001719 break;
1720 }
1721
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001722 /*
1723 * A data transfer is in progress. The event expected
1724 * to move to the next state depends of data transfer
1725 * type (PDC or DMA). Once transfer done we can move
1726 * to the next step which is WAITING_NOTBUSY in write
1727 * case and directly SENDING_STOP in read case.
1728 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001729 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001730 if (!atmci_test_and_clear_pending(host,
1731 EVENT_XFER_COMPLETE))
1732 break;
1733
Ludovic Desroches6801c412012-05-16 15:26:01 +02001734 dev_dbg(&host->pdev->dev,
1735 "(%s) set completed xfer complete\n",
1736 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001737 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001738
Ludovic Desroches077d4072012-07-24 11:42:04 +02001739 if (host->caps.need_notbusy_for_read_ops ||
1740 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001741 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1742 state = STATE_WAITING_NOTBUSY;
1743 } else if (host->mrq->stop) {
1744 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1745 atmci_send_stop_cmd(host, data);
1746 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001747 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001748 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001749 data->bytes_xfered = data->blocks * data->blksz;
1750 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001751 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001752 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001753 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001754
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001755 case STATE_WAITING_NOTBUSY:
1756 /*
1757 * We can be in the state for two reasons: a command
1758 * requiring waiting not busy signal (stop command
1759 * included) or a write operation. In the latest case,
1760 * we need to send a stop command.
1761 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001762 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001763 if (!atmci_test_and_clear_pending(host,
1764 EVENT_NOTBUSY))
1765 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001766
Ludovic Desroches6801c412012-05-16 15:26:01 +02001767 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001768 atmci_set_completed(host, EVENT_NOTBUSY);
1769
1770 if (host->data) {
1771 /*
1772 * For some commands such as CMD53, even if
1773 * there is data transfer, there is no stop
1774 * command to send.
1775 */
1776 if (host->mrq->stop) {
1777 atmci_writel(host, ATMCI_IER,
1778 ATMCI_CMDRDY);
1779 atmci_send_stop_cmd(host, data);
1780 state = STATE_SENDING_STOP;
1781 } else {
1782 host->data = NULL;
1783 data->bytes_xfered = data->blocks
1784 * data->blksz;
1785 data->error = 0;
1786 state = STATE_END_REQUEST;
1787 }
1788 } else
1789 state = STATE_END_REQUEST;
1790 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001791
1792 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001793 /*
1794 * In this state, it is important to set host->data to
1795 * NULL (which is tested in the waiting notbusy state)
1796 * in order to go to the end request state instead of
1797 * sending stop again.
1798 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001799 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001800 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001801 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001802 break;
1803
Ludovic Desroches6801c412012-05-16 15:26:01 +02001804 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001805 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001806 data->bytes_xfered = data->blocks * data->blksz;
1807 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001808 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001809 if (mrq->stop->error) {
1810 host->stop_transfer(host);
1811 atmci_writel(host, ATMCI_IDR,
1812 ATMCI_TXRDY | ATMCI_RXRDY
1813 | ATMCI_DATA_ERROR_FLAGS);
1814 state = STATE_END_REQUEST;
1815 } else {
1816 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1817 state = STATE_WAITING_NOTBUSY;
1818 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001819 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001820 break;
1821
1822 case STATE_END_REQUEST:
1823 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1824 | ATMCI_DATA_ERROR_FLAGS);
1825 status = host->data_status;
1826 if (unlikely(status)) {
1827 host->stop_transfer(host);
1828 host->data = NULL;
Rodolfo Giomettifbd986c2013-09-09 17:31:59 +02001829 if (data) {
1830 if (status & ATMCI_DTOE) {
1831 data->error = -ETIMEDOUT;
1832 } else if (status & ATMCI_DCRCE) {
1833 data->error = -EILSEQ;
1834 } else {
1835 data->error = -EIO;
1836 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001837 }
1838 }
1839
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001840 atmci_request_end(host, host->mrq);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001841 state = STATE_IDLE;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001842 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001843 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001844 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001845
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001846 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001847
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001848 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001849}
1850
1851static void atmci_read_data_pio(struct atmel_mci *host)
1852{
1853 struct scatterlist *sg = host->sg;
1854 void *buf = sg_virt(sg);
1855 unsigned int offset = host->pio_offset;
1856 struct mmc_data *data = host->data;
1857 u32 value;
1858 u32 status;
1859 unsigned int nbytes = 0;
1860
1861 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001862 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001863 if (likely(offset + 4 <= sg->length)) {
1864 put_unaligned(value, (u32 *)(buf + offset));
1865
1866 offset += 4;
1867 nbytes += 4;
1868
1869 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001870 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001871 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001872 host->sg_len--;
1873 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001874 goto done;
1875
1876 offset = 0;
1877 buf = sg_virt(sg);
1878 }
1879 } else {
1880 unsigned int remaining = sg->length - offset;
1881 memcpy(buf + offset, &value, remaining);
1882 nbytes += remaining;
1883
1884 flush_dcache_page(sg_page(sg));
1885 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001886 host->sg_len--;
1887 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001888 goto done;
1889
1890 offset = 4 - remaining;
1891 buf = sg_virt(sg);
1892 memcpy(buf, (u8 *)&value + remaining, offset);
1893 nbytes += offset;
1894 }
1895
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001896 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001897 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001898 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001899 | ATMCI_DATA_ERROR_FLAGS));
1900 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001901 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001902 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001903 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001904 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001905
1906 host->pio_offset = offset;
1907 data->bytes_xfered += nbytes;
1908
1909 return;
1910
1911done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001912 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1913 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001914 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001915 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001916 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001917}
1918
1919static void atmci_write_data_pio(struct atmel_mci *host)
1920{
1921 struct scatterlist *sg = host->sg;
1922 void *buf = sg_virt(sg);
1923 unsigned int offset = host->pio_offset;
1924 struct mmc_data *data = host->data;
1925 u32 value;
1926 u32 status;
1927 unsigned int nbytes = 0;
1928
1929 do {
1930 if (likely(offset + 4 <= sg->length)) {
1931 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001932 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001933
1934 offset += 4;
1935 nbytes += 4;
1936 if (offset == sg->length) {
1937 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001938 host->sg_len--;
1939 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001940 goto done;
1941
1942 offset = 0;
1943 buf = sg_virt(sg);
1944 }
1945 } else {
1946 unsigned int remaining = sg->length - offset;
1947
1948 value = 0;
1949 memcpy(&value, buf + offset, remaining);
1950 nbytes += remaining;
1951
1952 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001953 host->sg_len--;
1954 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001955 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001956 goto done;
1957 }
1958
1959 offset = 4 - remaining;
1960 buf = sg_virt(sg);
1961 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001962 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001963 nbytes += offset;
1964 }
1965
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001966 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001967 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001968 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001969 | ATMCI_DATA_ERROR_FLAGS));
1970 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001971 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001972 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001973 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001974 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001975
1976 host->pio_offset = offset;
1977 data->bytes_xfered += nbytes;
1978
1979 return;
1980
1981done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001982 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1983 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001984 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001985 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001986 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001987}
1988
Anders Grahn88ff82e2010-05-26 14:42:01 -07001989static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1990{
1991 int i;
1992
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001993 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001994 struct atmel_mci_slot *slot = host->slot[i];
1995 if (slot && (status & slot->sdio_irq)) {
1996 mmc_signal_sdio_irq(slot->mmc);
1997 }
1998 }
1999}
2000
2001
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002002static irqreturn_t atmci_interrupt(int irq, void *dev_id)
2003{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002004 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002005 u32 status, mask, pending;
2006 unsigned int pass_count = 0;
2007
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002008 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002009 status = atmci_readl(host, ATMCI_SR);
2010 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002011 pending = status & mask;
2012 if (!pending)
2013 break;
2014
2015 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002016 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002017 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002018 | ATMCI_RXRDY | ATMCI_TXRDY
2019 | ATMCI_ENDRX | ATMCI_ENDTX
2020 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002021
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002022 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02002023 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002024 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002025 atmci_set_pending(host, EVENT_DATA_ERROR);
2026 tasklet_schedule(&host->tasklet);
2027 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002028
Ludovic Desroches796211b2011-08-11 15:25:44 +00002029 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002030 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002031 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002032 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002033 /*
2034 * We can receive this interruption before having configured
2035 * the second pdc buffer, so we need to reconfigure first and
2036 * second buffers again
2037 */
2038 if (host->data_size) {
2039 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002040 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002041 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2042 } else {
2043 atmci_pdc_complete(host);
2044 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002045 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002046 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002047 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2048
2049 if (host->data_size) {
2050 atmci_pdc_set_single_buf(host,
2051 XFER_TRANSMIT, PDC_SECOND_BUF);
2052 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2053 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002054 }
2055
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002056 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002057 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002058 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2059 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2060 /*
2061 * We can receive this interruption before having configured
2062 * the second pdc buffer, so we need to reconfigure first and
2063 * second buffers again
2064 */
2065 if (host->data_size) {
2066 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2067 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2068 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2069 } else {
2070 atmci_pdc_complete(host);
2071 }
2072 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002073 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002074 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2075
2076 if (host->data_size) {
2077 atmci_pdc_set_single_buf(host,
2078 XFER_RECEIVE, PDC_SECOND_BUF);
2079 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2080 }
2081 }
2082
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002083 /*
2084 * First mci IPs, so mainly the ones having pdc, have some
2085 * issues with the notbusy signal. You can't get it after
2086 * data transmission if you have not sent a stop command.
2087 * The appropriate workaround is to use the BLKE signal.
2088 */
2089 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002090 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002091 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002092 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002093 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002094 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002095 tasklet_schedule(&host->tasklet);
2096 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002097
2098 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002099 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002100 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2101 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002102 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002103 atmci_set_pending(host, EVENT_NOTBUSY);
2104 tasklet_schedule(&host->tasklet);
2105 }
2106
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002107 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002108 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002109 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002110 atmci_write_data_pio(host);
2111
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002112 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002113 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002114 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2115 host->cmd_status = status;
2116 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002117 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002118 atmci_set_pending(host, EVENT_CMD_RDY);
2119 tasklet_schedule(&host->tasklet);
2120 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002121
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002122 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002123 atmci_sdio_interrupt(host, status);
2124
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002125 } while (pass_count++ < 5);
2126
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002127 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2128}
2129
2130static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2131{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002132 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002133
2134 /*
2135 * Disable interrupts until the pin has stabilized and check
2136 * the state then. Use mod_timer() since we may be in the
2137 * middle of the timer routine when this interrupt triggers.
2138 */
2139 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002140 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002141
2142 return IRQ_HANDLED;
2143}
2144
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002145static int __init atmci_init_slot(struct atmel_mci *host,
2146 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002147 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002148{
2149 struct mmc_host *mmc;
2150 struct atmel_mci_slot *slot;
2151
2152 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2153 if (!mmc)
2154 return -ENOMEM;
2155
2156 slot = mmc_priv(mmc);
2157 slot->mmc = mmc;
2158 slot->host = host;
2159 slot->detect_pin = slot_data->detect_pin;
2160 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002161 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002162 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002163 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002164
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002165 dev_dbg(&mmc->class_dev,
2166 "slot[%u]: bus_width=%u, detect_pin=%d, "
2167 "detect_is_active_high=%s, wp_pin=%d\n",
2168 id, slot_data->bus_width, slot_data->detect_pin,
2169 slot_data->detect_is_active_high ? "true" : "false",
2170 slot_data->wp_pin);
2171
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002172 mmc->ops = &atmci_ops;
2173 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2174 mmc->f_max = host->bus_hz / 2;
2175 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002176 if (sdio_irq)
2177 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002178 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002179 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002180 /*
2181 * Without the read/write proof capability, it is strongly suggested to
2182 * use only one bit for data to prevent fifo underruns and overruns
2183 * which will corrupt data.
2184 */
2185 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002186 mmc->caps |= MMC_CAP_4_BIT_DATA;
2187
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002188 if (atmci_get_version(host) < 0x200) {
2189 mmc->max_segs = 256;
2190 mmc->max_blk_size = 4095;
2191 mmc->max_blk_count = 256;
2192 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2193 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2194 } else {
2195 mmc->max_segs = 64;
2196 mmc->max_req_size = 32768 * 512;
2197 mmc->max_blk_size = 32768;
2198 mmc->max_blk_count = 512;
2199 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002200
2201 /* Assume card is present initially */
2202 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2203 if (gpio_is_valid(slot->detect_pin)) {
2204 if (gpio_request(slot->detect_pin, "mmc_detect")) {
2205 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2206 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002207 } else if (gpio_get_value(slot->detect_pin) ^
2208 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002209 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2210 }
2211 }
2212
2213 if (!gpio_is_valid(slot->detect_pin))
2214 mmc->caps |= MMC_CAP_NEEDS_POLL;
2215
2216 if (gpio_is_valid(slot->wp_pin)) {
2217 if (gpio_request(slot->wp_pin, "mmc_wp")) {
2218 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2219 slot->wp_pin = -EBUSY;
2220 }
2221 }
2222
2223 host->slot[id] = slot;
Alexandre Belloni9e7861f2013-10-17 12:46:48 +02002224 mmc_regulator_get_supply(mmc);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002225 mmc_add_host(mmc);
2226
2227 if (gpio_is_valid(slot->detect_pin)) {
2228 int ret;
2229
2230 setup_timer(&slot->detect_timer, atmci_detect_change,
2231 (unsigned long)slot);
2232
2233 ret = request_irq(gpio_to_irq(slot->detect_pin),
2234 atmci_detect_interrupt,
2235 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2236 "mmc-detect", slot);
2237 if (ret) {
2238 dev_dbg(&mmc->class_dev,
2239 "could not request IRQ %d for detect pin\n",
2240 gpio_to_irq(slot->detect_pin));
2241 gpio_free(slot->detect_pin);
2242 slot->detect_pin = -EBUSY;
2243 }
2244 }
2245
2246 atmci_init_debugfs(slot);
2247
2248 return 0;
2249}
2250
2251static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
2252 unsigned int id)
2253{
2254 /* Debugfs stuff is cleaned up by mmc core */
2255
2256 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2257 smp_wmb();
2258
2259 mmc_remove_host(slot->mmc);
2260
2261 if (gpio_is_valid(slot->detect_pin)) {
2262 int pin = slot->detect_pin;
2263
2264 free_irq(gpio_to_irq(pin), slot);
2265 del_timer_sync(&slot->detect_timer);
2266 gpio_free(pin);
2267 }
2268 if (gpio_is_valid(slot->wp_pin))
2269 gpio_free(slot->wp_pin);
2270
2271 slot->host->slot[id] = NULL;
2272 mmc_free_host(slot->mmc);
2273}
2274
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002275static bool atmci_filter(struct dma_chan *chan, void *pdata)
Dan Williams74465b42009-01-06 11:38:16 -07002276{
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002277 struct mci_platform_data *sl_pdata = pdata;
2278 struct mci_dma_data *sl;
Dan Williams74465b42009-01-06 11:38:16 -07002279
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002280 if (!sl_pdata)
2281 return false;
2282
2283 sl = sl_pdata->dma_slave;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002284 if (sl && find_slave_dev(sl) == chan->device->dev) {
2285 chan->private = slave_data_ptr(sl);
Dan Williams7dd60252009-01-06 11:38:19 -07002286 return true;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002287 } else {
Dan Williams7dd60252009-01-06 11:38:19 -07002288 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002289 }
Dan Williams74465b42009-01-06 11:38:16 -07002290}
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002291
Ludovic Desrochesef878192012-02-09 16:33:53 +01002292static bool atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002293{
2294 struct mci_platform_data *pdata;
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002295 dma_cap_mask_t mask;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002296
2297 if (host == NULL)
Ludovic Desrochesef878192012-02-09 16:33:53 +01002298 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002299
2300 pdata = host->pdev->dev.platform_data;
2301
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002302 dma_cap_zero(mask);
2303 dma_cap_set(DMA_SLAVE, mask);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002304
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002305 host->dma.chan = dma_request_slave_channel_compat(mask, atmci_filter, pdata,
2306 &host->pdev->dev, "rxtx");
Ludovic Desrochesef878192012-02-09 16:33:53 +01002307 if (!host->dma.chan) {
2308 dev_warn(&host->pdev->dev, "no DMA channel available\n");
2309 return false;
2310 } else {
Nicolas Ferre74791a22009-12-14 18:01:31 -08002311 dev_info(&host->pdev->dev,
Ludovic Desrochesb81cfc42012-02-09 16:33:54 +01002312 "using %s for DMA transfers\n",
Nicolas Ferre74791a22009-12-14 18:01:31 -08002313 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302314
2315 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2316 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2317 host->dma_conf.src_maxburst = 1;
2318 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2319 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2320 host->dma_conf.dst_maxburst = 1;
2321 host->dma_conf.device_fc = false;
Ludovic Desrochesef878192012-02-09 16:33:53 +01002322 return true;
2323 }
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002324}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002325
Ludovic Desroches796211b2011-08-11 15:25:44 +00002326/*
2327 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2328 * HSMCI provides DMA support and a new config register but no more supports
2329 * PDC.
2330 */
2331static void __init atmci_get_cap(struct atmel_mci *host)
2332{
2333 unsigned int version;
2334
2335 version = atmci_get_version(host);
2336 dev_info(&host->pdev->dev,
2337 "version: 0x%x\n", version);
2338
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002339 host->caps.has_dma_conf_reg = 0;
Hein_Tibosch6bf2af82012-08-30 16:34:27 +00002340 host->caps.has_pdc = ATMCI_PDC_CONNECTED;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002341 host->caps.has_cfg_reg = 0;
2342 host->caps.has_cstor_reg = 0;
2343 host->caps.has_highspeed = 0;
2344 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002345 host->caps.has_odd_clk_div = 0;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002346 host->caps.has_bad_data_ordering = 1;
2347 host->caps.need_reset_after_xfer = 1;
2348 host->caps.need_blksz_mul_4 = 1;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002349 host->caps.need_notbusy_for_read_ops = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002350
2351 /* keep only major version number */
2352 switch (version & 0xf00) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002353 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002354 host->caps.has_odd_clk_div = 1;
2355 case 0x400:
2356 case 0x300:
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002357 host->caps.has_dma_conf_reg = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002358 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002359 host->caps.has_cfg_reg = 1;
2360 host->caps.has_cstor_reg = 1;
2361 host->caps.has_highspeed = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002362 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002363 host->caps.has_rwproof = 1;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002364 host->caps.need_blksz_mul_4 = 0;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002365 host->caps.need_notbusy_for_read_ops = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002366 case 0x100:
Ludovic Desroches24011f32012-05-16 15:26:00 +02002367 host->caps.has_bad_data_ordering = 0;
2368 host->caps.need_reset_after_xfer = 0;
2369 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002370 break;
2371 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002372 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002373 dev_warn(&host->pdev->dev,
2374 "Unmanaged mci version, set minimum capabilities\n");
2375 break;
2376 }
2377}
Dan Williams74465b42009-01-06 11:38:16 -07002378
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002379static int __init atmci_probe(struct platform_device *pdev)
2380{
2381 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002382 struct atmel_mci *host;
2383 struct resource *regs;
2384 unsigned int nr_slots;
2385 int irq;
2386 int ret;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002387
2388 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2389 if (!regs)
2390 return -ENXIO;
2391 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002392 if (!pdata) {
2393 pdata = atmci_of_init(pdev);
2394 if (IS_ERR(pdata)) {
2395 dev_err(&pdev->dev, "platform data not available\n");
2396 return PTR_ERR(pdata);
2397 }
2398 }
2399
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002400 irq = platform_get_irq(pdev, 0);
2401 if (irq < 0)
2402 return irq;
2403
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002404 host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
2405 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002406 return -ENOMEM;
2407
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002408 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002409 spin_lock_init(&host->lock);
2410 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002411
2412 host->mck = clk_get(&pdev->dev, "mci_clk");
2413 if (IS_ERR(host->mck)) {
2414 ret = PTR_ERR(host->mck);
2415 goto err_clk_get;
2416 }
2417
2418 ret = -ENOMEM;
H Hartley Sweetene8e3f6c2009-12-14 14:11:56 -05002419 host->regs = ioremap(regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002420 if (!host->regs)
2421 goto err_ioremap;
2422
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002423 ret = clk_prepare_enable(host->mck);
2424 if (ret)
2425 goto err_request_irq;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002426 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002427 host->bus_hz = clk_get_rate(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002428 clk_disable_unprepare(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002429
2430 host->mapbase = regs->start;
2431
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002432 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002433
Kay Sievers89c8aa22009-02-02 21:08:30 +01002434 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002435 if (ret)
2436 goto err_request_irq;
2437
Ludovic Desroches796211b2011-08-11 15:25:44 +00002438 /* Get MCI capabilities and set operations according to it */
2439 atmci_get_cap(host);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002440 if (atmci_configure_dma(host)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002441 host->prepare_data = &atmci_prepare_data_dma;
2442 host->submit_data = &atmci_submit_data_dma;
2443 host->stop_transfer = &atmci_stop_transfer_dma;
2444 } else if (host->caps.has_pdc) {
2445 dev_info(&pdev->dev, "using PDC\n");
2446 host->prepare_data = &atmci_prepare_data_pdc;
2447 host->submit_data = &atmci_submit_data_pdc;
2448 host->stop_transfer = &atmci_stop_transfer_pdc;
2449 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002450 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002451 host->prepare_data = &atmci_prepare_data;
2452 host->submit_data = &atmci_submit_data;
2453 host->stop_transfer = &atmci_stop_transfer;
2454 }
2455
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002456 platform_set_drvdata(pdev, host);
2457
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002458 setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);
2459
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002460 /* We need at least one slot to succeed */
2461 nr_slots = 0;
2462 ret = -ENODEV;
2463 if (pdata->slot[0].bus_width) {
2464 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002465 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002466 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002467 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002468 host->buf_size = host->slot[0]->mmc->max_req_size;
2469 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002470 }
2471 if (pdata->slot[1].bus_width) {
2472 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002473 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002474 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002475 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002476 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2477 host->buf_size =
2478 host->slot[1]->mmc->max_req_size;
2479 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002480 }
2481
Rob Emanuele04d699c2009-09-22 16:45:19 -07002482 if (!nr_slots) {
2483 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002484 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002485 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002486
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002487 if (!host->caps.has_rwproof) {
2488 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2489 &host->buf_phys_addr,
2490 GFP_KERNEL);
2491 if (!host->buffer) {
2492 ret = -ENOMEM;
2493 dev_err(&pdev->dev, "buffer allocation failed\n");
2494 goto err_init_slot;
2495 }
2496 }
2497
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002498 dev_info(&pdev->dev,
2499 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2500 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002501
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002502 return 0;
2503
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002504err_init_slot:
Dan Williams74465b42009-01-06 11:38:16 -07002505 if (host->dma.chan)
2506 dma_release_channel(host->dma.chan);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002507 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002508err_request_irq:
2509 iounmap(host->regs);
2510err_ioremap:
2511 clk_put(host->mck);
2512err_clk_get:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002513 kfree(host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002514 return ret;
2515}
2516
2517static int __exit atmci_remove(struct platform_device *pdev)
2518{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002519 struct atmel_mci *host = platform_get_drvdata(pdev);
2520 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002521
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002522 if (host->buffer)
2523 dma_free_coherent(&pdev->dev, host->buf_size,
2524 host->buffer, host->buf_phys_addr);
2525
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002526 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002527 if (host->slot[i])
2528 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002529 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002530
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002531 clk_prepare_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002532 atmci_writel(host, ATMCI_IDR, ~0UL);
2533 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2534 atmci_readl(host, ATMCI_SR);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002535 clk_disable_unprepare(host->mck);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002536
Dan Williams74465b42009-01-06 11:38:16 -07002537 if (host->dma.chan)
2538 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002539
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002540 free_irq(platform_get_irq(pdev, 0), host);
2541 iounmap(host->regs);
2542
2543 clk_put(host->mck);
2544 kfree(host);
2545
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002546 return 0;
2547}
2548
2549static struct platform_driver atmci_driver = {
2550 .remove = __exit_p(atmci_remove),
2551 .driver = {
2552 .name = "atmel_mci",
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002553 .of_match_table = of_match_ptr(atmci_dt_ids),
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002554 },
2555};
2556
2557static int __init atmci_init(void)
2558{
2559 return platform_driver_probe(&atmci_driver, atmci_probe);
2560}
2561
2562static void __exit atmci_exit(void)
2563{
2564 platform_driver_unregister(&atmci_driver);
2565}
2566
Dan Williams74465b42009-01-06 11:38:16 -07002567late_initcall(atmci_init); /* try to load after dma driver when built-in */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002568module_exit(atmci_exit);
2569
2570MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002571MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002572MODULE_LICENSE("GPL v2");