blob: 93c2436cb8b96c597731ac5162a64c99fa491d65 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.h: Broadcom NX2 network driver.
2 *
Michael Chan72fbaeb2007-05-03 13:25:32 -07003 * Copyright (c) 2004-2007 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
12
13#ifndef BNX2_H
14#define BNX2_H
15
Michael Chanb6016b72005-05-26 13:03:09 -070016/* Hardware data structures and register definitions automatically
17 * generated from RTL code. Do not modify.
18 */
19
20/*
21 * tx_bd definition
22 */
23struct tx_bd {
24 u32 tx_bd_haddr_hi;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040025 u32 tx_bd_haddr_lo;
26 u32 tx_bd_mss_nbytes;
Michael Chan4666f872007-05-03 13:22:28 -070027 #define TX_BD_TCP6_OFF2_SHL (14)
Jeff Garzik6aa20a22006-09-13 13:24:59 -040028 u32 tx_bd_vlan_tag_flags;
Michael Chanb6016b72005-05-26 13:03:09 -070029 #define TX_BD_FLAGS_CONN_FAULT (1<<0)
Michael Chan4666f872007-05-03 13:22:28 -070030 #define TX_BD_FLAGS_TCP6_OFF0_MSK (3<<1)
31 #define TX_BD_FLAGS_TCP6_OFF0_SHL (1)
Michael Chanb6016b72005-05-26 13:03:09 -070032 #define TX_BD_FLAGS_TCP_UDP_CKSUM (1<<1)
33 #define TX_BD_FLAGS_IP_CKSUM (1<<2)
34 #define TX_BD_FLAGS_VLAN_TAG (1<<3)
35 #define TX_BD_FLAGS_COAL_NOW (1<<4)
36 #define TX_BD_FLAGS_DONT_GEN_CRC (1<<5)
37 #define TX_BD_FLAGS_END (1<<6)
38 #define TX_BD_FLAGS_START (1<<7)
39 #define TX_BD_FLAGS_SW_OPTION_WORD (0x1f<<8)
Michael Chan4666f872007-05-03 13:22:28 -070040 #define TX_BD_FLAGS_TCP6_OFF4_SHL (12)
Michael Chanb6016b72005-05-26 13:03:09 -070041 #define TX_BD_FLAGS_SW_FLAGS (1<<13)
42 #define TX_BD_FLAGS_SW_SNAP (1<<14)
43 #define TX_BD_FLAGS_SW_LSO (1<<15)
44
45};
46
47
48/*
49 * rx_bd definition
50 */
51struct rx_bd {
52 u32 rx_bd_haddr_hi;
53 u32 rx_bd_haddr_lo;
54 u32 rx_bd_len;
55 u32 rx_bd_flags;
56 #define RX_BD_FLAGS_NOPUSH (1<<0)
57 #define RX_BD_FLAGS_DUMMY (1<<1)
58 #define RX_BD_FLAGS_END (1<<2)
59 #define RX_BD_FLAGS_START (1<<3)
60
61};
62
Michael Chan19cdeb72006-11-19 14:09:48 -080063#define BNX2_RX_ALIGN 16
Michael Chanb6016b72005-05-26 13:03:09 -070064
65/*
66 * status_block definition
67 */
68struct status_block {
69 u32 status_attn_bits;
70 #define STATUS_ATTN_BITS_LINK_STATE (1L<<0)
71 #define STATUS_ATTN_BITS_TX_SCHEDULER_ABORT (1L<<1)
72 #define STATUS_ATTN_BITS_TX_BD_READ_ABORT (1L<<2)
73 #define STATUS_ATTN_BITS_TX_BD_CACHE_ABORT (1L<<3)
74 #define STATUS_ATTN_BITS_TX_PROCESSOR_ABORT (1L<<4)
75 #define STATUS_ATTN_BITS_TX_DMA_ABORT (1L<<5)
76 #define STATUS_ATTN_BITS_TX_PATCHUP_ABORT (1L<<6)
77 #define STATUS_ATTN_BITS_TX_ASSEMBLER_ABORT (1L<<7)
78 #define STATUS_ATTN_BITS_RX_PARSER_MAC_ABORT (1L<<8)
79 #define STATUS_ATTN_BITS_RX_PARSER_CATCHUP_ABORT (1L<<9)
80 #define STATUS_ATTN_BITS_RX_MBUF_ABORT (1L<<10)
81 #define STATUS_ATTN_BITS_RX_LOOKUP_ABORT (1L<<11)
82 #define STATUS_ATTN_BITS_RX_PROCESSOR_ABORT (1L<<12)
83 #define STATUS_ATTN_BITS_RX_V2P_ABORT (1L<<13)
84 #define STATUS_ATTN_BITS_RX_BD_CACHE_ABORT (1L<<14)
85 #define STATUS_ATTN_BITS_RX_DMA_ABORT (1L<<15)
86 #define STATUS_ATTN_BITS_COMPLETION_ABORT (1L<<16)
87 #define STATUS_ATTN_BITS_HOST_COALESCE_ABORT (1L<<17)
88 #define STATUS_ATTN_BITS_MAILBOX_QUEUE_ABORT (1L<<18)
89 #define STATUS_ATTN_BITS_CONTEXT_ABORT (1L<<19)
90 #define STATUS_ATTN_BITS_CMD_SCHEDULER_ABORT (1L<<20)
91 #define STATUS_ATTN_BITS_CMD_PROCESSOR_ABORT (1L<<21)
92 #define STATUS_ATTN_BITS_MGMT_PROCESSOR_ABORT (1L<<22)
93 #define STATUS_ATTN_BITS_MAC_ABORT (1L<<23)
94 #define STATUS_ATTN_BITS_TIMER_ABORT (1L<<24)
95 #define STATUS_ATTN_BITS_DMAE_ABORT (1L<<25)
96 #define STATUS_ATTN_BITS_FLSH_ABORT (1L<<26)
97 #define STATUS_ATTN_BITS_GRC_ABORT (1L<<27)
Michael Chan19cdeb72006-11-19 14:09:48 -080098 #define STATUS_ATTN_BITS_EPB_ERROR (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -070099 #define STATUS_ATTN_BITS_PARITY_ERROR (1L<<31)
100
101 u32 status_attn_bits_ack;
102#if defined(__BIG_ENDIAN)
103 u16 status_tx_quick_consumer_index0;
104 u16 status_tx_quick_consumer_index1;
105 u16 status_tx_quick_consumer_index2;
106 u16 status_tx_quick_consumer_index3;
107 u16 status_rx_quick_consumer_index0;
108 u16 status_rx_quick_consumer_index1;
109 u16 status_rx_quick_consumer_index2;
110 u16 status_rx_quick_consumer_index3;
111 u16 status_rx_quick_consumer_index4;
112 u16 status_rx_quick_consumer_index5;
113 u16 status_rx_quick_consumer_index6;
114 u16 status_rx_quick_consumer_index7;
115 u16 status_rx_quick_consumer_index8;
116 u16 status_rx_quick_consumer_index9;
117 u16 status_rx_quick_consumer_index10;
118 u16 status_rx_quick_consumer_index11;
119 u16 status_rx_quick_consumer_index12;
120 u16 status_rx_quick_consumer_index13;
121 u16 status_rx_quick_consumer_index14;
122 u16 status_rx_quick_consumer_index15;
123 u16 status_completion_producer_index;
124 u16 status_cmd_consumer_index;
125 u16 status_idx;
Michael Chan19cdeb72006-11-19 14:09:48 -0800126 u8 status_unused;
127 u8 status_blk_num;
Michael Chanb6016b72005-05-26 13:03:09 -0700128#elif defined(__LITTLE_ENDIAN)
129 u16 status_tx_quick_consumer_index1;
130 u16 status_tx_quick_consumer_index0;
131 u16 status_tx_quick_consumer_index3;
132 u16 status_tx_quick_consumer_index2;
133 u16 status_rx_quick_consumer_index1;
134 u16 status_rx_quick_consumer_index0;
135 u16 status_rx_quick_consumer_index3;
136 u16 status_rx_quick_consumer_index2;
137 u16 status_rx_quick_consumer_index5;
138 u16 status_rx_quick_consumer_index4;
139 u16 status_rx_quick_consumer_index7;
140 u16 status_rx_quick_consumer_index6;
141 u16 status_rx_quick_consumer_index9;
142 u16 status_rx_quick_consumer_index8;
143 u16 status_rx_quick_consumer_index11;
144 u16 status_rx_quick_consumer_index10;
145 u16 status_rx_quick_consumer_index13;
146 u16 status_rx_quick_consumer_index12;
147 u16 status_rx_quick_consumer_index15;
148 u16 status_rx_quick_consumer_index14;
149 u16 status_cmd_consumer_index;
150 u16 status_completion_producer_index;
Michael Chan19cdeb72006-11-19 14:09:48 -0800151 u8 status_blk_num;
152 u8 status_unused;
Michael Chanb6016b72005-05-26 13:03:09 -0700153 u16 status_idx;
154#endif
155};
156
157
158/*
159 * statistics_block definition
160 */
161struct statistics_block {
162 u32 stat_IfHCInOctets_hi;
163 u32 stat_IfHCInOctets_lo;
164 u32 stat_IfHCInBadOctets_hi;
165 u32 stat_IfHCInBadOctets_lo;
166 u32 stat_IfHCOutOctets_hi;
167 u32 stat_IfHCOutOctets_lo;
168 u32 stat_IfHCOutBadOctets_hi;
169 u32 stat_IfHCOutBadOctets_lo;
170 u32 stat_IfHCInUcastPkts_hi;
171 u32 stat_IfHCInUcastPkts_lo;
172 u32 stat_IfHCInMulticastPkts_hi;
173 u32 stat_IfHCInMulticastPkts_lo;
174 u32 stat_IfHCInBroadcastPkts_hi;
175 u32 stat_IfHCInBroadcastPkts_lo;
176 u32 stat_IfHCOutUcastPkts_hi;
177 u32 stat_IfHCOutUcastPkts_lo;
178 u32 stat_IfHCOutMulticastPkts_hi;
179 u32 stat_IfHCOutMulticastPkts_lo;
180 u32 stat_IfHCOutBroadcastPkts_hi;
181 u32 stat_IfHCOutBroadcastPkts_lo;
182 u32 stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
183 u32 stat_Dot3StatsCarrierSenseErrors;
184 u32 stat_Dot3StatsFCSErrors;
185 u32 stat_Dot3StatsAlignmentErrors;
186 u32 stat_Dot3StatsSingleCollisionFrames;
187 u32 stat_Dot3StatsMultipleCollisionFrames;
188 u32 stat_Dot3StatsDeferredTransmissions;
189 u32 stat_Dot3StatsExcessiveCollisions;
190 u32 stat_Dot3StatsLateCollisions;
191 u32 stat_EtherStatsCollisions;
192 u32 stat_EtherStatsFragments;
193 u32 stat_EtherStatsJabbers;
194 u32 stat_EtherStatsUndersizePkts;
195 u32 stat_EtherStatsOverrsizePkts;
196 u32 stat_EtherStatsPktsRx64Octets;
197 u32 stat_EtherStatsPktsRx65Octetsto127Octets;
198 u32 stat_EtherStatsPktsRx128Octetsto255Octets;
199 u32 stat_EtherStatsPktsRx256Octetsto511Octets;
200 u32 stat_EtherStatsPktsRx512Octetsto1023Octets;
201 u32 stat_EtherStatsPktsRx1024Octetsto1522Octets;
202 u32 stat_EtherStatsPktsRx1523Octetsto9022Octets;
203 u32 stat_EtherStatsPktsTx64Octets;
204 u32 stat_EtherStatsPktsTx65Octetsto127Octets;
205 u32 stat_EtherStatsPktsTx128Octetsto255Octets;
206 u32 stat_EtherStatsPktsTx256Octetsto511Octets;
207 u32 stat_EtherStatsPktsTx512Octetsto1023Octets;
208 u32 stat_EtherStatsPktsTx1024Octetsto1522Octets;
209 u32 stat_EtherStatsPktsTx1523Octetsto9022Octets;
210 u32 stat_XonPauseFramesReceived;
211 u32 stat_XoffPauseFramesReceived;
212 u32 stat_OutXonSent;
213 u32 stat_OutXoffSent;
214 u32 stat_FlowControlDone;
215 u32 stat_MacControlFramesReceived;
216 u32 stat_XoffStateEntered;
217 u32 stat_IfInFramesL2FilterDiscards;
218 u32 stat_IfInRuleCheckerDiscards;
219 u32 stat_IfInFTQDiscards;
220 u32 stat_IfInMBUFDiscards;
221 u32 stat_IfInRuleCheckerP4Hit;
222 u32 stat_CatchupInRuleCheckerDiscards;
223 u32 stat_CatchupInFTQDiscards;
224 u32 stat_CatchupInMBUFDiscards;
225 u32 stat_CatchupInRuleCheckerP4Hit;
226 u32 stat_GenStat00;
227 u32 stat_GenStat01;
228 u32 stat_GenStat02;
229 u32 stat_GenStat03;
230 u32 stat_GenStat04;
231 u32 stat_GenStat05;
232 u32 stat_GenStat06;
233 u32 stat_GenStat07;
234 u32 stat_GenStat08;
235 u32 stat_GenStat09;
236 u32 stat_GenStat10;
237 u32 stat_GenStat11;
238 u32 stat_GenStat12;
239 u32 stat_GenStat13;
240 u32 stat_GenStat14;
241 u32 stat_GenStat15;
Michael Chancea94db2006-06-12 22:16:13 -0700242 u32 stat_FwRxDrop;
Michael Chanb6016b72005-05-26 13:03:09 -0700243};
244
245
246/*
247 * l2_fhdr definition
248 */
249struct l2_fhdr {
Michael Chanade2bfe2006-01-23 16:09:51 -0800250 u32 l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -0700251 #define L2_FHDR_STATUS_RULE_CLASS (0x7<<0)
252 #define L2_FHDR_STATUS_RULE_P2 (1<<3)
253 #define L2_FHDR_STATUS_RULE_P3 (1<<4)
254 #define L2_FHDR_STATUS_RULE_P4 (1<<5)
255 #define L2_FHDR_STATUS_L2_VLAN_TAG (1<<6)
256 #define L2_FHDR_STATUS_L2_LLC_SNAP (1<<7)
257 #define L2_FHDR_STATUS_RSS_HASH (1<<8)
258 #define L2_FHDR_STATUS_IP_DATAGRAM (1<<13)
259 #define L2_FHDR_STATUS_TCP_SEGMENT (1<<14)
260 #define L2_FHDR_STATUS_UDP_DATAGRAM (1<<15)
261
Michael Chanade2bfe2006-01-23 16:09:51 -0800262 #define L2_FHDR_ERRORS_BAD_CRC (1<<17)
263 #define L2_FHDR_ERRORS_PHY_DECODE (1<<18)
264 #define L2_FHDR_ERRORS_ALIGNMENT (1<<19)
265 #define L2_FHDR_ERRORS_TOO_SHORT (1<<20)
266 #define L2_FHDR_ERRORS_GIANT_FRAME (1<<21)
267 #define L2_FHDR_ERRORS_TCP_XSUM (1<<28)
268 #define L2_FHDR_ERRORS_UDP_XSUM (1<<31)
269
Michael Chanb6016b72005-05-26 13:03:09 -0700270 u32 l2_fhdr_hash;
271#if defined(__BIG_ENDIAN)
272 u16 l2_fhdr_pkt_len;
273 u16 l2_fhdr_vlan_tag;
274 u16 l2_fhdr_ip_xsum;
275 u16 l2_fhdr_tcp_udp_xsum;
276#elif defined(__LITTLE_ENDIAN)
277 u16 l2_fhdr_vlan_tag;
278 u16 l2_fhdr_pkt_len;
279 u16 l2_fhdr_tcp_udp_xsum;
280 u16 l2_fhdr_ip_xsum;
281#endif
282};
283
284
285/*
286 * l2_context definition
287 */
288#define BNX2_L2CTX_TYPE 0x00000000
289#define BNX2_L2CTX_TYPE_SIZE_L2 ((0xc0/0x20)<<16)
290#define BNX2_L2CTX_TYPE_TYPE (0xf<<28)
291#define BNX2_L2CTX_TYPE_TYPE_EMPTY (0<<28)
292#define BNX2_L2CTX_TYPE_TYPE_L2 (1<<28)
293
294#define BNX2_L2CTX_TX_HOST_BIDX 0x00000088
295#define BNX2_L2CTX_EST_NBD 0x00000088
296#define BNX2_L2CTX_CMD_TYPE 0x00000088
297#define BNX2_L2CTX_CMD_TYPE_TYPE (0xf<<24)
298#define BNX2_L2CTX_CMD_TYPE_TYPE_L2 (0<<24)
299#define BNX2_L2CTX_CMD_TYPE_TYPE_TCP (1<<24)
300
301#define BNX2_L2CTX_TX_HOST_BSEQ 0x00000090
302#define BNX2_L2CTX_TSCH_BSEQ 0x00000094
303#define BNX2_L2CTX_TBDR_BSEQ 0x00000098
304#define BNX2_L2CTX_TBDR_BOFF 0x0000009c
305#define BNX2_L2CTX_TBDR_BIDX 0x0000009c
306#define BNX2_L2CTX_TBDR_BHADDR_HI 0x000000a0
307#define BNX2_L2CTX_TBDR_BHADDR_LO 0x000000a4
308#define BNX2_L2CTX_TXP_BOFF 0x000000a8
309#define BNX2_L2CTX_TXP_BIDX 0x000000a8
310#define BNX2_L2CTX_TXP_BSEQ 0x000000ac
311
Michael Chan19cdeb72006-11-19 14:09:48 -0800312#define BNX2_L2CTX_TYPE_XI 0x00000080
313#define BNX2_L2CTX_CMD_TYPE_XI 0x00000240
314#define BNX2_L2CTX_TBDR_BHADDR_HI_XI 0x00000258
315#define BNX2_L2CTX_TBDR_BHADDR_LO_XI 0x0000025c
Michael Chanb6016b72005-05-26 13:03:09 -0700316
317/*
318 * l2_bd_chain_context definition
319 */
320#define BNX2_L2CTX_BD_PRE_READ 0x00000000
321#define BNX2_L2CTX_CTX_SIZE 0x00000000
322#define BNX2_L2CTX_CTX_TYPE 0x00000000
323#define BNX2_L2CTX_CTX_TYPE_SIZE_L2 ((0x20/20)<<16)
324#define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE (0xf<<28)
325#define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED (0<<28)
326#define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE (1<<28)
327
328#define BNX2_L2CTX_HOST_BDIDX 0x00000004
329#define BNX2_L2CTX_HOST_BSEQ 0x00000008
330#define BNX2_L2CTX_NX_BSEQ 0x0000000c
331#define BNX2_L2CTX_NX_BDHADDR_HI 0x00000010
332#define BNX2_L2CTX_NX_BDHADDR_LO 0x00000014
333#define BNX2_L2CTX_NX_BDIDX 0x00000018
334
Michael Chan5d5d0012007-12-12 11:17:43 -0800335#define BNX2_L2CTX_HOST_PG_BDIDX 0x00000044
336#define BNX2_L2CTX_PG_BUF_SIZE 0x00000048
337#define BNX2_L2CTX_RBDC_KEY 0x0000004c
Michael Chan47bf4242007-12-12 11:19:12 -0800338#define BNX2_L2CTX_RBDC_JUMBO_KEY 0x3ffe
Michael Chan5d5d0012007-12-12 11:17:43 -0800339#define BNX2_L2CTX_NX_PG_BDHADDR_HI 0x00000050
340#define BNX2_L2CTX_NX_PG_BDHADDR_LO 0x00000054
Michael Chanb6016b72005-05-26 13:03:09 -0700341
342/*
343 * pci_config_l definition
344 * offset: 0000
345 */
346#define BNX2_PCICFG_MISC_CONFIG 0x00000068
347#define BNX2_PCICFG_MISC_CONFIG_TARGET_BYTE_SWAP (1L<<2)
348#define BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP (1L<<3)
Michael Chan19cdeb72006-11-19 14:09:48 -0800349#define BNX2_PCICFG_MISC_CONFIG_RESERVED1 (1L<<4)
Michael Chanb6016b72005-05-26 13:03:09 -0700350#define BNX2_PCICFG_MISC_CONFIG_CLOCK_CTL_ENA (1L<<5)
351#define BNX2_PCICFG_MISC_CONFIG_TARGET_GRC_WORD_SWAP (1L<<6)
352#define BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA (1L<<7)
353#define BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ (1L<<8)
354#define BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY (1L<<9)
Michael Chan19cdeb72006-11-19 14:09:48 -0800355#define BNX2_PCICFG_MISC_CONFIG_GRC_WIN1_SWAP_EN (1L<<10)
356#define BNX2_PCICFG_MISC_CONFIG_GRC_WIN2_SWAP_EN (1L<<11)
357#define BNX2_PCICFG_MISC_CONFIG_GRC_WIN3_SWAP_EN (1L<<12)
Michael Chanb6016b72005-05-26 13:03:09 -0700358#define BNX2_PCICFG_MISC_CONFIG_ASIC_METAL_REV (0xffL<<16)
359#define BNX2_PCICFG_MISC_CONFIG_ASIC_BASE_REV (0xfL<<24)
360#define BNX2_PCICFG_MISC_CONFIG_ASIC_ID (0xfL<<28)
361
362#define BNX2_PCICFG_MISC_STATUS 0x0000006c
363#define BNX2_PCICFG_MISC_STATUS_INTA_VALUE (1L<<0)
364#define BNX2_PCICFG_MISC_STATUS_32BIT_DET (1L<<1)
365#define BNX2_PCICFG_MISC_STATUS_M66EN (1L<<2)
366#define BNX2_PCICFG_MISC_STATUS_PCIX_DET (1L<<3)
367#define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED (0x3L<<4)
368#define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_66 (0L<<4)
369#define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_100 (1L<<4)
370#define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_133 (2L<<4)
371#define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_PCI_MODE (3L<<4)
Michael Chan19cdeb72006-11-19 14:09:48 -0800372#define BNX2_PCICFG_MISC_STATUS_BAD_MEM_WRITE_BE (1L<<8)
Michael Chanb6016b72005-05-26 13:03:09 -0700373
374#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS 0x00000070
375#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET (0xfL<<0)
376#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ (0L<<0)
377#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ (1L<<0)
378#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ (2L<<0)
379#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ (3L<<0)
380#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ (4L<<0)
381#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ (5L<<0)
382#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ (6L<<0)
383#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ (7L<<0)
384#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW (0xfL<<0)
385#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE (1L<<6)
386#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT (1L<<7)
387#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC (0x7L<<8)
388#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF (0L<<8)
389#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12 (1L<<8)
390#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6 (2L<<8)
391#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62 (4L<<8)
Michael Chan19cdeb72006-11-19 14:09:48 -0800392#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_MIN_POWER (1L<<11)
Michael Chanb6016b72005-05-26 13:03:09 -0700393#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED (0xfL<<12)
394#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100 (0L<<12)
395#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80 (1L<<12)
396#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50 (2L<<12)
397#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40 (4L<<12)
398#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25 (8L<<12)
399#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP (1L<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -0800400#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_17 (1L<<17)
Michael Chanb6016b72005-05-26 13:03:09 -0700401#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_18 (1L<<18)
Michael Chan19cdeb72006-11-19 14:09:48 -0800402#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_19 (1L<<19)
Michael Chanb6016b72005-05-26 13:03:09 -0700403#define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED (0xfffL<<20)
404
405#define BNX2_PCICFG_REG_WINDOW_ADDRESS 0x00000078
Michael Chan19cdeb72006-11-19 14:09:48 -0800406#define BNX2_PCICFG_REG_WINDOW_ADDRESS_VAL (0xfffffL<<2)
407
Michael Chanb6016b72005-05-26 13:03:09 -0700408#define BNX2_PCICFG_REG_WINDOW 0x00000080
409#define BNX2_PCICFG_INT_ACK_CMD 0x00000084
410#define BNX2_PCICFG_INT_ACK_CMD_INDEX (0xffffL<<0)
411#define BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID (1L<<16)
412#define BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM (1L<<17)
413#define BNX2_PCICFG_INT_ACK_CMD_MASK_INT (1L<<18)
Michael Chan19cdeb72006-11-19 14:09:48 -0800414#define BNX2_PCICFG_INT_ACK_CMD_INTERRUPT_NUM (0xfL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -0700415
416#define BNX2_PCICFG_STATUS_BIT_SET_CMD 0x00000088
417#define BNX2_PCICFG_STATUS_BIT_CLEAR_CMD 0x0000008c
418#define BNX2_PCICFG_MAILBOX_QUEUE_ADDR 0x00000090
419#define BNX2_PCICFG_MAILBOX_QUEUE_DATA 0x00000094
420
421
422/*
423 * pci_reg definition
424 * offset: 0x400
425 */
426#define BNX2_PCI_GRC_WINDOW_ADDR 0x00000400
Michael Chan19cdeb72006-11-19 14:09:48 -0800427#define BNX2_PCI_GRC_WINDOW_ADDR_VALUE (0x1ffL<<13)
428#define BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -0700429
430#define BNX2_PCI_CONFIG_1 0x00000404
Michael Chan19cdeb72006-11-19 14:09:48 -0800431#define BNX2_PCI_CONFIG_1_RESERVED0 (0xffL<<0)
Michael Chanb6016b72005-05-26 13:03:09 -0700432#define BNX2_PCI_CONFIG_1_READ_BOUNDARY (0x7L<<8)
433#define BNX2_PCI_CONFIG_1_READ_BOUNDARY_OFF (0L<<8)
434#define BNX2_PCI_CONFIG_1_READ_BOUNDARY_16 (1L<<8)
435#define BNX2_PCI_CONFIG_1_READ_BOUNDARY_32 (2L<<8)
436#define BNX2_PCI_CONFIG_1_READ_BOUNDARY_64 (3L<<8)
437#define BNX2_PCI_CONFIG_1_READ_BOUNDARY_128 (4L<<8)
438#define BNX2_PCI_CONFIG_1_READ_BOUNDARY_256 (5L<<8)
439#define BNX2_PCI_CONFIG_1_READ_BOUNDARY_512 (6L<<8)
440#define BNX2_PCI_CONFIG_1_READ_BOUNDARY_1024 (7L<<8)
441#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY (0x7L<<11)
442#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_OFF (0L<<11)
443#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_16 (1L<<11)
444#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_32 (2L<<11)
445#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_64 (3L<<11)
446#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_128 (4L<<11)
447#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_256 (5L<<11)
448#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_512 (6L<<11)
449#define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_1024 (7L<<11)
Michael Chan19cdeb72006-11-19 14:09:48 -0800450#define BNX2_PCI_CONFIG_1_RESERVED1 (0x3ffffL<<14)
Michael Chanb6016b72005-05-26 13:03:09 -0700451
452#define BNX2_PCI_CONFIG_2 0x00000408
453#define BNX2_PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
454#define BNX2_PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
455#define BNX2_PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
456#define BNX2_PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
457#define BNX2_PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
458#define BNX2_PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
459#define BNX2_PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
460#define BNX2_PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
461#define BNX2_PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
462#define BNX2_PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
463#define BNX2_PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
464#define BNX2_PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
465#define BNX2_PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
466#define BNX2_PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
467#define BNX2_PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
468#define BNX2_PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
469#define BNX2_PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
470#define BNX2_PCI_CONFIG_2_BAR1_64ENA (1L<<4)
471#define BNX2_PCI_CONFIG_2_EXP_ROM_RETRY (1L<<5)
472#define BNX2_PCI_CONFIG_2_CFG_CYCLE_RETRY (1L<<6)
473#define BNX2_PCI_CONFIG_2_FIRST_CFG_DONE (1L<<7)
474#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
475#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
476#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_1K (1L<<8)
477#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_2K (2L<<8)
478#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_4K (3L<<8)
479#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_8K (4L<<8)
480#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_16K (5L<<8)
481#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_32K (6L<<8)
482#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_64K (7L<<8)
483#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_128K (8L<<8)
484#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_256K (9L<<8)
485#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_512K (10L<<8)
486#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_1M (11L<<8)
487#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_2M (12L<<8)
488#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_4M (13L<<8)
489#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_8M (14L<<8)
490#define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_16M (15L<<8)
491#define BNX2_PCI_CONFIG_2_MAX_SPLIT_LIMIT (0x1fL<<16)
492#define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT (0x3L<<21)
493#define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_512 (0L<<21)
494#define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_1K (1L<<21)
495#define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_2K (2L<<21)
496#define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_4K (3L<<21)
497#define BNX2_PCI_CONFIG_2_FORCE_32_BIT_MSTR (1L<<23)
498#define BNX2_PCI_CONFIG_2_FORCE_32_BIT_TGT (1L<<24)
499#define BNX2_PCI_CONFIG_2_KEEP_REQ_ASSERT (1L<<25)
Michael Chan19cdeb72006-11-19 14:09:48 -0800500#define BNX2_PCI_CONFIG_2_RESERVED0 (0x3fL<<26)
501#define BNX2_PCI_CONFIG_2_BAR_PREFETCH_XI (1L<<16)
502#define BNX2_PCI_CONFIG_2_RESERVED0_XI (0x7fffL<<17)
Michael Chanb6016b72005-05-26 13:03:09 -0700503
504#define BNX2_PCI_CONFIG_3 0x0000040c
505#define BNX2_PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -0800506#define BNX2_PCI_CONFIG_3_REG_STICKY_BYTE (0xffL<<8)
Michael Chanb6016b72005-05-26 13:03:09 -0700507#define BNX2_PCI_CONFIG_3_FORCE_PME (1L<<24)
508#define BNX2_PCI_CONFIG_3_PME_STATUS (1L<<25)
509#define BNX2_PCI_CONFIG_3_PME_ENABLE (1L<<26)
510#define BNX2_PCI_CONFIG_3_PM_STATE (0x3L<<27)
511#define BNX2_PCI_CONFIG_3_VAUX_PRESET (1L<<30)
512#define BNX2_PCI_CONFIG_3_PCI_POWER (1L<<31)
513
514#define BNX2_PCI_PM_DATA_A 0x00000410
515#define BNX2_PCI_PM_DATA_A_PM_DATA_0_PRG (0xffL<<0)
516#define BNX2_PCI_PM_DATA_A_PM_DATA_1_PRG (0xffL<<8)
517#define BNX2_PCI_PM_DATA_A_PM_DATA_2_PRG (0xffL<<16)
518#define BNX2_PCI_PM_DATA_A_PM_DATA_3_PRG (0xffL<<24)
519
520#define BNX2_PCI_PM_DATA_B 0x00000414
521#define BNX2_PCI_PM_DATA_B_PM_DATA_4_PRG (0xffL<<0)
522#define BNX2_PCI_PM_DATA_B_PM_DATA_5_PRG (0xffL<<8)
523#define BNX2_PCI_PM_DATA_B_PM_DATA_6_PRG (0xffL<<16)
524#define BNX2_PCI_PM_DATA_B_PM_DATA_7_PRG (0xffL<<24)
525
526#define BNX2_PCI_SWAP_DIAG0 0x00000418
527#define BNX2_PCI_SWAP_DIAG1 0x0000041c
528#define BNX2_PCI_EXP_ROM_ADDR 0x00000420
529#define BNX2_PCI_EXP_ROM_ADDR_ADDRESS (0x3fffffL<<2)
530#define BNX2_PCI_EXP_ROM_ADDR_REQ (1L<<31)
531
532#define BNX2_PCI_EXP_ROM_DATA 0x00000424
533#define BNX2_PCI_VPD_INTF 0x00000428
534#define BNX2_PCI_VPD_INTF_INTF_REQ (1L<<0)
535
536#define BNX2_PCI_VPD_ADDR_FLAG 0x0000042c
Michael Chan19cdeb72006-11-19 14:09:48 -0800537#define BNX2_PCI_VPD_ADDR_FLAG_MSK 0x0000ffff
538#define BNX2_PCI_VPD_ADDR_FLAG_SL 0L
539#define BNX2_PCI_VPD_ADDR_FLAG_ADDRESS (0x1fffL<<2)
540#define BNX2_PCI_VPD_ADDR_FLAG_WR (1L<<15)
Michael Chanb6016b72005-05-26 13:03:09 -0700541
542#define BNX2_PCI_VPD_DATA 0x00000430
543#define BNX2_PCI_ID_VAL1 0x00000434
544#define BNX2_PCI_ID_VAL1_DEVICE_ID (0xffffL<<0)
545#define BNX2_PCI_ID_VAL1_VENDOR_ID (0xffffL<<16)
546
547#define BNX2_PCI_ID_VAL2 0x00000438
548#define BNX2_PCI_ID_VAL2_SUBSYSTEM_VENDOR_ID (0xffffL<<0)
549#define BNX2_PCI_ID_VAL2_SUBSYSTEM_ID (0xffffL<<16)
550
551#define BNX2_PCI_ID_VAL3 0x0000043c
552#define BNX2_PCI_ID_VAL3_CLASS_CODE (0xffffffL<<0)
553#define BNX2_PCI_ID_VAL3_REVISION_ID (0xffL<<24)
554
555#define BNX2_PCI_ID_VAL4 0x00000440
556#define BNX2_PCI_ID_VAL4_CAP_ENA (0xfL<<0)
557#define BNX2_PCI_ID_VAL4_CAP_ENA_0 (0L<<0)
558#define BNX2_PCI_ID_VAL4_CAP_ENA_1 (1L<<0)
559#define BNX2_PCI_ID_VAL4_CAP_ENA_2 (2L<<0)
560#define BNX2_PCI_ID_VAL4_CAP_ENA_3 (3L<<0)
561#define BNX2_PCI_ID_VAL4_CAP_ENA_4 (4L<<0)
562#define BNX2_PCI_ID_VAL4_CAP_ENA_5 (5L<<0)
563#define BNX2_PCI_ID_VAL4_CAP_ENA_6 (6L<<0)
564#define BNX2_PCI_ID_VAL4_CAP_ENA_7 (7L<<0)
565#define BNX2_PCI_ID_VAL4_CAP_ENA_8 (8L<<0)
566#define BNX2_PCI_ID_VAL4_CAP_ENA_9 (9L<<0)
567#define BNX2_PCI_ID_VAL4_CAP_ENA_10 (10L<<0)
568#define BNX2_PCI_ID_VAL4_CAP_ENA_11 (11L<<0)
569#define BNX2_PCI_ID_VAL4_CAP_ENA_12 (12L<<0)
570#define BNX2_PCI_ID_VAL4_CAP_ENA_13 (13L<<0)
571#define BNX2_PCI_ID_VAL4_CAP_ENA_14 (14L<<0)
572#define BNX2_PCI_ID_VAL4_CAP_ENA_15 (15L<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -0800573#define BNX2_PCI_ID_VAL4_RESERVED0 (0x3L<<4)
Michael Chanb6016b72005-05-26 13:03:09 -0700574#define BNX2_PCI_ID_VAL4_PM_SCALE_PRG (0x3L<<6)
575#define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_0 (0L<<6)
576#define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_1 (1L<<6)
577#define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_2 (2L<<6)
578#define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_3 (3L<<6)
Michael Chan19cdeb72006-11-19 14:09:48 -0800579#define BNX2_PCI_ID_VAL4_MSI_PV_MASK_CAP (1L<<8)
Michael Chanb6016b72005-05-26 13:03:09 -0700580#define BNX2_PCI_ID_VAL4_MSI_LIMIT (0x7L<<9)
Michael Chan19cdeb72006-11-19 14:09:48 -0800581#define BNX2_PCI_ID_VAL4_MULTI_MSG_CAP (0x7L<<12)
Michael Chanb6016b72005-05-26 13:03:09 -0700582#define BNX2_PCI_ID_VAL4_MSI_ENABLE (1L<<15)
583#define BNX2_PCI_ID_VAL4_MAX_64_ADVERTIZE (1L<<16)
584#define BNX2_PCI_ID_VAL4_MAX_133_ADVERTIZE (1L<<17)
Michael Chan19cdeb72006-11-19 14:09:48 -0800585#define BNX2_PCI_ID_VAL4_RESERVED2 (0x7L<<18)
586#define BNX2_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE_B21 (0x3L<<21)
587#define BNX2_PCI_ID_VAL4_MAX_SPLIT_SIZE_B21 (0x3L<<23)
588#define BNX2_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE_B0 (1L<<25)
589#define BNX2_PCI_ID_VAL4_MAX_MEM_READ_SIZE_B10 (0x3L<<26)
590#define BNX2_PCI_ID_VAL4_MAX_SPLIT_SIZE_B0 (1L<<28)
591#define BNX2_PCI_ID_VAL4_RESERVED3 (0x7L<<29)
592#define BNX2_PCI_ID_VAL4_RESERVED3_XI (0xffffL<<16)
Michael Chanb6016b72005-05-26 13:03:09 -0700593
594#define BNX2_PCI_ID_VAL5 0x00000444
595#define BNX2_PCI_ID_VAL5_D1_SUPPORT (1L<<0)
596#define BNX2_PCI_ID_VAL5_D2_SUPPORT (1L<<1)
597#define BNX2_PCI_ID_VAL5_PME_IN_D0 (1L<<2)
598#define BNX2_PCI_ID_VAL5_PME_IN_D1 (1L<<3)
599#define BNX2_PCI_ID_VAL5_PME_IN_D2 (1L<<4)
600#define BNX2_PCI_ID_VAL5_PME_IN_D3_HOT (1L<<5)
Michael Chan19cdeb72006-11-19 14:09:48 -0800601#define BNX2_PCI_ID_VAL5_RESERVED0_TE (0x3ffffffL<<6)
602#define BNX2_PCI_ID_VAL5_PM_VERSION_XI (0x7L<<6)
603#define BNX2_PCI_ID_VAL5_NO_SOFT_RESET_XI (1L<<9)
604#define BNX2_PCI_ID_VAL5_RESERVED0_XI (0x3fffffL<<10)
Michael Chanb6016b72005-05-26 13:03:09 -0700605
606#define BNX2_PCI_PCIX_EXTENDED_STATUS 0x00000448
607#define BNX2_PCI_PCIX_EXTENDED_STATUS_NO_SNOOP (1L<<8)
608#define BNX2_PCI_PCIX_EXTENDED_STATUS_LONG_BURST (1L<<9)
609#define BNX2_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_CLASS (0xfL<<16)
610#define BNX2_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_IDX (0xffL<<24)
611
612#define BNX2_PCI_ID_VAL6 0x0000044c
613#define BNX2_PCI_ID_VAL6_MAX_LAT (0xffL<<0)
614#define BNX2_PCI_ID_VAL6_MIN_GNT (0xffL<<8)
615#define BNX2_PCI_ID_VAL6_BIST (0xffL<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -0800616#define BNX2_PCI_ID_VAL6_RESERVED0 (0xffL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -0700617
618#define BNX2_PCI_MSI_DATA 0x00000450
Michael Chan19cdeb72006-11-19 14:09:48 -0800619#define BNX2_PCI_MSI_DATA_MSI_DATA (0xffffL<<0)
Michael Chanb6016b72005-05-26 13:03:09 -0700620
621#define BNX2_PCI_MSI_ADDR_H 0x00000454
622#define BNX2_PCI_MSI_ADDR_L 0x00000458
Michael Chan19cdeb72006-11-19 14:09:48 -0800623#define BNX2_PCI_MSI_ADDR_L_VAL (0x3fffffffL<<2)
624
625#define BNX2_PCI_CFG_ACCESS_CMD 0x0000045c
626#define BNX2_PCI_CFG_ACCESS_CMD_ADR (0x3fL<<2)
627#define BNX2_PCI_CFG_ACCESS_CMD_RD_REQ (1L<<27)
628#define BNX2_PCI_CFG_ACCESS_CMD_WR_REQ (0xfL<<28)
629
630#define BNX2_PCI_CFG_ACCESS_DATA 0x00000460
631#define BNX2_PCI_MSI_MASK 0x00000464
632#define BNX2_PCI_MSI_MASK_MSI_MASK (0xffffffffL<<0)
633
634#define BNX2_PCI_MSI_PEND 0x00000468
635#define BNX2_PCI_MSI_PEND_MSI_PEND (0xffffffffL<<0)
636
637#define BNX2_PCI_PM_DATA_C 0x0000046c
638#define BNX2_PCI_PM_DATA_C_PM_DATA_8_PRG (0xffL<<0)
639#define BNX2_PCI_PM_DATA_C_RESERVED0 (0xffffffL<<8)
640
641#define BNX2_PCI_MSIX_CONTROL 0x000004c0
642#define BNX2_PCI_MSIX_CONTROL_MSIX_TBL_SIZ (0x7ffL<<0)
643#define BNX2_PCI_MSIX_CONTROL_RESERVED0 (0x1fffffL<<11)
644
645#define BNX2_PCI_MSIX_TBL_OFF_BIR 0x000004c4
646#define BNX2_PCI_MSIX_TBL_OFF_BIR_MSIX_TBL_BIR (0x7L<<0)
647#define BNX2_PCI_MSIX_TBL_OFF_BIR_MSIX_TBL_OFF (0x1fffffffL<<3)
648
649#define BNX2_PCI_MSIX_PBA_OFF_BIT 0x000004c8
650#define BNX2_PCI_MSIX_PBA_OFF_BIT_MSIX_PBA_BIR (0x7L<<0)
651#define BNX2_PCI_MSIX_PBA_OFF_BIT_MSIX_PBA_OFF (0x1fffffffL<<3)
652
653#define BNX2_PCI_PCIE_CAPABILITY 0x000004d0
654#define BNX2_PCI_PCIE_CAPABILITY_INTERRUPT_MSG_NUM (0x1fL<<0)
655#define BNX2_PCI_PCIE_CAPABILITY_COMPLY_PCIE_1_1 (1L<<5)
656
657#define BNX2_PCI_DEVICE_CAPABILITY 0x000004d4
658#define BNX2_PCI_DEVICE_CAPABILITY_MAX_PL_SIZ_SUPPORTED (0x7L<<0)
659#define BNX2_PCI_DEVICE_CAPABILITY_EXTENDED_TAG_SUPPORT (1L<<5)
660#define BNX2_PCI_DEVICE_CAPABILITY_L0S_ACCEPTABLE_LATENCY (0x7L<<6)
661#define BNX2_PCI_DEVICE_CAPABILITY_L1_ACCEPTABLE_LATENCY (0x7L<<9)
662#define BNX2_PCI_DEVICE_CAPABILITY_ROLE_BASED_ERR_RPT (1L<<15)
663
664#define BNX2_PCI_LINK_CAPABILITY 0x000004dc
665#define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED (0xfL<<0)
666#define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED_0001 (1L<<0)
667#define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED_0010 (1L<<0)
668#define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_WIDTH (0x1fL<<4)
669#define BNX2_PCI_LINK_CAPABILITY_CLK_POWER_MGMT (1L<<9)
670#define BNX2_PCI_LINK_CAPABILITY_ASPM_SUPPORT (0x3L<<10)
671#define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT (0x7L<<12)
672#define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT_101 (5L<<12)
673#define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT_110 (6L<<12)
674#define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT (0x7L<<15)
675#define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT_001 (1L<<15)
676#define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT_010 (2L<<15)
677#define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT (0x7L<<18)
678#define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT_101 (5L<<18)
679#define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT_110 (6L<<18)
680#define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT (0x7L<<21)
681#define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT_001 (1L<<21)
682#define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT_010 (2L<<21)
683#define BNX2_PCI_LINK_CAPABILITY_PORT_NUM (0xffL<<24)
684
685#define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2 0x000004e4
686#define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_CMPL_TO_RANGE_SUPP (0xfL<<0)
687#define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_CMPL_TO_DISABL_SUPP (1L<<4)
688#define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_RESERVED (0x7ffffffL<<5)
689
690#define BNX2_PCI_PCIE_LINK_CAPABILITY_2 0x000004e8
691#define BNX2_PCI_PCIE_LINK_CAPABILITY_2_RESERVED (0xffffffffL<<0)
692
693#define BNX2_PCI_GRC_WINDOW1_ADDR 0x00000610
694#define BNX2_PCI_GRC_WINDOW1_ADDR_VALUE (0x1ffL<<13)
695
696#define BNX2_PCI_GRC_WINDOW2_ADDR 0x00000614
697#define BNX2_PCI_GRC_WINDOW2_ADDR_VALUE (0x1ffL<<13)
698
699#define BNX2_PCI_GRC_WINDOW3_ADDR 0x00000618
700#define BNX2_PCI_GRC_WINDOW3_ADDR_VALUE (0x1ffL<<13)
Michael Chanb6016b72005-05-26 13:03:09 -0700701
702
703/*
704 * misc_reg definition
705 * offset: 0x800
706 */
707#define BNX2_MISC_COMMAND 0x00000800
708#define BNX2_MISC_COMMAND_ENABLE_ALL (1L<<0)
709#define BNX2_MISC_COMMAND_DISABLE_ALL (1L<<1)
Michael Chan19cdeb72006-11-19 14:09:48 -0800710#define BNX2_MISC_COMMAND_SW_RESET (1L<<4)
711#define BNX2_MISC_COMMAND_POR_RESET (1L<<5)
712#define BNX2_MISC_COMMAND_HD_RESET (1L<<6)
713#define BNX2_MISC_COMMAND_CMN_SW_RESET (1L<<7)
Michael Chanb6016b72005-05-26 13:03:09 -0700714#define BNX2_MISC_COMMAND_PAR_ERROR (1L<<8)
Michael Chan19cdeb72006-11-19 14:09:48 -0800715#define BNX2_MISC_COMMAND_CS16_ERR (1L<<9)
716#define BNX2_MISC_COMMAND_CS16_ERR_LOC (0xfL<<12)
Michael Chanb6016b72005-05-26 13:03:09 -0700717#define BNX2_MISC_COMMAND_PAR_ERR_RAM (0x7fL<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -0800718#define BNX2_MISC_COMMAND_POWERDOWN_EVENT (1L<<23)
719#define BNX2_MISC_COMMAND_SW_SHUTDOWN (1L<<24)
720#define BNX2_MISC_COMMAND_SHUTDOWN_EN (1L<<25)
721#define BNX2_MISC_COMMAND_DINTEG_ATTN_EN (1L<<26)
722#define BNX2_MISC_COMMAND_PCIE_LINK_IN_L23 (1L<<27)
723#define BNX2_MISC_COMMAND_PCIE_DIS (1L<<28)
Michael Chanb6016b72005-05-26 13:03:09 -0700724
725#define BNX2_MISC_CFG 0x00000804
Michael Chan19cdeb72006-11-19 14:09:48 -0800726#define BNX2_MISC_CFG_GRC_TMOUT (1L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -0700727#define BNX2_MISC_CFG_NVM_WR_EN (0x3L<<1)
728#define BNX2_MISC_CFG_NVM_WR_EN_PROTECT (0L<<1)
729#define BNX2_MISC_CFG_NVM_WR_EN_PCI (1L<<1)
730#define BNX2_MISC_CFG_NVM_WR_EN_ALLOW (2L<<1)
731#define BNX2_MISC_CFG_NVM_WR_EN_ALLOW2 (3L<<1)
732#define BNX2_MISC_CFG_BIST_EN (1L<<3)
733#define BNX2_MISC_CFG_CK25_OUT_ALT_SRC (1L<<4)
Michael Chan19cdeb72006-11-19 14:09:48 -0800734#define BNX2_MISC_CFG_RESERVED5_TE (1L<<5)
735#define BNX2_MISC_CFG_RESERVED6_TE (1L<<6)
Michael Chanb6016b72005-05-26 13:03:09 -0700736#define BNX2_MISC_CFG_CLK_CTL_OVERRIDE (1L<<7)
Michael Chan19cdeb72006-11-19 14:09:48 -0800737#define BNX2_MISC_CFG_LEDMODE (0x7L<<8)
Michael Chanb6016b72005-05-26 13:03:09 -0700738#define BNX2_MISC_CFG_LEDMODE_MAC (0L<<8)
Michael Chan19cdeb72006-11-19 14:09:48 -0800739#define BNX2_MISC_CFG_LEDMODE_PHY1_TE (1L<<8)
740#define BNX2_MISC_CFG_LEDMODE_PHY2_TE (2L<<8)
741#define BNX2_MISC_CFG_LEDMODE_PHY3_TE (3L<<8)
742#define BNX2_MISC_CFG_LEDMODE_PHY4_TE (4L<<8)
743#define BNX2_MISC_CFG_LEDMODE_PHY5_TE (5L<<8)
744#define BNX2_MISC_CFG_LEDMODE_PHY6_TE (6L<<8)
745#define BNX2_MISC_CFG_LEDMODE_PHY7_TE (7L<<8)
746#define BNX2_MISC_CFG_MCP_GRC_TMOUT_TE (1L<<11)
747#define BNX2_MISC_CFG_DBU_GRC_TMOUT_TE (1L<<12)
748#define BNX2_MISC_CFG_LEDMODE_XI (0xfL<<8)
749#define BNX2_MISC_CFG_LEDMODE_MAC_XI (0L<<8)
750#define BNX2_MISC_CFG_LEDMODE_PHY1_XI (1L<<8)
751#define BNX2_MISC_CFG_LEDMODE_PHY2_XI (2L<<8)
752#define BNX2_MISC_CFG_LEDMODE_PHY3_XI (3L<<8)
753#define BNX2_MISC_CFG_LEDMODE_MAC2_XI (4L<<8)
754#define BNX2_MISC_CFG_LEDMODE_PHY4_XI (5L<<8)
755#define BNX2_MISC_CFG_LEDMODE_PHY5_XI (6L<<8)
756#define BNX2_MISC_CFG_LEDMODE_PHY6_XI (7L<<8)
757#define BNX2_MISC_CFG_LEDMODE_MAC3_XI (8L<<8)
758#define BNX2_MISC_CFG_LEDMODE_PHY7_XI (9L<<8)
759#define BNX2_MISC_CFG_LEDMODE_PHY8_XI (10L<<8)
760#define BNX2_MISC_CFG_LEDMODE_PHY9_XI (11L<<8)
761#define BNX2_MISC_CFG_LEDMODE_MAC4_XI (12L<<8)
762#define BNX2_MISC_CFG_LEDMODE_PHY10_XI (13L<<8)
763#define BNX2_MISC_CFG_LEDMODE_PHY11_XI (14L<<8)
764#define BNX2_MISC_CFG_LEDMODE_UNUSED_XI (15L<<8)
765#define BNX2_MISC_CFG_PORT_SELECT_XI (1L<<13)
766#define BNX2_MISC_CFG_PARITY_MODE_XI (1L<<14)
Michael Chanb6016b72005-05-26 13:03:09 -0700767
768#define BNX2_MISC_ID 0x00000808
769#define BNX2_MISC_ID_BOND_ID (0xfL<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -0800770#define BNX2_MISC_ID_BOND_ID_X (0L<<0)
771#define BNX2_MISC_ID_BOND_ID_C (3L<<0)
772#define BNX2_MISC_ID_BOND_ID_S (12L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -0700773#define BNX2_MISC_ID_CHIP_METAL (0xffL<<4)
774#define BNX2_MISC_ID_CHIP_REV (0xfL<<12)
775#define BNX2_MISC_ID_CHIP_NUM (0xffffL<<16)
776
777#define BNX2_MISC_ENABLE_STATUS_BITS 0x0000080c
778#define BNX2_MISC_ENABLE_STATUS_BITS_TX_SCHEDULER_ENABLE (1L<<0)
779#define BNX2_MISC_ENABLE_STATUS_BITS_TX_BD_READ_ENABLE (1L<<1)
780#define BNX2_MISC_ENABLE_STATUS_BITS_TX_BD_CACHE_ENABLE (1L<<2)
781#define BNX2_MISC_ENABLE_STATUS_BITS_TX_PROCESSOR_ENABLE (1L<<3)
782#define BNX2_MISC_ENABLE_STATUS_BITS_TX_DMA_ENABLE (1L<<4)
783#define BNX2_MISC_ENABLE_STATUS_BITS_TX_PATCHUP_ENABLE (1L<<5)
784#define BNX2_MISC_ENABLE_STATUS_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
785#define BNX2_MISC_ENABLE_STATUS_BITS_TX_HEADER_Q_ENABLE (1L<<7)
786#define BNX2_MISC_ENABLE_STATUS_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
787#define BNX2_MISC_ENABLE_STATUS_BITS_EMAC_ENABLE (1L<<9)
788#define BNX2_MISC_ENABLE_STATUS_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
789#define BNX2_MISC_ENABLE_STATUS_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
790#define BNX2_MISC_ENABLE_STATUS_BITS_RX_MBUF_ENABLE (1L<<12)
791#define BNX2_MISC_ENABLE_STATUS_BITS_RX_LOOKUP_ENABLE (1L<<13)
792#define BNX2_MISC_ENABLE_STATUS_BITS_RX_PROCESSOR_ENABLE (1L<<14)
793#define BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE (1L<<15)
794#define BNX2_MISC_ENABLE_STATUS_BITS_RX_BD_CACHE_ENABLE (1L<<16)
795#define BNX2_MISC_ENABLE_STATUS_BITS_RX_DMA_ENABLE (1L<<17)
796#define BNX2_MISC_ENABLE_STATUS_BITS_COMPLETION_ENABLE (1L<<18)
797#define BNX2_MISC_ENABLE_STATUS_BITS_HOST_COALESCE_ENABLE (1L<<19)
798#define BNX2_MISC_ENABLE_STATUS_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
799#define BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE (1L<<21)
800#define BNX2_MISC_ENABLE_STATUS_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
801#define BNX2_MISC_ENABLE_STATUS_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
802#define BNX2_MISC_ENABLE_STATUS_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
803#define BNX2_MISC_ENABLE_STATUS_BITS_TIMER_ENABLE (1L<<25)
804#define BNX2_MISC_ENABLE_STATUS_BITS_DMA_ENGINE_ENABLE (1L<<26)
805#define BNX2_MISC_ENABLE_STATUS_BITS_UMP_ENABLE (1L<<27)
Michael Chan19cdeb72006-11-19 14:09:48 -0800806#define BNX2_MISC_ENABLE_STATUS_BITS_RV2P_CMD_SCHEDULER_ENABLE (1L<<28)
807#define BNX2_MISC_ENABLE_STATUS_BITS_RSVD_FUTURE_ENABLE (0x7L<<29)
Michael Chanb6016b72005-05-26 13:03:09 -0700808
809#define BNX2_MISC_ENABLE_SET_BITS 0x00000810
810#define BNX2_MISC_ENABLE_SET_BITS_TX_SCHEDULER_ENABLE (1L<<0)
811#define BNX2_MISC_ENABLE_SET_BITS_TX_BD_READ_ENABLE (1L<<1)
812#define BNX2_MISC_ENABLE_SET_BITS_TX_BD_CACHE_ENABLE (1L<<2)
813#define BNX2_MISC_ENABLE_SET_BITS_TX_PROCESSOR_ENABLE (1L<<3)
814#define BNX2_MISC_ENABLE_SET_BITS_TX_DMA_ENABLE (1L<<4)
815#define BNX2_MISC_ENABLE_SET_BITS_TX_PATCHUP_ENABLE (1L<<5)
816#define BNX2_MISC_ENABLE_SET_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
817#define BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE (1L<<7)
818#define BNX2_MISC_ENABLE_SET_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
819#define BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE (1L<<9)
820#define BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
821#define BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
822#define BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE (1L<<12)
823#define BNX2_MISC_ENABLE_SET_BITS_RX_LOOKUP_ENABLE (1L<<13)
824#define BNX2_MISC_ENABLE_SET_BITS_RX_PROCESSOR_ENABLE (1L<<14)
825#define BNX2_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE (1L<<15)
826#define BNX2_MISC_ENABLE_SET_BITS_RX_BD_CACHE_ENABLE (1L<<16)
827#define BNX2_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE (1L<<17)
828#define BNX2_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE (1L<<18)
829#define BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE (1L<<19)
830#define BNX2_MISC_ENABLE_SET_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
831#define BNX2_MISC_ENABLE_SET_BITS_CONTEXT_ENABLE (1L<<21)
832#define BNX2_MISC_ENABLE_SET_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
833#define BNX2_MISC_ENABLE_SET_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
834#define BNX2_MISC_ENABLE_SET_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
835#define BNX2_MISC_ENABLE_SET_BITS_TIMER_ENABLE (1L<<25)
836#define BNX2_MISC_ENABLE_SET_BITS_DMA_ENGINE_ENABLE (1L<<26)
837#define BNX2_MISC_ENABLE_SET_BITS_UMP_ENABLE (1L<<27)
Michael Chan19cdeb72006-11-19 14:09:48 -0800838#define BNX2_MISC_ENABLE_SET_BITS_RV2P_CMD_SCHEDULER_ENABLE (1L<<28)
839#define BNX2_MISC_ENABLE_SET_BITS_RSVD_FUTURE_ENABLE (0x7L<<29)
Michael Chanb6016b72005-05-26 13:03:09 -0700840
841#define BNX2_MISC_ENABLE_CLR_BITS 0x00000814
842#define BNX2_MISC_ENABLE_CLR_BITS_TX_SCHEDULER_ENABLE (1L<<0)
843#define BNX2_MISC_ENABLE_CLR_BITS_TX_BD_READ_ENABLE (1L<<1)
844#define BNX2_MISC_ENABLE_CLR_BITS_TX_BD_CACHE_ENABLE (1L<<2)
845#define BNX2_MISC_ENABLE_CLR_BITS_TX_PROCESSOR_ENABLE (1L<<3)
846#define BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE (1L<<4)
847#define BNX2_MISC_ENABLE_CLR_BITS_TX_PATCHUP_ENABLE (1L<<5)
848#define BNX2_MISC_ENABLE_CLR_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
849#define BNX2_MISC_ENABLE_CLR_BITS_TX_HEADER_Q_ENABLE (1L<<7)
850#define BNX2_MISC_ENABLE_CLR_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
851#define BNX2_MISC_ENABLE_CLR_BITS_EMAC_ENABLE (1L<<9)
852#define BNX2_MISC_ENABLE_CLR_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
853#define BNX2_MISC_ENABLE_CLR_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
854#define BNX2_MISC_ENABLE_CLR_BITS_RX_MBUF_ENABLE (1L<<12)
855#define BNX2_MISC_ENABLE_CLR_BITS_RX_LOOKUP_ENABLE (1L<<13)
856#define BNX2_MISC_ENABLE_CLR_BITS_RX_PROCESSOR_ENABLE (1L<<14)
857#define BNX2_MISC_ENABLE_CLR_BITS_RX_V2P_ENABLE (1L<<15)
858#define BNX2_MISC_ENABLE_CLR_BITS_RX_BD_CACHE_ENABLE (1L<<16)
859#define BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE (1L<<17)
860#define BNX2_MISC_ENABLE_CLR_BITS_COMPLETION_ENABLE (1L<<18)
861#define BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE (1L<<19)
862#define BNX2_MISC_ENABLE_CLR_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
863#define BNX2_MISC_ENABLE_CLR_BITS_CONTEXT_ENABLE (1L<<21)
864#define BNX2_MISC_ENABLE_CLR_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
865#define BNX2_MISC_ENABLE_CLR_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
866#define BNX2_MISC_ENABLE_CLR_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
867#define BNX2_MISC_ENABLE_CLR_BITS_TIMER_ENABLE (1L<<25)
868#define BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE (1L<<26)
869#define BNX2_MISC_ENABLE_CLR_BITS_UMP_ENABLE (1L<<27)
Michael Chan19cdeb72006-11-19 14:09:48 -0800870#define BNX2_MISC_ENABLE_CLR_BITS_RV2P_CMD_SCHEDULER_ENABLE (1L<<28)
871#define BNX2_MISC_ENABLE_CLR_BITS_RSVD_FUTURE_ENABLE (0x7L<<29)
Michael Chanb6016b72005-05-26 13:03:09 -0700872
873#define BNX2_MISC_CLOCK_CONTROL_BITS 0x00000818
874#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET (0xfL<<0)
875#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ (0L<<0)
876#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ (1L<<0)
877#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ (2L<<0)
878#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ (3L<<0)
879#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ (4L<<0)
880#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ (5L<<0)
881#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ (6L<<0)
882#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ (7L<<0)
883#define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW (0xfL<<0)
884#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE (1L<<6)
885#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT (1L<<7)
886#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC (0x7L<<8)
887#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF (0L<<8)
888#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12 (1L<<8)
889#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6 (2L<<8)
890#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62 (4L<<8)
Michael Chan19cdeb72006-11-19 14:09:48 -0800891#define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED0_XI (0x7L<<8)
892#define BNX2_MISC_CLOCK_CONTROL_BITS_MIN_POWER (1L<<11)
Michael Chanb6016b72005-05-26 13:03:09 -0700893#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED (0xfL<<12)
894#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100 (0L<<12)
895#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80 (1L<<12)
896#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50 (2L<<12)
897#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40 (4L<<12)
898#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25 (8L<<12)
Michael Chan19cdeb72006-11-19 14:09:48 -0800899#define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED1_XI (0xfL<<12)
Michael Chanb6016b72005-05-26 13:03:09 -0700900#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP (1L<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -0800901#define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_17_TE (1L<<17)
902#define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_18_TE (1L<<18)
903#define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_19_TE (1L<<19)
904#define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_TE (0xfffL<<20)
905#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_MGMT_XI (1L<<17)
906#define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED2_XI (0x3fL<<18)
907#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_VCO_XI (0x7L<<24)
908#define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED3_XI (1L<<27)
909#define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_XI (0xfL<<28)
Michael Chanb6016b72005-05-26 13:03:09 -0700910
Michael Chan19cdeb72006-11-19 14:09:48 -0800911#define BNX2_MISC_SPIO 0x0000081c
912#define BNX2_MISC_SPIO_VALUE (0xffL<<0)
913#define BNX2_MISC_SPIO_SET (0xffL<<8)
914#define BNX2_MISC_SPIO_CLR (0xffL<<16)
915#define BNX2_MISC_SPIO_FLOAT (0xffL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -0700916
Michael Chan19cdeb72006-11-19 14:09:48 -0800917#define BNX2_MISC_SPIO_INT 0x00000820
918#define BNX2_MISC_SPIO_INT_INT_STATE_TE (0xfL<<0)
919#define BNX2_MISC_SPIO_INT_OLD_VALUE_TE (0xfL<<8)
920#define BNX2_MISC_SPIO_INT_OLD_SET_TE (0xfL<<16)
921#define BNX2_MISC_SPIO_INT_OLD_CLR_TE (0xfL<<24)
922#define BNX2_MISC_SPIO_INT_INT_STATE_XI (0xffL<<0)
923#define BNX2_MISC_SPIO_INT_OLD_VALUE_XI (0xffL<<8)
924#define BNX2_MISC_SPIO_INT_OLD_SET_XI (0xffL<<16)
925#define BNX2_MISC_SPIO_INT_OLD_CLR_XI (0xffL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -0700926
927#define BNX2_MISC_CONFIG_LFSR 0x00000824
928#define BNX2_MISC_CONFIG_LFSR_DIV (0xffffL<<0)
929
930#define BNX2_MISC_LFSR_MASK_BITS 0x00000828
931#define BNX2_MISC_LFSR_MASK_BITS_TX_SCHEDULER_ENABLE (1L<<0)
932#define BNX2_MISC_LFSR_MASK_BITS_TX_BD_READ_ENABLE (1L<<1)
933#define BNX2_MISC_LFSR_MASK_BITS_TX_BD_CACHE_ENABLE (1L<<2)
934#define BNX2_MISC_LFSR_MASK_BITS_TX_PROCESSOR_ENABLE (1L<<3)
935#define BNX2_MISC_LFSR_MASK_BITS_TX_DMA_ENABLE (1L<<4)
936#define BNX2_MISC_LFSR_MASK_BITS_TX_PATCHUP_ENABLE (1L<<5)
937#define BNX2_MISC_LFSR_MASK_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
938#define BNX2_MISC_LFSR_MASK_BITS_TX_HEADER_Q_ENABLE (1L<<7)
939#define BNX2_MISC_LFSR_MASK_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
940#define BNX2_MISC_LFSR_MASK_BITS_EMAC_ENABLE (1L<<9)
941#define BNX2_MISC_LFSR_MASK_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
942#define BNX2_MISC_LFSR_MASK_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
943#define BNX2_MISC_LFSR_MASK_BITS_RX_MBUF_ENABLE (1L<<12)
944#define BNX2_MISC_LFSR_MASK_BITS_RX_LOOKUP_ENABLE (1L<<13)
945#define BNX2_MISC_LFSR_MASK_BITS_RX_PROCESSOR_ENABLE (1L<<14)
946#define BNX2_MISC_LFSR_MASK_BITS_RX_V2P_ENABLE (1L<<15)
947#define BNX2_MISC_LFSR_MASK_BITS_RX_BD_CACHE_ENABLE (1L<<16)
948#define BNX2_MISC_LFSR_MASK_BITS_RX_DMA_ENABLE (1L<<17)
949#define BNX2_MISC_LFSR_MASK_BITS_COMPLETION_ENABLE (1L<<18)
950#define BNX2_MISC_LFSR_MASK_BITS_HOST_COALESCE_ENABLE (1L<<19)
951#define BNX2_MISC_LFSR_MASK_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
952#define BNX2_MISC_LFSR_MASK_BITS_CONTEXT_ENABLE (1L<<21)
953#define BNX2_MISC_LFSR_MASK_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
954#define BNX2_MISC_LFSR_MASK_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
955#define BNX2_MISC_LFSR_MASK_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
956#define BNX2_MISC_LFSR_MASK_BITS_TIMER_ENABLE (1L<<25)
957#define BNX2_MISC_LFSR_MASK_BITS_DMA_ENGINE_ENABLE (1L<<26)
958#define BNX2_MISC_LFSR_MASK_BITS_UMP_ENABLE (1L<<27)
Michael Chan19cdeb72006-11-19 14:09:48 -0800959#define BNX2_MISC_LFSR_MASK_BITS_RV2P_CMD_SCHEDULER_ENABLE (1L<<28)
960#define BNX2_MISC_LFSR_MASK_BITS_RSVD_FUTURE_ENABLE (0x7L<<29)
Michael Chanb6016b72005-05-26 13:03:09 -0700961
962#define BNX2_MISC_ARB_REQ0 0x0000082c
963#define BNX2_MISC_ARB_REQ1 0x00000830
964#define BNX2_MISC_ARB_REQ2 0x00000834
965#define BNX2_MISC_ARB_REQ3 0x00000838
966#define BNX2_MISC_ARB_REQ4 0x0000083c
967#define BNX2_MISC_ARB_FREE0 0x00000840
968#define BNX2_MISC_ARB_FREE1 0x00000844
969#define BNX2_MISC_ARB_FREE2 0x00000848
970#define BNX2_MISC_ARB_FREE3 0x0000084c
971#define BNX2_MISC_ARB_FREE4 0x00000850
972#define BNX2_MISC_ARB_REQ_STATUS0 0x00000854
973#define BNX2_MISC_ARB_REQ_STATUS1 0x00000858
974#define BNX2_MISC_ARB_REQ_STATUS2 0x0000085c
975#define BNX2_MISC_ARB_REQ_STATUS3 0x00000860
976#define BNX2_MISC_ARB_REQ_STATUS4 0x00000864
977#define BNX2_MISC_ARB_GNT0 0x00000868
978#define BNX2_MISC_ARB_GNT0_0 (0x7L<<0)
979#define BNX2_MISC_ARB_GNT0_1 (0x7L<<4)
980#define BNX2_MISC_ARB_GNT0_2 (0x7L<<8)
981#define BNX2_MISC_ARB_GNT0_3 (0x7L<<12)
982#define BNX2_MISC_ARB_GNT0_4 (0x7L<<16)
983#define BNX2_MISC_ARB_GNT0_5 (0x7L<<20)
984#define BNX2_MISC_ARB_GNT0_6 (0x7L<<24)
985#define BNX2_MISC_ARB_GNT0_7 (0x7L<<28)
986
987#define BNX2_MISC_ARB_GNT1 0x0000086c
988#define BNX2_MISC_ARB_GNT1_8 (0x7L<<0)
989#define BNX2_MISC_ARB_GNT1_9 (0x7L<<4)
990#define BNX2_MISC_ARB_GNT1_10 (0x7L<<8)
991#define BNX2_MISC_ARB_GNT1_11 (0x7L<<12)
992#define BNX2_MISC_ARB_GNT1_12 (0x7L<<16)
993#define BNX2_MISC_ARB_GNT1_13 (0x7L<<20)
994#define BNX2_MISC_ARB_GNT1_14 (0x7L<<24)
995#define BNX2_MISC_ARB_GNT1_15 (0x7L<<28)
996
997#define BNX2_MISC_ARB_GNT2 0x00000870
998#define BNX2_MISC_ARB_GNT2_16 (0x7L<<0)
999#define BNX2_MISC_ARB_GNT2_17 (0x7L<<4)
1000#define BNX2_MISC_ARB_GNT2_18 (0x7L<<8)
1001#define BNX2_MISC_ARB_GNT2_19 (0x7L<<12)
1002#define BNX2_MISC_ARB_GNT2_20 (0x7L<<16)
1003#define BNX2_MISC_ARB_GNT2_21 (0x7L<<20)
1004#define BNX2_MISC_ARB_GNT2_22 (0x7L<<24)
1005#define BNX2_MISC_ARB_GNT2_23 (0x7L<<28)
1006
1007#define BNX2_MISC_ARB_GNT3 0x00000874
1008#define BNX2_MISC_ARB_GNT3_24 (0x7L<<0)
1009#define BNX2_MISC_ARB_GNT3_25 (0x7L<<4)
1010#define BNX2_MISC_ARB_GNT3_26 (0x7L<<8)
1011#define BNX2_MISC_ARB_GNT3_27 (0x7L<<12)
1012#define BNX2_MISC_ARB_GNT3_28 (0x7L<<16)
1013#define BNX2_MISC_ARB_GNT3_29 (0x7L<<20)
1014#define BNX2_MISC_ARB_GNT3_30 (0x7L<<24)
1015#define BNX2_MISC_ARB_GNT3_31 (0x7L<<28)
1016
Michael Chan19cdeb72006-11-19 14:09:48 -08001017#define BNX2_MISC_RESERVED1 0x00000878
1018#define BNX2_MISC_RESERVED1_MISC_RESERVED1_VALUE (0x3fL<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07001019
Michael Chan19cdeb72006-11-19 14:09:48 -08001020#define BNX2_MISC_RESERVED2 0x0000087c
1021#define BNX2_MISC_RESERVED2_PCIE_DIS (1L<<0)
1022#define BNX2_MISC_RESERVED2_LINK_IN_L23 (1L<<1)
Michael Chanb6016b72005-05-26 13:03:09 -07001023
1024#define BNX2_MISC_SM_ASF_CONTROL 0x00000880
1025#define BNX2_MISC_SM_ASF_CONTROL_ASF_RST (1L<<0)
1026#define BNX2_MISC_SM_ASF_CONTROL_TSC_EN (1L<<1)
1027#define BNX2_MISC_SM_ASF_CONTROL_WG_TO (1L<<2)
1028#define BNX2_MISC_SM_ASF_CONTROL_HB_TO (1L<<3)
1029#define BNX2_MISC_SM_ASF_CONTROL_PA_TO (1L<<4)
1030#define BNX2_MISC_SM_ASF_CONTROL_PL_TO (1L<<5)
1031#define BNX2_MISC_SM_ASF_CONTROL_RT_TO (1L<<6)
1032#define BNX2_MISC_SM_ASF_CONTROL_SMB_EVENT (1L<<7)
Michael Chan19cdeb72006-11-19 14:09:48 -08001033#define BNX2_MISC_SM_ASF_CONTROL_STRETCH_EN (1L<<8)
1034#define BNX2_MISC_SM_ASF_CONTROL_STRETCH_PULSE (1L<<9)
1035#define BNX2_MISC_SM_ASF_CONTROL_RES (0x3L<<10)
Michael Chanb6016b72005-05-26 13:03:09 -07001036#define BNX2_MISC_SM_ASF_CONTROL_SMB_EN (1L<<12)
1037#define BNX2_MISC_SM_ASF_CONTROL_SMB_BB_EN (1L<<13)
1038#define BNX2_MISC_SM_ASF_CONTROL_SMB_NO_ADDR_FILT (1L<<14)
1039#define BNX2_MISC_SM_ASF_CONTROL_SMB_AUTOREAD (1L<<15)
Michael Chan19cdeb72006-11-19 14:09:48 -08001040#define BNX2_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR1 (0x7fL<<16)
1041#define BNX2_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR2 (0x7fL<<23)
Michael Chanb6016b72005-05-26 13:03:09 -07001042#define BNX2_MISC_SM_ASF_CONTROL_EN_NIC_SMB_ADDR_0 (1L<<30)
1043#define BNX2_MISC_SM_ASF_CONTROL_SMB_EARLY_ATTN (1L<<31)
1044
1045#define BNX2_MISC_SMB_IN 0x00000884
1046#define BNX2_MISC_SMB_IN_DAT_IN (0xffL<<0)
1047#define BNX2_MISC_SMB_IN_RDY (1L<<8)
1048#define BNX2_MISC_SMB_IN_DONE (1L<<9)
1049#define BNX2_MISC_SMB_IN_FIRSTBYTE (1L<<10)
1050#define BNX2_MISC_SMB_IN_STATUS (0x7L<<11)
1051#define BNX2_MISC_SMB_IN_STATUS_OK (0x0L<<11)
1052#define BNX2_MISC_SMB_IN_STATUS_PEC (0x1L<<11)
1053#define BNX2_MISC_SMB_IN_STATUS_OFLOW (0x2L<<11)
1054#define BNX2_MISC_SMB_IN_STATUS_STOP (0x3L<<11)
1055#define BNX2_MISC_SMB_IN_STATUS_TIMEOUT (0x4L<<11)
1056
1057#define BNX2_MISC_SMB_OUT 0x00000888
1058#define BNX2_MISC_SMB_OUT_DAT_OUT (0xffL<<0)
1059#define BNX2_MISC_SMB_OUT_RDY (1L<<8)
1060#define BNX2_MISC_SMB_OUT_START (1L<<9)
1061#define BNX2_MISC_SMB_OUT_LAST (1L<<10)
1062#define BNX2_MISC_SMB_OUT_ACC_TYPE (1L<<11)
1063#define BNX2_MISC_SMB_OUT_ENB_PEC (1L<<12)
1064#define BNX2_MISC_SMB_OUT_GET_RX_LEN (1L<<13)
1065#define BNX2_MISC_SMB_OUT_SMB_READ_LEN (0x3fL<<14)
1066#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS (0xfL<<20)
1067#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_OK (0L<<20)
1068#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_NACK (1L<<20)
Michael Chanb6016b72005-05-26 13:03:09 -07001069#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_UFLOW (2L<<20)
1070#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_STOP (3L<<20)
1071#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_TIMEOUT (4L<<20)
1072#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_LOST (5L<<20)
Michael Chan19cdeb72006-11-19 14:09:48 -08001073#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_BADACK (6L<<20)
1074#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_NACK (9L<<20)
Michael Chanb6016b72005-05-26 13:03:09 -07001075#define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_LOST (0xdL<<20)
Michael Chanb6016b72005-05-26 13:03:09 -07001076#define BNX2_MISC_SMB_OUT_SMB_OUT_SLAVEMODE (1L<<24)
1077#define BNX2_MISC_SMB_OUT_SMB_OUT_DAT_EN (1L<<25)
1078#define BNX2_MISC_SMB_OUT_SMB_OUT_DAT_IN (1L<<26)
1079#define BNX2_MISC_SMB_OUT_SMB_OUT_CLK_EN (1L<<27)
1080#define BNX2_MISC_SMB_OUT_SMB_OUT_CLK_IN (1L<<28)
1081
1082#define BNX2_MISC_SMB_WATCHDOG 0x0000088c
1083#define BNX2_MISC_SMB_WATCHDOG_WATCHDOG (0xffffL<<0)
1084
1085#define BNX2_MISC_SMB_HEARTBEAT 0x00000890
1086#define BNX2_MISC_SMB_HEARTBEAT_HEARTBEAT (0xffffL<<0)
1087
1088#define BNX2_MISC_SMB_POLL_ASF 0x00000894
1089#define BNX2_MISC_SMB_POLL_ASF_POLL_ASF (0xffffL<<0)
1090
1091#define BNX2_MISC_SMB_POLL_LEGACY 0x00000898
1092#define BNX2_MISC_SMB_POLL_LEGACY_POLL_LEGACY (0xffffL<<0)
1093
1094#define BNX2_MISC_SMB_RETRAN 0x0000089c
1095#define BNX2_MISC_SMB_RETRAN_RETRAN (0xffL<<0)
1096
1097#define BNX2_MISC_SMB_TIMESTAMP 0x000008a0
1098#define BNX2_MISC_SMB_TIMESTAMP_TIMESTAMP (0xffffffffL<<0)
1099
1100#define BNX2_MISC_PERR_ENA0 0x000008a4
1101#define BNX2_MISC_PERR_ENA0_COM_MISC_CTXC (1L<<0)
1102#define BNX2_MISC_PERR_ENA0_COM_MISC_REGF (1L<<1)
1103#define BNX2_MISC_PERR_ENA0_COM_MISC_SCPAD (1L<<2)
1104#define BNX2_MISC_PERR_ENA0_CP_MISC_CTXC (1L<<3)
1105#define BNX2_MISC_PERR_ENA0_CP_MISC_REGF (1L<<4)
1106#define BNX2_MISC_PERR_ENA0_CP_MISC_SCPAD (1L<<5)
1107#define BNX2_MISC_PERR_ENA0_CS_MISC_TMEM (1L<<6)
1108#define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM0 (1L<<7)
1109#define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM1 (1L<<8)
1110#define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM2 (1L<<9)
1111#define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM3 (1L<<10)
1112#define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM4 (1L<<11)
1113#define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM5 (1L<<12)
1114#define BNX2_MISC_PERR_ENA0_CTX_MISC_PGTBL (1L<<13)
1115#define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR0 (1L<<14)
1116#define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR1 (1L<<15)
1117#define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR2 (1L<<16)
1118#define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR3 (1L<<17)
1119#define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR4 (1L<<18)
1120#define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW0 (1L<<19)
1121#define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW1 (1L<<20)
1122#define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW2 (1L<<21)
1123#define BNX2_MISC_PERR_ENA0_HC_MISC_DMA (1L<<22)
1124#define BNX2_MISC_PERR_ENA0_MCP_MISC_REGF (1L<<23)
1125#define BNX2_MISC_PERR_ENA0_MCP_MISC_SCPAD (1L<<24)
1126#define BNX2_MISC_PERR_ENA0_MQ_MISC_CTX (1L<<25)
1127#define BNX2_MISC_PERR_ENA0_RBDC_MISC (1L<<26)
1128#define BNX2_MISC_PERR_ENA0_RBUF_MISC_MB (1L<<27)
1129#define BNX2_MISC_PERR_ENA0_RBUF_MISC_PTR (1L<<28)
1130#define BNX2_MISC_PERR_ENA0_RDE_MISC_RPC (1L<<29)
1131#define BNX2_MISC_PERR_ENA0_RDE_MISC_RPM (1L<<30)
1132#define BNX2_MISC_PERR_ENA0_RV2P_MISC_CB0REGS (1L<<31)
Michael Chan19cdeb72006-11-19 14:09:48 -08001133#define BNX2_MISC_PERR_ENA0_COM_DMAE_PERR_EN_XI (1L<<0)
1134#define BNX2_MISC_PERR_ENA0_CP_DMAE_PERR_EN_XI (1L<<1)
1135#define BNX2_MISC_PERR_ENA0_RPM_ACPIBEMEM_PERR_EN_XI (1L<<2)
1136#define BNX2_MISC_PERR_ENA0_CTX_USAGE_CNT_PERR_EN_XI (1L<<3)
1137#define BNX2_MISC_PERR_ENA0_CTX_PGTBL_PERR_EN_XI (1L<<4)
1138#define BNX2_MISC_PERR_ENA0_CTX_CACHE_PERR_EN_XI (1L<<5)
1139#define BNX2_MISC_PERR_ENA0_CTX_MIRROR_PERR_EN_XI (1L<<6)
1140#define BNX2_MISC_PERR_ENA0_COM_CTXC_PERR_EN_XI (1L<<7)
1141#define BNX2_MISC_PERR_ENA0_COM_SCPAD_PERR_EN_XI (1L<<8)
1142#define BNX2_MISC_PERR_ENA0_CP_CTXC_PERR_EN_XI (1L<<9)
1143#define BNX2_MISC_PERR_ENA0_CP_SCPAD_PERR_EN_XI (1L<<10)
1144#define BNX2_MISC_PERR_ENA0_RXP_RBUFC_PERR_EN_XI (1L<<11)
1145#define BNX2_MISC_PERR_ENA0_RXP_CTXC_PERR_EN_XI (1L<<12)
1146#define BNX2_MISC_PERR_ENA0_RXP_SCPAD_PERR_EN_XI (1L<<13)
1147#define BNX2_MISC_PERR_ENA0_TPAT_SCPAD_PERR_EN_XI (1L<<14)
1148#define BNX2_MISC_PERR_ENA0_TXP_CTXC_PERR_EN_XI (1L<<15)
1149#define BNX2_MISC_PERR_ENA0_TXP_SCPAD_PERR_EN_XI (1L<<16)
1150#define BNX2_MISC_PERR_ENA0_CS_TMEM_PERR_EN_XI (1L<<17)
1151#define BNX2_MISC_PERR_ENA0_MQ_CTX_PERR_EN_XI (1L<<18)
1152#define BNX2_MISC_PERR_ENA0_RPM_DFIFOMEM_PERR_EN_XI (1L<<19)
1153#define BNX2_MISC_PERR_ENA0_RPC_DFIFOMEM_PERR_EN_XI (1L<<20)
1154#define BNX2_MISC_PERR_ENA0_RBUF_PTRMEM_PERR_EN_XI (1L<<21)
1155#define BNX2_MISC_PERR_ENA0_RBUF_DATAMEM_PERR_EN_XI (1L<<22)
1156#define BNX2_MISC_PERR_ENA0_RV2P_P2IRAM_PERR_EN_XI (1L<<23)
1157#define BNX2_MISC_PERR_ENA0_RV2P_P1IRAM_PERR_EN_XI (1L<<24)
1158#define BNX2_MISC_PERR_ENA0_RV2P_CB1REGS_PERR_EN_XI (1L<<25)
1159#define BNX2_MISC_PERR_ENA0_RV2P_CB0REGS_PERR_EN_XI (1L<<26)
1160#define BNX2_MISC_PERR_ENA0_TPBUF_PERR_EN_XI (1L<<27)
1161#define BNX2_MISC_PERR_ENA0_THBUF_PERR_EN_XI (1L<<28)
1162#define BNX2_MISC_PERR_ENA0_TDMA_PERR_EN_XI (1L<<29)
1163#define BNX2_MISC_PERR_ENA0_TBDC_PERR_EN_XI (1L<<30)
1164#define BNX2_MISC_PERR_ENA0_TSCH_LR_PERR_EN_XI (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07001165
1166#define BNX2_MISC_PERR_ENA1 0x000008a8
1167#define BNX2_MISC_PERR_ENA1_RV2P_MISC_CB1REGS (1L<<0)
1168#define BNX2_MISC_PERR_ENA1_RV2P_MISC_P1IRAM (1L<<1)
1169#define BNX2_MISC_PERR_ENA1_RV2P_MISC_P2IRAM (1L<<2)
1170#define BNX2_MISC_PERR_ENA1_RXP_MISC_CTXC (1L<<3)
1171#define BNX2_MISC_PERR_ENA1_RXP_MISC_REGF (1L<<4)
1172#define BNX2_MISC_PERR_ENA1_RXP_MISC_SCPAD (1L<<5)
1173#define BNX2_MISC_PERR_ENA1_RXP_MISC_RBUFC (1L<<6)
1174#define BNX2_MISC_PERR_ENA1_TBDC_MISC (1L<<7)
1175#define BNX2_MISC_PERR_ENA1_TDMA_MISC (1L<<8)
1176#define BNX2_MISC_PERR_ENA1_THBUF_MISC_MB0 (1L<<9)
1177#define BNX2_MISC_PERR_ENA1_THBUF_MISC_MB1 (1L<<10)
1178#define BNX2_MISC_PERR_ENA1_TPAT_MISC_REGF (1L<<11)
1179#define BNX2_MISC_PERR_ENA1_TPAT_MISC_SCPAD (1L<<12)
1180#define BNX2_MISC_PERR_ENA1_TPBUF_MISC_MB (1L<<13)
1181#define BNX2_MISC_PERR_ENA1_TSCH_MISC_LR (1L<<14)
1182#define BNX2_MISC_PERR_ENA1_TXP_MISC_CTXC (1L<<15)
1183#define BNX2_MISC_PERR_ENA1_TXP_MISC_REGF (1L<<16)
1184#define BNX2_MISC_PERR_ENA1_TXP_MISC_SCPAD (1L<<17)
1185#define BNX2_MISC_PERR_ENA1_UMP_MISC_FIORX (1L<<18)
1186#define BNX2_MISC_PERR_ENA1_UMP_MISC_FIOTX (1L<<19)
1187#define BNX2_MISC_PERR_ENA1_UMP_MISC_RX (1L<<20)
1188#define BNX2_MISC_PERR_ENA1_UMP_MISC_TX (1L<<21)
1189#define BNX2_MISC_PERR_ENA1_RDMAQ_MISC (1L<<22)
1190#define BNX2_MISC_PERR_ENA1_CSQ_MISC (1L<<23)
1191#define BNX2_MISC_PERR_ENA1_CPQ_MISC (1L<<24)
1192#define BNX2_MISC_PERR_ENA1_MCPQ_MISC (1L<<25)
1193#define BNX2_MISC_PERR_ENA1_RV2PMQ_MISC (1L<<26)
1194#define BNX2_MISC_PERR_ENA1_RV2PPQ_MISC (1L<<27)
1195#define BNX2_MISC_PERR_ENA1_RV2PTQ_MISC (1L<<28)
1196#define BNX2_MISC_PERR_ENA1_RXPQ_MISC (1L<<29)
1197#define BNX2_MISC_PERR_ENA1_RXPCQ_MISC (1L<<30)
1198#define BNX2_MISC_PERR_ENA1_RLUPQ_MISC (1L<<31)
Michael Chan19cdeb72006-11-19 14:09:48 -08001199#define BNX2_MISC_PERR_ENA1_RBDC_PERR_EN_XI (1L<<0)
1200#define BNX2_MISC_PERR_ENA1_RDMA_DFIFO_PERR_EN_XI (1L<<2)
1201#define BNX2_MISC_PERR_ENA1_HC_STATS_PERR_EN_XI (1L<<3)
1202#define BNX2_MISC_PERR_ENA1_HC_MSIX_PERR_EN_XI (1L<<4)
1203#define BNX2_MISC_PERR_ENA1_HC_PRODUCSTB_PERR_EN_XI (1L<<5)
1204#define BNX2_MISC_PERR_ENA1_HC_CONSUMSTB_PERR_EN_XI (1L<<6)
1205#define BNX2_MISC_PERR_ENA1_TPATQ_PERR_EN_XI (1L<<7)
1206#define BNX2_MISC_PERR_ENA1_MCPQ_PERR_EN_XI (1L<<8)
1207#define BNX2_MISC_PERR_ENA1_TDMAQ_PERR_EN_XI (1L<<9)
1208#define BNX2_MISC_PERR_ENA1_TXPQ_PERR_EN_XI (1L<<10)
1209#define BNX2_MISC_PERR_ENA1_COMTQ_PERR_EN_XI (1L<<11)
1210#define BNX2_MISC_PERR_ENA1_COMQ_PERR_EN_XI (1L<<12)
1211#define BNX2_MISC_PERR_ENA1_RLUPQ_PERR_EN_XI (1L<<13)
1212#define BNX2_MISC_PERR_ENA1_RXPQ_PERR_EN_XI (1L<<14)
1213#define BNX2_MISC_PERR_ENA1_RV2PPQ_PERR_EN_XI (1L<<15)
1214#define BNX2_MISC_PERR_ENA1_RDMAQ_PERR_EN_XI (1L<<16)
1215#define BNX2_MISC_PERR_ENA1_TASQ_PERR_EN_XI (1L<<17)
1216#define BNX2_MISC_PERR_ENA1_TBDRQ_PERR_EN_XI (1L<<18)
1217#define BNX2_MISC_PERR_ENA1_TSCHQ_PERR_EN_XI (1L<<19)
1218#define BNX2_MISC_PERR_ENA1_COMXQ_PERR_EN_XI (1L<<20)
1219#define BNX2_MISC_PERR_ENA1_RXPCQ_PERR_EN_XI (1L<<21)
1220#define BNX2_MISC_PERR_ENA1_RV2PTQ_PERR_EN_XI (1L<<22)
1221#define BNX2_MISC_PERR_ENA1_RV2PMQ_PERR_EN_XI (1L<<23)
1222#define BNX2_MISC_PERR_ENA1_CPQ_PERR_EN_XI (1L<<24)
1223#define BNX2_MISC_PERR_ENA1_CSQ_PERR_EN_XI (1L<<25)
1224#define BNX2_MISC_PERR_ENA1_RLUP_CID_PERR_EN_XI (1L<<26)
1225#define BNX2_MISC_PERR_ENA1_RV2PCS_TMEM_PERR_EN_XI (1L<<27)
1226#define BNX2_MISC_PERR_ENA1_RV2PCSQ_PERR_EN_XI (1L<<28)
1227#define BNX2_MISC_PERR_ENA1_MQ_IDX_PERR_EN_XI (1L<<29)
Michael Chanb6016b72005-05-26 13:03:09 -07001228
1229#define BNX2_MISC_PERR_ENA2 0x000008ac
1230#define BNX2_MISC_PERR_ENA2_COMQ_MISC (1L<<0)
1231#define BNX2_MISC_PERR_ENA2_COMXQ_MISC (1L<<1)
1232#define BNX2_MISC_PERR_ENA2_COMTQ_MISC (1L<<2)
1233#define BNX2_MISC_PERR_ENA2_TSCHQ_MISC (1L<<3)
1234#define BNX2_MISC_PERR_ENA2_TBDRQ_MISC (1L<<4)
1235#define BNX2_MISC_PERR_ENA2_TXPQ_MISC (1L<<5)
1236#define BNX2_MISC_PERR_ENA2_TDMAQ_MISC (1L<<6)
1237#define BNX2_MISC_PERR_ENA2_TPATQ_MISC (1L<<7)
1238#define BNX2_MISC_PERR_ENA2_TASQ_MISC (1L<<8)
Michael Chan19cdeb72006-11-19 14:09:48 -08001239#define BNX2_MISC_PERR_ENA2_TGT_FIFO_PERR_EN_XI (1L<<0)
1240#define BNX2_MISC_PERR_ENA2_UMP_TX_PERR_EN_XI (1L<<1)
1241#define BNX2_MISC_PERR_ENA2_UMP_RX_PERR_EN_XI (1L<<2)
1242#define BNX2_MISC_PERR_ENA2_MCP_ROM_PERR_EN_XI (1L<<3)
1243#define BNX2_MISC_PERR_ENA2_MCP_SCPAD_PERR_EN_XI (1L<<4)
1244#define BNX2_MISC_PERR_ENA2_HB_MEM_PERR_EN_XI (1L<<5)
1245#define BNX2_MISC_PERR_ENA2_PCIE_REPLAY_PERR_EN_XI (1L<<6)
Michael Chanb6016b72005-05-26 13:03:09 -07001246
1247#define BNX2_MISC_DEBUG_VECTOR_SEL 0x000008b0
1248#define BNX2_MISC_DEBUG_VECTOR_SEL_0 (0xfffL<<0)
1249#define BNX2_MISC_DEBUG_VECTOR_SEL_1 (0xfffL<<12)
Michael Chan19cdeb72006-11-19 14:09:48 -08001250#define BNX2_MISC_DEBUG_VECTOR_SEL_1_XI (0xfffL<<15)
Michael Chanb6016b72005-05-26 13:03:09 -07001251
1252#define BNX2_MISC_VREG_CONTROL 0x000008b4
1253#define BNX2_MISC_VREG_CONTROL_1_2 (0xfL<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -08001254#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_XI (0xfL<<0)
1255#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS14_XI (0L<<0)
1256#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS12_XI (1L<<0)
1257#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS10_XI (2L<<0)
1258#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS8_XI (3L<<0)
1259#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS6_XI (4L<<0)
1260#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS4_XI (5L<<0)
1261#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS2_XI (6L<<0)
1262#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_NOM_XI (7L<<0)
1263#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS2_XI (8L<<0)
1264#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS4_XI (9L<<0)
1265#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS6_XI (10L<<0)
1266#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS8_XI (11L<<0)
1267#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS10_XI (12L<<0)
1268#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS12_XI (13L<<0)
1269#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS14_XI (14L<<0)
1270#define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS16_XI (15L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07001271#define BNX2_MISC_VREG_CONTROL_2_5 (0xfL<<4)
Michael Chan19cdeb72006-11-19 14:09:48 -08001272#define BNX2_MISC_VREG_CONTROL_2_5_PLUS14 (0L<<4)
1273#define BNX2_MISC_VREG_CONTROL_2_5_PLUS12 (1L<<4)
1274#define BNX2_MISC_VREG_CONTROL_2_5_PLUS10 (2L<<4)
1275#define BNX2_MISC_VREG_CONTROL_2_5_PLUS8 (3L<<4)
1276#define BNX2_MISC_VREG_CONTROL_2_5_PLUS6 (4L<<4)
1277#define BNX2_MISC_VREG_CONTROL_2_5_PLUS4 (5L<<4)
1278#define BNX2_MISC_VREG_CONTROL_2_5_PLUS2 (6L<<4)
1279#define BNX2_MISC_VREG_CONTROL_2_5_NOM (7L<<4)
1280#define BNX2_MISC_VREG_CONTROL_2_5_MINUS2 (8L<<4)
1281#define BNX2_MISC_VREG_CONTROL_2_5_MINUS4 (9L<<4)
1282#define BNX2_MISC_VREG_CONTROL_2_5_MINUS6 (10L<<4)
1283#define BNX2_MISC_VREG_CONTROL_2_5_MINUS8 (11L<<4)
1284#define BNX2_MISC_VREG_CONTROL_2_5_MINUS10 (12L<<4)
1285#define BNX2_MISC_VREG_CONTROL_2_5_MINUS12 (13L<<4)
1286#define BNX2_MISC_VREG_CONTROL_2_5_MINUS14 (14L<<4)
1287#define BNX2_MISC_VREG_CONTROL_2_5_MINUS16 (15L<<4)
1288#define BNX2_MISC_VREG_CONTROL_1_0_MGMT (0xfL<<8)
1289#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS14 (0L<<8)
1290#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS12 (1L<<8)
1291#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS10 (2L<<8)
1292#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS8 (3L<<8)
1293#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS6 (4L<<8)
1294#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS4 (5L<<8)
1295#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS2 (6L<<8)
1296#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_NOM (7L<<8)
1297#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS2 (8L<<8)
1298#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS4 (9L<<8)
1299#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS6 (10L<<8)
1300#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS8 (11L<<8)
1301#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS10 (12L<<8)
1302#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS12 (13L<<8)
1303#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS14 (14L<<8)
1304#define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS16 (15L<<8)
Michael Chanb6016b72005-05-26 13:03:09 -07001305
1306#define BNX2_MISC_FINAL_CLK_CTL_VAL 0x000008b8
1307#define BNX2_MISC_FINAL_CLK_CTL_VAL_MISC_FINAL_CLK_CTL_VAL (0x3ffffffL<<6)
1308
Michael Chan19cdeb72006-11-19 14:09:48 -08001309#define BNX2_MISC_GP_HW_CTL0 0x000008bc
1310#define BNX2_MISC_GP_HW_CTL0_TX_DRIVE (1L<<0)
1311#define BNX2_MISC_GP_HW_CTL0_RMII_MODE (1L<<1)
1312#define BNX2_MISC_GP_HW_CTL0_RMII_CRSDV_SEL (1L<<2)
1313#define BNX2_MISC_GP_HW_CTL0_RVMII_MODE (1L<<3)
1314#define BNX2_MISC_GP_HW_CTL0_FLASH_SAMP_SCLK_NEGEDGE_TE (1L<<4)
1315#define BNX2_MISC_GP_HW_CTL0_HIDDEN_REVISION_ID_TE (1L<<5)
1316#define BNX2_MISC_GP_HW_CTL0_HC_CNTL_TMOUT_CTR_RST_TE (1L<<6)
1317#define BNX2_MISC_GP_HW_CTL0_RESERVED1_XI (0x7L<<4)
1318#define BNX2_MISC_GP_HW_CTL0_ENA_CORE_RST_ON_MAIN_PWR_GOING_AWAY (1L<<7)
1319#define BNX2_MISC_GP_HW_CTL0_ENA_SEL_VAUX_B_IN_L2_TE (1L<<8)
1320#define BNX2_MISC_GP_HW_CTL0_GRC_BNK_FREE_FIX_TE (1L<<9)
1321#define BNX2_MISC_GP_HW_CTL0_LED_ACT_SEL_TE (1L<<10)
1322#define BNX2_MISC_GP_HW_CTL0_RESERVED2_XI (0x7L<<8)
1323#define BNX2_MISC_GP_HW_CTL0_UP1_DEF0 (1L<<11)
1324#define BNX2_MISC_GP_HW_CTL0_FIBER_MODE_DIS_DEF (1L<<12)
1325#define BNX2_MISC_GP_HW_CTL0_FORCE2500_DEF (1L<<13)
1326#define BNX2_MISC_GP_HW_CTL0_AUTODETECT_DIS_DEF (1L<<14)
1327#define BNX2_MISC_GP_HW_CTL0_PARALLEL_DETECT_DEF (1L<<15)
1328#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI (0xfL<<16)
1329#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_3MA (0L<<16)
1330#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P5MA (1L<<16)
1331#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P0MA (3L<<16)
1332#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P5MA (5L<<16)
1333#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P0MA (7L<<16)
1334#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_PWRDN (15L<<16)
1335#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PRE2DIS (1L<<20)
1336#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PRE1DIS (1L<<21)
1337#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT (0x3L<<22)
1338#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M6P (0L<<22)
1339#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M0P (1L<<22)
1340#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P0P (2L<<22)
1341#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P6P (3L<<22)
1342#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT (0x3L<<24)
1343#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M6P (0L<<24)
1344#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M0P (1L<<24)
1345#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P0P (2L<<24)
1346#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P6P (3L<<24)
1347#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ (0x3L<<26)
1348#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_240UA (0L<<26)
1349#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_160UA (1L<<26)
1350#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_400UA (2L<<26)
1351#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_320UA (3L<<26)
1352#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ (0x3L<<28)
1353#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_240UA (0L<<28)
1354#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_160UA (1L<<28)
1355#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_400UA (2L<<28)
1356#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_320UA (3L<<28)
1357#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ (0x3L<<30)
1358#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P57 (0L<<30)
1359#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P45 (1L<<30)
1360#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P62 (2L<<30)
1361#define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P66 (3L<<30)
1362
1363#define BNX2_MISC_GP_HW_CTL1 0x000008c0
1364#define BNX2_MISC_GP_HW_CTL1_1_ATTN_BTN_PRSNT_TE (1L<<0)
1365#define BNX2_MISC_GP_HW_CTL1_1_ATTN_IND_PRSNT_TE (1L<<1)
1366#define BNX2_MISC_GP_HW_CTL1_1_PWR_IND_PRSNT_TE (1L<<2)
1367#define BNX2_MISC_GP_HW_CTL1_0_PCIE_LOOPBACK_TE (1L<<3)
1368#define BNX2_MISC_GP_HW_CTL1_RESERVED_SOFT_XI (0xffffL<<0)
1369#define BNX2_MISC_GP_HW_CTL1_RESERVED_HARD_XI (0xffffL<<16)
1370
1371#define BNX2_MISC_NEW_HW_CTL 0x000008c4
1372#define BNX2_MISC_NEW_HW_CTL_MAIN_POR_BYPASS (1L<<0)
1373#define BNX2_MISC_NEW_HW_CTL_RINGOSC_ENABLE (1L<<1)
1374#define BNX2_MISC_NEW_HW_CTL_RINGOSC_SEL0 (1L<<2)
1375#define BNX2_MISC_NEW_HW_CTL_RINGOSC_SEL1 (1L<<3)
1376#define BNX2_MISC_NEW_HW_CTL_RESERVED_SHARED (0xfffL<<4)
1377#define BNX2_MISC_NEW_HW_CTL_RESERVED_SPLIT (0xffffL<<16)
1378
1379#define BNX2_MISC_NEW_CORE_CTL 0x000008c8
1380#define BNX2_MISC_NEW_CORE_CTL_LINK_HOLDOFF_SUCCESS (1L<<0)
1381#define BNX2_MISC_NEW_CORE_CTL_LINK_HOLDOFF_REQ (1L<<1)
Michael Chan0aa38df2007-06-04 21:23:06 -07001382#define BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE (1L<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -08001383#define BNX2_MISC_NEW_CORE_CTL_RESERVED_CMN (0x3fffL<<2)
1384#define BNX2_MISC_NEW_CORE_CTL_RESERVED_TC (0xffffL<<16)
1385
1386#define BNX2_MISC_ECO_HW_CTL 0x000008cc
1387#define BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN (1L<<0)
1388#define BNX2_MISC_ECO_HW_CTL_RESERVED_SOFT (0x7fffL<<1)
1389#define BNX2_MISC_ECO_HW_CTL_RESERVED_HARD (0xffffL<<16)
1390
1391#define BNX2_MISC_ECO_CORE_CTL 0x000008d0
1392#define BNX2_MISC_ECO_CORE_CTL_RESERVED_SOFT (0xffffL<<0)
1393#define BNX2_MISC_ECO_CORE_CTL_RESERVED_HARD (0xffffL<<16)
1394
1395#define BNX2_MISC_PPIO 0x000008d4
1396#define BNX2_MISC_PPIO_VALUE (0xfL<<0)
1397#define BNX2_MISC_PPIO_SET (0xfL<<8)
1398#define BNX2_MISC_PPIO_CLR (0xfL<<16)
1399#define BNX2_MISC_PPIO_FLOAT (0xfL<<24)
1400
1401#define BNX2_MISC_PPIO_INT 0x000008d8
1402#define BNX2_MISC_PPIO_INT_INT_STATE (0xfL<<0)
1403#define BNX2_MISC_PPIO_INT_OLD_VALUE (0xfL<<8)
1404#define BNX2_MISC_PPIO_INT_OLD_SET (0xfL<<16)
1405#define BNX2_MISC_PPIO_INT_OLD_CLR (0xfL<<24)
1406
1407#define BNX2_MISC_RESET_NUMS 0x000008dc
1408#define BNX2_MISC_RESET_NUMS_NUM_HARD_RESETS (0x7L<<0)
1409#define BNX2_MISC_RESET_NUMS_NUM_PCIE_RESETS (0x7L<<4)
1410#define BNX2_MISC_RESET_NUMS_NUM_PERSTB_RESETS (0x7L<<8)
1411#define BNX2_MISC_RESET_NUMS_NUM_CMN_RESETS (0x7L<<12)
1412#define BNX2_MISC_RESET_NUMS_NUM_PORT_RESETS (0x7L<<16)
1413
1414#define BNX2_MISC_CS16_ERR 0x000008e0
1415#define BNX2_MISC_CS16_ERR_ENA_PCI (1L<<0)
1416#define BNX2_MISC_CS16_ERR_ENA_RDMA (1L<<1)
1417#define BNX2_MISC_CS16_ERR_ENA_TDMA (1L<<2)
1418#define BNX2_MISC_CS16_ERR_ENA_EMAC (1L<<3)
1419#define BNX2_MISC_CS16_ERR_ENA_CTX (1L<<4)
1420#define BNX2_MISC_CS16_ERR_ENA_TBDR (1L<<5)
1421#define BNX2_MISC_CS16_ERR_ENA_RBDC (1L<<6)
1422#define BNX2_MISC_CS16_ERR_ENA_COM (1L<<7)
1423#define BNX2_MISC_CS16_ERR_ENA_CP (1L<<8)
1424#define BNX2_MISC_CS16_ERR_STA_PCI (1L<<16)
1425#define BNX2_MISC_CS16_ERR_STA_RDMA (1L<<17)
1426#define BNX2_MISC_CS16_ERR_STA_TDMA (1L<<18)
1427#define BNX2_MISC_CS16_ERR_STA_EMAC (1L<<19)
1428#define BNX2_MISC_CS16_ERR_STA_CTX (1L<<20)
1429#define BNX2_MISC_CS16_ERR_STA_TBDR (1L<<21)
1430#define BNX2_MISC_CS16_ERR_STA_RBDC (1L<<22)
1431#define BNX2_MISC_CS16_ERR_STA_COM (1L<<23)
1432#define BNX2_MISC_CS16_ERR_STA_CP (1L<<24)
1433
1434#define BNX2_MISC_SPIO_EVENT 0x000008e4
1435#define BNX2_MISC_SPIO_EVENT_ENABLE (0xffL<<0)
1436
1437#define BNX2_MISC_PPIO_EVENT 0x000008e8
1438#define BNX2_MISC_PPIO_EVENT_ENABLE (0xfL<<0)
1439
1440#define BNX2_MISC_DUAL_MEDIA_CTRL 0x000008ec
1441#define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID (0xffL<<0)
1442#define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_X (0L<<0)
1443#define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C (3L<<0)
1444#define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S (12L<<0)
1445#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP (0x7L<<8)
1446#define BNX2_MISC_DUAL_MEDIA_CTRL_PORT_SWAP_PIN (1L<<11)
1447#define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES1_SIGDET (1L<<12)
1448#define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES0_SIGDET (1L<<13)
1449#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY1_SIGDET (1L<<14)
1450#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY0_SIGDET (1L<<15)
1451#define BNX2_MISC_DUAL_MEDIA_CTRL_LCPLL_RST (1L<<16)
1452#define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES1_RST (1L<<17)
1453#define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES0_RST (1L<<18)
1454#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY1_RST (1L<<19)
1455#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY0_RST (1L<<20)
1456#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL (0x7L<<21)
1457#define BNX2_MISC_DUAL_MEDIA_CTRL_PORT_SWAP (1L<<24)
1458#define BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE (1L<<25)
1459#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ (0xfL<<26)
1460#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER1_IDDQ (1L<<26)
1461#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER0_IDDQ (2L<<26)
1462#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY1_IDDQ (4L<<26)
1463#define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY0_IDDQ (8L<<26)
1464
1465#define BNX2_MISC_OTP_CMD1 0x000008f0
1466#define BNX2_MISC_OTP_CMD1_FMODE (0x7L<<0)
1467#define BNX2_MISC_OTP_CMD1_FMODE_IDLE (0L<<0)
1468#define BNX2_MISC_OTP_CMD1_FMODE_WRITE (1L<<0)
1469#define BNX2_MISC_OTP_CMD1_FMODE_INIT (2L<<0)
1470#define BNX2_MISC_OTP_CMD1_FMODE_SET (3L<<0)
1471#define BNX2_MISC_OTP_CMD1_FMODE_RST (4L<<0)
1472#define BNX2_MISC_OTP_CMD1_FMODE_VERIFY (5L<<0)
1473#define BNX2_MISC_OTP_CMD1_FMODE_RESERVED0 (6L<<0)
1474#define BNX2_MISC_OTP_CMD1_FMODE_RESERVED1 (7L<<0)
1475#define BNX2_MISC_OTP_CMD1_USEPINS (1L<<8)
1476#define BNX2_MISC_OTP_CMD1_PROGSEL (1L<<9)
1477#define BNX2_MISC_OTP_CMD1_PROGSTART (1L<<10)
1478#define BNX2_MISC_OTP_CMD1_PCOUNT (0x7L<<16)
1479#define BNX2_MISC_OTP_CMD1_PBYP (1L<<19)
1480#define BNX2_MISC_OTP_CMD1_VSEL (0xfL<<20)
1481#define BNX2_MISC_OTP_CMD1_TM (0x7L<<27)
1482#define BNX2_MISC_OTP_CMD1_SADBYP (1L<<30)
1483#define BNX2_MISC_OTP_CMD1_DEBUG (1L<<31)
1484
1485#define BNX2_MISC_OTP_CMD2 0x000008f4
1486#define BNX2_MISC_OTP_CMD2_OTP_ROM_ADDR (0x3ffL<<0)
1487#define BNX2_MISC_OTP_CMD2_DOSEL (0x7fL<<16)
1488#define BNX2_MISC_OTP_CMD2_DOSEL_0 (0L<<16)
1489#define BNX2_MISC_OTP_CMD2_DOSEL_1 (1L<<16)
1490#define BNX2_MISC_OTP_CMD2_DOSEL_127 (127L<<16)
1491
1492#define BNX2_MISC_OTP_STATUS 0x000008f8
1493#define BNX2_MISC_OTP_STATUS_DATA (0xffL<<0)
1494#define BNX2_MISC_OTP_STATUS_VALID (1L<<8)
1495#define BNX2_MISC_OTP_STATUS_BUSY (1L<<9)
1496#define BNX2_MISC_OTP_STATUS_BUSYSM (1L<<10)
1497#define BNX2_MISC_OTP_STATUS_DONE (1L<<11)
1498
1499#define BNX2_MISC_OTP_SHIFT1_CMD 0x000008fc
1500#define BNX2_MISC_OTP_SHIFT1_CMD_RESET_MODE_N (1L<<0)
1501#define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_DONE (1L<<1)
1502#define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_START (1L<<2)
1503#define BNX2_MISC_OTP_SHIFT1_CMD_LOAD_DATA (1L<<3)
1504#define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_SELECT (0x1fL<<8)
1505
1506#define BNX2_MISC_OTP_SHIFT1_DATA 0x00000900
1507#define BNX2_MISC_OTP_SHIFT2_CMD 0x00000904
1508#define BNX2_MISC_OTP_SHIFT2_CMD_RESET_MODE_N (1L<<0)
1509#define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_DONE (1L<<1)
1510#define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_START (1L<<2)
1511#define BNX2_MISC_OTP_SHIFT2_CMD_LOAD_DATA (1L<<3)
1512#define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_SELECT (0x1fL<<8)
1513
1514#define BNX2_MISC_OTP_SHIFT2_DATA 0x00000908
1515#define BNX2_MISC_BIST_CS0 0x0000090c
1516#define BNX2_MISC_BIST_CS0_MBIST_EN (1L<<0)
1517#define BNX2_MISC_BIST_CS0_BIST_SETUP (0x3L<<1)
1518#define BNX2_MISC_BIST_CS0_MBIST_ASYNC_RESET (1L<<3)
1519#define BNX2_MISC_BIST_CS0_MBIST_DONE (1L<<8)
1520#define BNX2_MISC_BIST_CS0_MBIST_GO (1L<<9)
1521#define BNX2_MISC_BIST_CS0_BIST_OVERRIDE (1L<<31)
1522
1523#define BNX2_MISC_BIST_MEMSTATUS0 0x00000910
1524#define BNX2_MISC_BIST_CS1 0x00000914
1525#define BNX2_MISC_BIST_CS1_MBIST_EN (1L<<0)
1526#define BNX2_MISC_BIST_CS1_BIST_SETUP (0x3L<<1)
1527#define BNX2_MISC_BIST_CS1_MBIST_ASYNC_RESET (1L<<3)
1528#define BNX2_MISC_BIST_CS1_MBIST_DONE (1L<<8)
1529#define BNX2_MISC_BIST_CS1_MBIST_GO (1L<<9)
1530
1531#define BNX2_MISC_BIST_MEMSTATUS1 0x00000918
1532#define BNX2_MISC_BIST_CS2 0x0000091c
1533#define BNX2_MISC_BIST_CS2_MBIST_EN (1L<<0)
1534#define BNX2_MISC_BIST_CS2_BIST_SETUP (0x3L<<1)
1535#define BNX2_MISC_BIST_CS2_MBIST_ASYNC_RESET (1L<<3)
1536#define BNX2_MISC_BIST_CS2_MBIST_DONE (1L<<8)
1537#define BNX2_MISC_BIST_CS2_MBIST_GO (1L<<9)
1538
1539#define BNX2_MISC_BIST_MEMSTATUS2 0x00000920
1540#define BNX2_MISC_BIST_CS3 0x00000924
1541#define BNX2_MISC_BIST_CS3_MBIST_EN (1L<<0)
1542#define BNX2_MISC_BIST_CS3_BIST_SETUP (0x3L<<1)
1543#define BNX2_MISC_BIST_CS3_MBIST_ASYNC_RESET (1L<<3)
1544#define BNX2_MISC_BIST_CS3_MBIST_DONE (1L<<8)
1545#define BNX2_MISC_BIST_CS3_MBIST_GO (1L<<9)
1546
1547#define BNX2_MISC_BIST_MEMSTATUS3 0x00000928
1548#define BNX2_MISC_BIST_CS4 0x0000092c
1549#define BNX2_MISC_BIST_CS4_MBIST_EN (1L<<0)
1550#define BNX2_MISC_BIST_CS4_BIST_SETUP (0x3L<<1)
1551#define BNX2_MISC_BIST_CS4_MBIST_ASYNC_RESET (1L<<3)
1552#define BNX2_MISC_BIST_CS4_MBIST_DONE (1L<<8)
1553#define BNX2_MISC_BIST_CS4_MBIST_GO (1L<<9)
1554
1555#define BNX2_MISC_BIST_MEMSTATUS4 0x00000930
1556#define BNX2_MISC_BIST_CS5 0x00000934
1557#define BNX2_MISC_BIST_CS5_MBIST_EN (1L<<0)
1558#define BNX2_MISC_BIST_CS5_BIST_SETUP (0x3L<<1)
1559#define BNX2_MISC_BIST_CS5_MBIST_ASYNC_RESET (1L<<3)
1560#define BNX2_MISC_BIST_CS5_MBIST_DONE (1L<<8)
1561#define BNX2_MISC_BIST_CS5_MBIST_GO (1L<<9)
1562
1563#define BNX2_MISC_BIST_MEMSTATUS5 0x00000938
1564#define BNX2_MISC_MEM_TM0 0x0000093c
1565#define BNX2_MISC_MEM_TM0_PCIE_REPLAY_TM (0xfL<<0)
1566#define BNX2_MISC_MEM_TM0_MCP_SCPAD (0xfL<<8)
1567#define BNX2_MISC_MEM_TM0_UMP_TM (0xffL<<16)
1568#define BNX2_MISC_MEM_TM0_HB_MEM_TM (0xfL<<24)
1569
1570#define BNX2_MISC_USPLL_CTRL 0x00000940
1571#define BNX2_MISC_USPLL_CTRL_PH_DET_DIS (1L<<0)
1572#define BNX2_MISC_USPLL_CTRL_FREQ_DET_DIS (1L<<1)
1573#define BNX2_MISC_USPLL_CTRL_LCPX (0x3fL<<2)
1574#define BNX2_MISC_USPLL_CTRL_RX (0x3L<<8)
1575#define BNX2_MISC_USPLL_CTRL_VC_EN (1L<<10)
1576#define BNX2_MISC_USPLL_CTRL_VCO_MG (0x3L<<11)
1577#define BNX2_MISC_USPLL_CTRL_KVCO_XF (0x7L<<13)
1578#define BNX2_MISC_USPLL_CTRL_KVCO_XS (0x7L<<16)
1579#define BNX2_MISC_USPLL_CTRL_TESTD_EN (1L<<19)
1580#define BNX2_MISC_USPLL_CTRL_TESTD_SEL (0x7L<<20)
1581#define BNX2_MISC_USPLL_CTRL_TESTA_EN (1L<<23)
1582#define BNX2_MISC_USPLL_CTRL_TESTA_SEL (0x3L<<24)
1583#define BNX2_MISC_USPLL_CTRL_ATTEN_FREF (1L<<26)
1584#define BNX2_MISC_USPLL_CTRL_DIGITAL_RST (1L<<27)
1585#define BNX2_MISC_USPLL_CTRL_ANALOG_RST (1L<<28)
1586#define BNX2_MISC_USPLL_CTRL_LOCK (1L<<29)
1587
1588#define BNX2_MISC_PERR_STATUS0 0x00000944
1589#define BNX2_MISC_PERR_STATUS0_COM_DMAE_PERR (1L<<0)
1590#define BNX2_MISC_PERR_STATUS0_CP_DMAE_PERR (1L<<1)
1591#define BNX2_MISC_PERR_STATUS0_RPM_ACPIBEMEM_PERR (1L<<2)
1592#define BNX2_MISC_PERR_STATUS0_CTX_USAGE_CNT_PERR (1L<<3)
1593#define BNX2_MISC_PERR_STATUS0_CTX_PGTBL_PERR (1L<<4)
1594#define BNX2_MISC_PERR_STATUS0_CTX_CACHE_PERR (1L<<5)
1595#define BNX2_MISC_PERR_STATUS0_CTX_MIRROR_PERR (1L<<6)
1596#define BNX2_MISC_PERR_STATUS0_COM_CTXC_PERR (1L<<7)
1597#define BNX2_MISC_PERR_STATUS0_COM_SCPAD_PERR (1L<<8)
1598#define BNX2_MISC_PERR_STATUS0_CP_CTXC_PERR (1L<<9)
1599#define BNX2_MISC_PERR_STATUS0_CP_SCPAD_PERR (1L<<10)
1600#define BNX2_MISC_PERR_STATUS0_RXP_RBUFC_PERR (1L<<11)
1601#define BNX2_MISC_PERR_STATUS0_RXP_CTXC_PERR (1L<<12)
1602#define BNX2_MISC_PERR_STATUS0_RXP_SCPAD_PERR (1L<<13)
1603#define BNX2_MISC_PERR_STATUS0_TPAT_SCPAD_PERR (1L<<14)
1604#define BNX2_MISC_PERR_STATUS0_TXP_CTXC_PERR (1L<<15)
1605#define BNX2_MISC_PERR_STATUS0_TXP_SCPAD_PERR (1L<<16)
1606#define BNX2_MISC_PERR_STATUS0_CS_TMEM_PERR (1L<<17)
1607#define BNX2_MISC_PERR_STATUS0_MQ_CTX_PERR (1L<<18)
1608#define BNX2_MISC_PERR_STATUS0_RPM_DFIFOMEM_PERR (1L<<19)
1609#define BNX2_MISC_PERR_STATUS0_RPC_DFIFOMEM_PERR (1L<<20)
1610#define BNX2_MISC_PERR_STATUS0_RBUF_PTRMEM_PERR (1L<<21)
1611#define BNX2_MISC_PERR_STATUS0_RBUF_DATAMEM_PERR (1L<<22)
1612#define BNX2_MISC_PERR_STATUS0_RV2P_P2IRAM_PERR (1L<<23)
1613#define BNX2_MISC_PERR_STATUS0_RV2P_P1IRAM_PERR (1L<<24)
1614#define BNX2_MISC_PERR_STATUS0_RV2P_CB1REGS_PERR (1L<<25)
1615#define BNX2_MISC_PERR_STATUS0_RV2P_CB0REGS_PERR (1L<<26)
1616#define BNX2_MISC_PERR_STATUS0_TPBUF_PERR (1L<<27)
1617#define BNX2_MISC_PERR_STATUS0_THBUF_PERR (1L<<28)
1618#define BNX2_MISC_PERR_STATUS0_TDMA_PERR (1L<<29)
1619#define BNX2_MISC_PERR_STATUS0_TBDC_PERR (1L<<30)
1620#define BNX2_MISC_PERR_STATUS0_TSCH_LR_PERR (1L<<31)
1621
1622#define BNX2_MISC_PERR_STATUS1 0x00000948
1623#define BNX2_MISC_PERR_STATUS1_RBDC_PERR (1L<<0)
1624#define BNX2_MISC_PERR_STATUS1_RDMA_DFIFO_PERR (1L<<2)
1625#define BNX2_MISC_PERR_STATUS1_HC_STATS_PERR (1L<<3)
1626#define BNX2_MISC_PERR_STATUS1_HC_MSIX_PERR (1L<<4)
1627#define BNX2_MISC_PERR_STATUS1_HC_PRODUCSTB_PERR (1L<<5)
1628#define BNX2_MISC_PERR_STATUS1_HC_CONSUMSTB_PERR (1L<<6)
1629#define BNX2_MISC_PERR_STATUS1_TPATQ_PERR (1L<<7)
1630#define BNX2_MISC_PERR_STATUS1_MCPQ_PERR (1L<<8)
1631#define BNX2_MISC_PERR_STATUS1_TDMAQ_PERR (1L<<9)
1632#define BNX2_MISC_PERR_STATUS1_TXPQ_PERR (1L<<10)
1633#define BNX2_MISC_PERR_STATUS1_COMTQ_PERR (1L<<11)
1634#define BNX2_MISC_PERR_STATUS1_COMQ_PERR (1L<<12)
1635#define BNX2_MISC_PERR_STATUS1_RLUPQ_PERR (1L<<13)
1636#define BNX2_MISC_PERR_STATUS1_RXPQ_PERR (1L<<14)
1637#define BNX2_MISC_PERR_STATUS1_RV2PPQ_PERR (1L<<15)
1638#define BNX2_MISC_PERR_STATUS1_RDMAQ_PERR (1L<<16)
1639#define BNX2_MISC_PERR_STATUS1_TASQ_PERR (1L<<17)
1640#define BNX2_MISC_PERR_STATUS1_TBDRQ_PERR (1L<<18)
1641#define BNX2_MISC_PERR_STATUS1_TSCHQ_PERR (1L<<19)
1642#define BNX2_MISC_PERR_STATUS1_COMXQ_PERR (1L<<20)
1643#define BNX2_MISC_PERR_STATUS1_RXPCQ_PERR (1L<<21)
1644#define BNX2_MISC_PERR_STATUS1_RV2PTQ_PERR (1L<<22)
1645#define BNX2_MISC_PERR_STATUS1_RV2PMQ_PERR (1L<<23)
1646#define BNX2_MISC_PERR_STATUS1_CPQ_PERR (1L<<24)
1647#define BNX2_MISC_PERR_STATUS1_CSQ_PERR (1L<<25)
1648#define BNX2_MISC_PERR_STATUS1_RLUP_CID_PERR (1L<<26)
1649#define BNX2_MISC_PERR_STATUS1_RV2PCS_TMEM_PERR (1L<<27)
1650#define BNX2_MISC_PERR_STATUS1_RV2PCSQ_PERR (1L<<28)
1651#define BNX2_MISC_PERR_STATUS1_MQ_IDX_PERR (1L<<29)
1652
1653#define BNX2_MISC_PERR_STATUS2 0x0000094c
1654#define BNX2_MISC_PERR_STATUS2_TGT_FIFO_PERR (1L<<0)
1655#define BNX2_MISC_PERR_STATUS2_UMP_TX_PERR (1L<<1)
1656#define BNX2_MISC_PERR_STATUS2_UMP_RX_PERR (1L<<2)
1657#define BNX2_MISC_PERR_STATUS2_MCP_ROM_PERR (1L<<3)
1658#define BNX2_MISC_PERR_STATUS2_MCP_SCPAD_PERR (1L<<4)
1659#define BNX2_MISC_PERR_STATUS2_HB_MEM_PERR (1L<<5)
1660#define BNX2_MISC_PERR_STATUS2_PCIE_REPLAY_PERR (1L<<6)
1661
1662#define BNX2_MISC_LCPLL_CTRL0 0x00000950
1663#define BNX2_MISC_LCPLL_CTRL0_OAC (0x7L<<0)
1664#define BNX2_MISC_LCPLL_CTRL0_OAC_NEGTWENTY (0L<<0)
1665#define BNX2_MISC_LCPLL_CTRL0_OAC_ZERO (1L<<0)
1666#define BNX2_MISC_LCPLL_CTRL0_OAC_TWENTY (3L<<0)
1667#define BNX2_MISC_LCPLL_CTRL0_OAC_FORTY (7L<<0)
1668#define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL (0x7L<<3)
1669#define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_360 (0L<<3)
1670#define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_480 (1L<<3)
1671#define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_600 (3L<<3)
1672#define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_720 (7L<<3)
1673#define BNX2_MISC_LCPLL_CTRL0_BIAS_CTRL (0x3L<<6)
1674#define BNX2_MISC_LCPLL_CTRL0_PLL_OBSERVE (0x7L<<8)
1675#define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL (0x3L<<11)
1676#define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_0 (0L<<11)
1677#define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_1 (1L<<11)
1678#define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_2 (2L<<11)
1679#define BNX2_MISC_LCPLL_CTRL0_PLLSEQSTART (1L<<13)
1680#define BNX2_MISC_LCPLL_CTRL0_RESERVED (1L<<14)
1681#define BNX2_MISC_LCPLL_CTRL0_CAPRETRY_EN (1L<<15)
1682#define BNX2_MISC_LCPLL_CTRL0_FREQMONITOR_EN (1L<<16)
1683#define BNX2_MISC_LCPLL_CTRL0_FREQDETRESTART_EN (1L<<17)
1684#define BNX2_MISC_LCPLL_CTRL0_FREQDETRETRY_EN (1L<<18)
1685#define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFDONE_EN (1L<<19)
1686#define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFDONE (1L<<20)
1687#define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFPASS (1L<<21)
1688#define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPDONE_EN (1L<<22)
1689#define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPDONE (1L<<23)
1690#define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPPASS_EN (1L<<24)
1691#define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPPASS (1L<<25)
1692#define BNX2_MISC_LCPLL_CTRL0_CAPRESTART (1L<<26)
1693#define BNX2_MISC_LCPLL_CTRL0_CAPSELECTM_EN (1L<<27)
1694
1695#define BNX2_MISC_LCPLL_CTRL1 0x00000954
1696#define BNX2_MISC_LCPLL_CTRL1_CAPSELECTM (0x1fL<<0)
1697#define BNX2_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN_EN (1L<<5)
1698#define BNX2_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN (1L<<6)
1699#define BNX2_MISC_LCPLL_CTRL1_SLOWDN_XOR (1L<<7)
1700
1701#define BNX2_MISC_LCPLL_STATUS 0x00000958
1702#define BNX2_MISC_LCPLL_STATUS_FREQDONE_SM (1L<<0)
1703#define BNX2_MISC_LCPLL_STATUS_FREQPASS_SM (1L<<1)
1704#define BNX2_MISC_LCPLL_STATUS_PLLSEQDONE (1L<<2)
1705#define BNX2_MISC_LCPLL_STATUS_PLLSEQPASS (1L<<3)
1706#define BNX2_MISC_LCPLL_STATUS_PLLSTATE (0x7L<<4)
1707#define BNX2_MISC_LCPLL_STATUS_CAPSTATE (0x7L<<7)
1708#define BNX2_MISC_LCPLL_STATUS_CAPSELECT (0x1fL<<10)
1709#define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR (1L<<15)
1710#define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_0 (0L<<15)
1711#define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_1 (1L<<15)
1712
1713#define BNX2_MISC_OSCFUNDS_CTRL 0x0000095c
1714#define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON (1L<<5)
1715#define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON_OFF (0L<<5)
1716#define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON_ON (1L<<5)
1717#define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM (0x3L<<6)
1718#define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_0 (0L<<6)
1719#define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_1 (1L<<6)
1720#define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_2 (2L<<6)
1721#define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_3 (3L<<6)
1722#define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ (0x3L<<8)
1723#define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_0 (0L<<8)
1724#define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_1 (1L<<8)
1725#define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_2 (2L<<8)
1726#define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_3 (3L<<8)
1727#define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ (0x3L<<10)
1728#define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_0 (0L<<10)
1729#define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_1 (1L<<10)
1730#define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_2 (2L<<10)
1731#define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_3 (3L<<10)
Michael Chanb6016b72005-05-26 13:03:09 -07001732
1733
1734/*
1735 * nvm_reg definition
1736 * offset: 0x6400
1737 */
1738#define BNX2_NVM_COMMAND 0x00006400
1739#define BNX2_NVM_COMMAND_RST (1L<<0)
1740#define BNX2_NVM_COMMAND_DONE (1L<<3)
1741#define BNX2_NVM_COMMAND_DOIT (1L<<4)
1742#define BNX2_NVM_COMMAND_WR (1L<<5)
1743#define BNX2_NVM_COMMAND_ERASE (1L<<6)
1744#define BNX2_NVM_COMMAND_FIRST (1L<<7)
1745#define BNX2_NVM_COMMAND_LAST (1L<<8)
1746#define BNX2_NVM_COMMAND_WREN (1L<<16)
1747#define BNX2_NVM_COMMAND_WRDI (1L<<17)
1748#define BNX2_NVM_COMMAND_EWSR (1L<<18)
1749#define BNX2_NVM_COMMAND_WRSR (1L<<19)
Michael Chan19cdeb72006-11-19 14:09:48 -08001750#define BNX2_NVM_COMMAND_RD_ID (1L<<20)
1751#define BNX2_NVM_COMMAND_RD_STATUS (1L<<21)
1752#define BNX2_NVM_COMMAND_MODE_256 (1L<<22)
Michael Chanb6016b72005-05-26 13:03:09 -07001753
1754#define BNX2_NVM_STATUS 0x00006404
1755#define BNX2_NVM_STATUS_PI_FSM_STATE (0xfL<<0)
1756#define BNX2_NVM_STATUS_EE_FSM_STATE (0xfL<<4)
1757#define BNX2_NVM_STATUS_EQ_FSM_STATE (0xfL<<8)
Michael Chan19cdeb72006-11-19 14:09:48 -08001758#define BNX2_NVM_STATUS_SPI_FSM_STATE_XI (0x1fL<<0)
1759#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_IDLE_XI (0L<<0)
1760#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD0_XI (1L<<0)
1761#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD1_XI (2L<<0)
1762#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD_FINISH0_XI (3L<<0)
1763#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD_FINISH1_XI (4L<<0)
1764#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_ADDR0_XI (5L<<0)
1765#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA0_XI (6L<<0)
1766#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA1_XI (7L<<0)
1767#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA2_XI (8L<<0)
1768#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA0_XI (9L<<0)
1769#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA1_XI (10L<<0)
1770#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA2_XI (11L<<0)
1771#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID0_XI (12L<<0)
1772#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID1_XI (13L<<0)
1773#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID2_XI (14L<<0)
1774#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID3_XI (15L<<0)
1775#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID4_XI (16L<<0)
1776#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CHECK_BUSY0_XI (17L<<0)
1777#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_ST_WREN_XI (18L<<0)
1778#define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WAIT_XI (19L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07001779
1780#define BNX2_NVM_WRITE 0x00006408
1781#define BNX2_NVM_WRITE_NVM_WRITE_VALUE (0xffffffffL<<0)
1782#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_BIT_BANG (0L<<0)
1783#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_EECLK (1L<<0)
1784#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_EEDATA (2L<<0)
1785#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SCLK (4L<<0)
1786#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_CS_B (8L<<0)
1787#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SO (16L<<0)
1788#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SI (32L<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -08001789#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SI_XI (1L<<0)
1790#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SO_XI (2L<<0)
1791#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_CS_B_XI (4L<<0)
1792#define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SCLK_XI (8L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07001793
1794#define BNX2_NVM_ADDR 0x0000640c
1795#define BNX2_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
1796#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_BIT_BANG (0L<<0)
1797#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_EECLK (1L<<0)
1798#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_EEDATA (2L<<0)
1799#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SCLK (4L<<0)
1800#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_CS_B (8L<<0)
1801#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SO (16L<<0)
1802#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SI (32L<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -08001803#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SI_XI (1L<<0)
1804#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SO_XI (2L<<0)
1805#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_CS_B_XI (4L<<0)
1806#define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SCLK_XI (8L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07001807
1808#define BNX2_NVM_READ 0x00006410
1809#define BNX2_NVM_READ_NVM_READ_VALUE (0xffffffffL<<0)
1810#define BNX2_NVM_READ_NVM_READ_VALUE_BIT_BANG (0L<<0)
1811#define BNX2_NVM_READ_NVM_READ_VALUE_EECLK (1L<<0)
1812#define BNX2_NVM_READ_NVM_READ_VALUE_EEDATA (2L<<0)
1813#define BNX2_NVM_READ_NVM_READ_VALUE_SCLK (4L<<0)
1814#define BNX2_NVM_READ_NVM_READ_VALUE_CS_B (8L<<0)
1815#define BNX2_NVM_READ_NVM_READ_VALUE_SO (16L<<0)
1816#define BNX2_NVM_READ_NVM_READ_VALUE_SI (32L<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -08001817#define BNX2_NVM_READ_NVM_READ_VALUE_SI_XI (1L<<0)
1818#define BNX2_NVM_READ_NVM_READ_VALUE_SO_XI (2L<<0)
1819#define BNX2_NVM_READ_NVM_READ_VALUE_CS_B_XI (4L<<0)
1820#define BNX2_NVM_READ_NVM_READ_VALUE_SCLK_XI (8L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07001821
1822#define BNX2_NVM_CFG1 0x00006414
1823#define BNX2_NVM_CFG1_FLASH_MODE (1L<<0)
1824#define BNX2_NVM_CFG1_BUFFER_MODE (1L<<1)
1825#define BNX2_NVM_CFG1_PASS_MODE (1L<<2)
1826#define BNX2_NVM_CFG1_BITBANG_MODE (1L<<3)
1827#define BNX2_NVM_CFG1_STATUS_BIT (0x7L<<4)
1828#define BNX2_NVM_CFG1_STATUS_BIT_FLASH_RDY (0L<<4)
1829#define BNX2_NVM_CFG1_STATUS_BIT_BUFFER_RDY (7L<<4)
1830#define BNX2_NVM_CFG1_SPI_CLK_DIV (0xfL<<7)
1831#define BNX2_NVM_CFG1_SEE_CLK_DIV (0x7ffL<<11)
Michael Chan19cdeb72006-11-19 14:09:48 -08001832#define BNX2_NVM_CFG1_STRAP_CONTROL_0 (1L<<23)
Michael Chanb6016b72005-05-26 13:03:09 -07001833#define BNX2_NVM_CFG1_PROTECT_MODE (1L<<24)
1834#define BNX2_NVM_CFG1_FLASH_SIZE (1L<<25)
Michael Chan19cdeb72006-11-19 14:09:48 -08001835#define BNX2_NVM_CFG1_FW_USTRAP_1 (1L<<26)
1836#define BNX2_NVM_CFG1_FW_USTRAP_0 (1L<<27)
1837#define BNX2_NVM_CFG1_FW_USTRAP_2 (1L<<28)
1838#define BNX2_NVM_CFG1_FW_USTRAP_3 (1L<<29)
1839#define BNX2_NVM_CFG1_FW_FLASH_TYPE_EN (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07001840#define BNX2_NVM_CFG1_COMPAT_BYPASSS (1L<<31)
1841
1842#define BNX2_NVM_CFG2 0x00006418
1843#define BNX2_NVM_CFG2_ERASE_CMD (0xffL<<0)
1844#define BNX2_NVM_CFG2_DUMMY (0xffL<<8)
1845#define BNX2_NVM_CFG2_STATUS_CMD (0xffL<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -08001846#define BNX2_NVM_CFG2_READ_ID (0xffL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -07001847
1848#define BNX2_NVM_CFG3 0x0000641c
1849#define BNX2_NVM_CFG3_BUFFER_RD_CMD (0xffL<<0)
1850#define BNX2_NVM_CFG3_WRITE_CMD (0xffL<<8)
1851#define BNX2_NVM_CFG3_BUFFER_WRITE_CMD (0xffL<<16)
1852#define BNX2_NVM_CFG3_READ_CMD (0xffL<<24)
1853
1854#define BNX2_NVM_SW_ARB 0x00006420
1855#define BNX2_NVM_SW_ARB_ARB_REQ_SET0 (1L<<0)
1856#define BNX2_NVM_SW_ARB_ARB_REQ_SET1 (1L<<1)
1857#define BNX2_NVM_SW_ARB_ARB_REQ_SET2 (1L<<2)
1858#define BNX2_NVM_SW_ARB_ARB_REQ_SET3 (1L<<3)
1859#define BNX2_NVM_SW_ARB_ARB_REQ_CLR0 (1L<<4)
1860#define BNX2_NVM_SW_ARB_ARB_REQ_CLR1 (1L<<5)
1861#define BNX2_NVM_SW_ARB_ARB_REQ_CLR2 (1L<<6)
1862#define BNX2_NVM_SW_ARB_ARB_REQ_CLR3 (1L<<7)
1863#define BNX2_NVM_SW_ARB_ARB_ARB0 (1L<<8)
1864#define BNX2_NVM_SW_ARB_ARB_ARB1 (1L<<9)
1865#define BNX2_NVM_SW_ARB_ARB_ARB2 (1L<<10)
1866#define BNX2_NVM_SW_ARB_ARB_ARB3 (1L<<11)
1867#define BNX2_NVM_SW_ARB_REQ0 (1L<<12)
1868#define BNX2_NVM_SW_ARB_REQ1 (1L<<13)
1869#define BNX2_NVM_SW_ARB_REQ2 (1L<<14)
1870#define BNX2_NVM_SW_ARB_REQ3 (1L<<15)
1871
1872#define BNX2_NVM_ACCESS_ENABLE 0x00006424
1873#define BNX2_NVM_ACCESS_ENABLE_EN (1L<<0)
1874#define BNX2_NVM_ACCESS_ENABLE_WR_EN (1L<<1)
1875
1876#define BNX2_NVM_WRITE1 0x00006428
1877#define BNX2_NVM_WRITE1_WREN_CMD (0xffL<<0)
1878#define BNX2_NVM_WRITE1_WRDI_CMD (0xffL<<8)
1879#define BNX2_NVM_WRITE1_SR_DATA (0xffL<<16)
1880
Michael Chan19cdeb72006-11-19 14:09:48 -08001881#define BNX2_NVM_CFG4 0x0000642c
1882#define BNX2_NVM_CFG4_FLASH_SIZE (0x7L<<0)
1883#define BNX2_NVM_CFG4_FLASH_SIZE_1MBIT (0L<<0)
1884#define BNX2_NVM_CFG4_FLASH_SIZE_2MBIT (1L<<0)
1885#define BNX2_NVM_CFG4_FLASH_SIZE_4MBIT (2L<<0)
1886#define BNX2_NVM_CFG4_FLASH_SIZE_8MBIT (3L<<0)
1887#define BNX2_NVM_CFG4_FLASH_SIZE_16MBIT (4L<<0)
1888#define BNX2_NVM_CFG4_FLASH_SIZE_32MBIT (5L<<0)
1889#define BNX2_NVM_CFG4_FLASH_SIZE_64MBIT (6L<<0)
1890#define BNX2_NVM_CFG4_FLASH_SIZE_128MBIT (7L<<0)
1891#define BNX2_NVM_CFG4_FLASH_VENDOR (1L<<3)
1892#define BNX2_NVM_CFG4_FLASH_VENDOR_ST (0L<<3)
1893#define BNX2_NVM_CFG4_FLASH_VENDOR_ATMEL (1L<<3)
1894#define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC (0x3L<<4)
1895#define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT8 (0L<<4)
1896#define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT9 (1L<<4)
1897#define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT10 (2L<<4)
1898#define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT11 (3L<<4)
1899#define BNX2_NVM_CFG4_STATUS_BIT_POLARITY (1L<<6)
1900#define BNX2_NVM_CFG4_RESERVED (0x1ffffffL<<7)
1901
1902#define BNX2_NVM_RECONFIG 0x00006430
1903#define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE (0xfL<<0)
1904#define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE_ST (0L<<0)
1905#define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE_ATMEL (1L<<0)
1906#define BNX2_NVM_RECONFIG_RECONFIG_STRAP_VALUE (0xfL<<4)
1907#define BNX2_NVM_RECONFIG_RESERVED (0x7fffffL<<8)
1908#define BNX2_NVM_RECONFIG_RECONFIG_DONE (1L<<31)
1909
Michael Chanb6016b72005-05-26 13:03:09 -07001910
1911
1912/*
1913 * dma_reg definition
1914 * offset: 0xc00
1915 */
1916#define BNX2_DMA_COMMAND 0x00000c00
1917#define BNX2_DMA_COMMAND_ENABLE (1L<<0)
1918
1919#define BNX2_DMA_STATUS 0x00000c04
1920#define BNX2_DMA_STATUS_PAR_ERROR_STATE (1L<<0)
1921#define BNX2_DMA_STATUS_READ_TRANSFERS_STAT (1L<<16)
1922#define BNX2_DMA_STATUS_READ_DELAY_PCI_CLKS_STAT (1L<<17)
1923#define BNX2_DMA_STATUS_BIG_READ_TRANSFERS_STAT (1L<<18)
1924#define BNX2_DMA_STATUS_BIG_READ_DELAY_PCI_CLKS_STAT (1L<<19)
1925#define BNX2_DMA_STATUS_BIG_READ_RETRY_AFTER_DATA_STAT (1L<<20)
1926#define BNX2_DMA_STATUS_WRITE_TRANSFERS_STAT (1L<<21)
1927#define BNX2_DMA_STATUS_WRITE_DELAY_PCI_CLKS_STAT (1L<<22)
1928#define BNX2_DMA_STATUS_BIG_WRITE_TRANSFERS_STAT (1L<<23)
1929#define BNX2_DMA_STATUS_BIG_WRITE_DELAY_PCI_CLKS_STAT (1L<<24)
1930#define BNX2_DMA_STATUS_BIG_WRITE_RETRY_AFTER_DATA_STAT (1L<<25)
Michael Chan19cdeb72006-11-19 14:09:48 -08001931#define BNX2_DMA_STATUS_GLOBAL_ERR_XI (1L<<0)
1932#define BNX2_DMA_STATUS_BME_XI (1L<<4)
Michael Chanb6016b72005-05-26 13:03:09 -07001933
1934#define BNX2_DMA_CONFIG 0x00000c08
1935#define BNX2_DMA_CONFIG_DATA_BYTE_SWAP (1L<<0)
1936#define BNX2_DMA_CONFIG_DATA_WORD_SWAP (1L<<1)
1937#define BNX2_DMA_CONFIG_CNTL_BYTE_SWAP (1L<<4)
1938#define BNX2_DMA_CONFIG_CNTL_WORD_SWAP (1L<<5)
1939#define BNX2_DMA_CONFIG_ONE_DMA (1L<<6)
1940#define BNX2_DMA_CONFIG_CNTL_TWO_DMA (1L<<7)
1941#define BNX2_DMA_CONFIG_CNTL_FPGA_MODE (1L<<8)
1942#define BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA (1L<<10)
1943#define BNX2_DMA_CONFIG_CNTL_PCI_COMP_DLY (1L<<11)
1944#define BNX2_DMA_CONFIG_NO_RCHANS_IN_USE (0xfL<<12)
1945#define BNX2_DMA_CONFIG_NO_WCHANS_IN_USE (0xfL<<16)
1946#define BNX2_DMA_CONFIG_PCI_CLK_CMP_BITS (0x7L<<20)
1947#define BNX2_DMA_CONFIG_PCI_FAST_CLK_CMP (1L<<23)
1948#define BNX2_DMA_CONFIG_BIG_SIZE (0xfL<<24)
1949#define BNX2_DMA_CONFIG_BIG_SIZE_NONE (0x0L<<24)
1950#define BNX2_DMA_CONFIG_BIG_SIZE_64 (0x1L<<24)
1951#define BNX2_DMA_CONFIG_BIG_SIZE_128 (0x2L<<24)
1952#define BNX2_DMA_CONFIG_BIG_SIZE_256 (0x4L<<24)
1953#define BNX2_DMA_CONFIG_BIG_SIZE_512 (0x8L<<24)
Michael Chan19cdeb72006-11-19 14:09:48 -08001954#define BNX2_DMA_CONFIG_DAT_WBSWAP_MODE_XI (0x3L<<0)
1955#define BNX2_DMA_CONFIG_CTL_WBSWAP_MODE_XI (0x3L<<4)
1956#define BNX2_DMA_CONFIG_MAX_PL_XI (0x7L<<12)
1957#define BNX2_DMA_CONFIG_MAX_PL_128B_XI (0L<<12)
1958#define BNX2_DMA_CONFIG_MAX_PL_256B_XI (1L<<12)
1959#define BNX2_DMA_CONFIG_MAX_PL_512B_XI (2L<<12)
1960#define BNX2_DMA_CONFIG_MAX_PL_EN_XI (1L<<15)
1961#define BNX2_DMA_CONFIG_MAX_RRS_XI (0x7L<<16)
1962#define BNX2_DMA_CONFIG_MAX_RRS_128B_XI (0L<<16)
1963#define BNX2_DMA_CONFIG_MAX_RRS_256B_XI (1L<<16)
1964#define BNX2_DMA_CONFIG_MAX_RRS_512B_XI (2L<<16)
1965#define BNX2_DMA_CONFIG_MAX_RRS_1024B_XI (3L<<16)
1966#define BNX2_DMA_CONFIG_MAX_RRS_2048B_XI (4L<<16)
1967#define BNX2_DMA_CONFIG_MAX_RRS_4096B_XI (5L<<16)
1968#define BNX2_DMA_CONFIG_MAX_RRS_EN_XI (1L<<19)
1969#define BNX2_DMA_CONFIG_NO_64SWAP_EN_XI (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07001970
1971#define BNX2_DMA_BLACKOUT 0x00000c0c
1972#define BNX2_DMA_BLACKOUT_RD_RETRY_BLACKOUT (0xffL<<0)
1973#define BNX2_DMA_BLACKOUT_2ND_RD_RETRY_BLACKOUT (0xffL<<8)
1974#define BNX2_DMA_BLACKOUT_WR_RETRY_BLACKOUT (0xffL<<16)
1975
Michael Chan19cdeb72006-11-19 14:09:48 -08001976#define BNX2_DMA_READ_MASTER_SETTING_0 0x00000c10
1977#define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_NO_SNOOP (1L<<0)
1978#define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_RELAX_ORDER (1L<<1)
1979#define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_PRIORITY (1L<<2)
1980#define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_TRAFFIC_CLASS (0x7L<<4)
1981#define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_PARAM_EN (1L<<7)
1982#define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_NO_SNOOP (1L<<8)
1983#define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_RELAX_ORDER (1L<<9)
1984#define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_PRIORITY (1L<<10)
1985#define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_TRAFFIC_CLASS (0x7L<<12)
1986#define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_PARAM_EN (1L<<15)
1987#define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_NO_SNOOP (1L<<16)
1988#define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_RELAX_ORDER (1L<<17)
1989#define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_PRIORITY (1L<<18)
1990#define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_TRAFFIC_CLASS (0x7L<<20)
1991#define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_PARAM_EN (1L<<23)
1992#define BNX2_DMA_READ_MASTER_SETTING_0_CTX_NO_SNOOP (1L<<24)
1993#define BNX2_DMA_READ_MASTER_SETTING_0_CTX_RELAX_ORDER (1L<<25)
1994#define BNX2_DMA_READ_MASTER_SETTING_0_CTX_PRIORITY (1L<<26)
1995#define BNX2_DMA_READ_MASTER_SETTING_0_CTX_TRAFFIC_CLASS (0x7L<<28)
1996#define BNX2_DMA_READ_MASTER_SETTING_0_CTX_PARAM_EN (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07001997
Michael Chan19cdeb72006-11-19 14:09:48 -08001998#define BNX2_DMA_READ_MASTER_SETTING_1 0x00000c14
1999#define BNX2_DMA_READ_MASTER_SETTING_1_COM_NO_SNOOP (1L<<0)
2000#define BNX2_DMA_READ_MASTER_SETTING_1_COM_RELAX_ORDER (1L<<1)
2001#define BNX2_DMA_READ_MASTER_SETTING_1_COM_PRIORITY (1L<<2)
2002#define BNX2_DMA_READ_MASTER_SETTING_1_COM_TRAFFIC_CLASS (0x7L<<4)
2003#define BNX2_DMA_READ_MASTER_SETTING_1_COM_PARAM_EN (1L<<7)
2004#define BNX2_DMA_READ_MASTER_SETTING_1_CP_NO_SNOOP (1L<<8)
2005#define BNX2_DMA_READ_MASTER_SETTING_1_CP_RELAX_ORDER (1L<<9)
2006#define BNX2_DMA_READ_MASTER_SETTING_1_CP_PRIORITY (1L<<10)
2007#define BNX2_DMA_READ_MASTER_SETTING_1_CP_TRAFFIC_CLASS (0x7L<<12)
2008#define BNX2_DMA_READ_MASTER_SETTING_1_CP_PARAM_EN (1L<<15)
Michael Chanb6016b72005-05-26 13:03:09 -07002009
Michael Chan19cdeb72006-11-19 14:09:48 -08002010#define BNX2_DMA_WRITE_MASTER_SETTING_0 0x00000c18
2011#define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_NO_SNOOP (1L<<0)
2012#define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_RELAX_ORDER (1L<<1)
2013#define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_PRIORITY (1L<<2)
2014#define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_CS_VLD (1L<<3)
2015#define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_TRAFFIC_CLASS (0x7L<<4)
2016#define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_PARAM_EN (1L<<7)
2017#define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_NO_SNOOP (1L<<8)
2018#define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_RELAX_ORDER (1L<<9)
2019#define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_PRIORITY (1L<<10)
2020#define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_CS_VLD (1L<<11)
2021#define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_TRAFFIC_CLASS (0x7L<<12)
2022#define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_PARAM_EN (1L<<15)
2023#define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_NO_SNOOP (1L<<24)
2024#define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_RELAX_ORDER (1L<<25)
2025#define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_PRIORITY (1L<<26)
2026#define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_CS_VLD (1L<<27)
2027#define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_TRAFFIC_CLASS (0x7L<<28)
2028#define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_PARAM_EN (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07002029
Michael Chan19cdeb72006-11-19 14:09:48 -08002030#define BNX2_DMA_WRITE_MASTER_SETTING_1 0x00000c1c
2031#define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_NO_SNOOP (1L<<0)
2032#define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_RELAX_ORDER (1L<<1)
2033#define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_PRIORITY (1L<<2)
2034#define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_CS_VLD (1L<<3)
2035#define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_TRAFFIC_CLASS (0x7L<<4)
2036#define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_PARAM_EN (1L<<7)
2037#define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_NO_SNOOP (1L<<8)
2038#define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_RELAX_ORDER (1L<<9)
2039#define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_PRIORITY (1L<<10)
2040#define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_CS_VLD (1L<<11)
2041#define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_TRAFFIC_CLASS (0x7L<<12)
2042#define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_PARAM_EN (1L<<15)
Michael Chanb6016b72005-05-26 13:03:09 -07002043
Michael Chan19cdeb72006-11-19 14:09:48 -08002044#define BNX2_DMA_ARBITER 0x00000c20
2045#define BNX2_DMA_ARBITER_NUM_READS (0x7L<<0)
2046#define BNX2_DMA_ARBITER_WR_ARB_MODE (1L<<4)
2047#define BNX2_DMA_ARBITER_WR_ARB_MODE_STRICT (0L<<4)
2048#define BNX2_DMA_ARBITER_WR_ARB_MODE_RND_RBN (1L<<4)
2049#define BNX2_DMA_ARBITER_RD_ARB_MODE (0x3L<<5)
2050#define BNX2_DMA_ARBITER_RD_ARB_MODE_STRICT (0L<<5)
2051#define BNX2_DMA_ARBITER_RD_ARB_MODE_RND_RBN (1L<<5)
2052#define BNX2_DMA_ARBITER_RD_ARB_MODE_WGT_RND_RBN (2L<<5)
2053#define BNX2_DMA_ARBITER_ALT_MODE_EN (1L<<8)
2054#define BNX2_DMA_ARBITER_RR_MODE (1L<<9)
2055#define BNX2_DMA_ARBITER_TIMER_MODE (1L<<10)
2056#define BNX2_DMA_ARBITER_OUSTD_READ_REQ (0xfL<<12)
Michael Chanb6016b72005-05-26 13:03:09 -07002057
Michael Chan19cdeb72006-11-19 14:09:48 -08002058#define BNX2_DMA_ARB_TIMERS 0x00000c24
2059#define BNX2_DMA_ARB_TIMERS_RD_DRR_WAIT_TIME (0xffL<<0)
2060#define BNX2_DMA_ARB_TIMERS_TM_MIN_TIMEOUT (0xffL<<12)
2061#define BNX2_DMA_ARB_TIMERS_TM_MAX_TIMEOUT (0xfffL<<20)
Michael Chanb6016b72005-05-26 13:03:09 -07002062
Michael Chan19cdeb72006-11-19 14:09:48 -08002063#define BNX2_DMA_DEBUG_VECT_PEEK 0x00000c2c
2064#define BNX2_DMA_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
2065#define BNX2_DMA_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
2066#define BNX2_DMA_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
2067#define BNX2_DMA_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
2068#define BNX2_DMA_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
2069#define BNX2_DMA_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
Michael Chanb6016b72005-05-26 13:03:09 -07002070
Michael Chan19cdeb72006-11-19 14:09:48 -08002071#define BNX2_DMA_TAG_RAM_00 0x00000c30
2072#define BNX2_DMA_TAG_RAM_00_CHANNEL (0xfL<<0)
2073#define BNX2_DMA_TAG_RAM_00_MASTER (0x7L<<4)
2074#define BNX2_DMA_TAG_RAM_00_MASTER_CTX (0L<<4)
2075#define BNX2_DMA_TAG_RAM_00_MASTER_RBDC (1L<<4)
2076#define BNX2_DMA_TAG_RAM_00_MASTER_TBDC (2L<<4)
2077#define BNX2_DMA_TAG_RAM_00_MASTER_COM (3L<<4)
2078#define BNX2_DMA_TAG_RAM_00_MASTER_CP (4L<<4)
2079#define BNX2_DMA_TAG_RAM_00_MASTER_TDMA (5L<<4)
2080#define BNX2_DMA_TAG_RAM_00_SWAP (0x3L<<7)
2081#define BNX2_DMA_TAG_RAM_00_SWAP_CONFIG (0L<<7)
2082#define BNX2_DMA_TAG_RAM_00_SWAP_DATA (1L<<7)
2083#define BNX2_DMA_TAG_RAM_00_SWAP_CONTROL (2L<<7)
2084#define BNX2_DMA_TAG_RAM_00_FUNCTION (1L<<9)
2085#define BNX2_DMA_TAG_RAM_00_VALID (1L<<10)
2086
2087#define BNX2_DMA_TAG_RAM_01 0x00000c34
2088#define BNX2_DMA_TAG_RAM_01_CHANNEL (0xfL<<0)
2089#define BNX2_DMA_TAG_RAM_01_MASTER (0x7L<<4)
2090#define BNX2_DMA_TAG_RAM_01_MASTER_CTX (0L<<4)
2091#define BNX2_DMA_TAG_RAM_01_MASTER_RBDC (1L<<4)
2092#define BNX2_DMA_TAG_RAM_01_MASTER_TBDC (2L<<4)
2093#define BNX2_DMA_TAG_RAM_01_MASTER_COM (3L<<4)
2094#define BNX2_DMA_TAG_RAM_01_MASTER_CP (4L<<4)
2095#define BNX2_DMA_TAG_RAM_01_MASTER_TDMA (5L<<4)
2096#define BNX2_DMA_TAG_RAM_01_SWAP (0x3L<<7)
2097#define BNX2_DMA_TAG_RAM_01_SWAP_CONFIG (0L<<7)
2098#define BNX2_DMA_TAG_RAM_01_SWAP_DATA (1L<<7)
2099#define BNX2_DMA_TAG_RAM_01_SWAP_CONTROL (2L<<7)
2100#define BNX2_DMA_TAG_RAM_01_FUNCTION (1L<<9)
2101#define BNX2_DMA_TAG_RAM_01_VALID (1L<<10)
2102
2103#define BNX2_DMA_TAG_RAM_02 0x00000c38
2104#define BNX2_DMA_TAG_RAM_02_CHANNEL (0xfL<<0)
2105#define BNX2_DMA_TAG_RAM_02_MASTER (0x7L<<4)
2106#define BNX2_DMA_TAG_RAM_02_MASTER_CTX (0L<<4)
2107#define BNX2_DMA_TAG_RAM_02_MASTER_RBDC (1L<<4)
2108#define BNX2_DMA_TAG_RAM_02_MASTER_TBDC (2L<<4)
2109#define BNX2_DMA_TAG_RAM_02_MASTER_COM (3L<<4)
2110#define BNX2_DMA_TAG_RAM_02_MASTER_CP (4L<<4)
2111#define BNX2_DMA_TAG_RAM_02_MASTER_TDMA (5L<<4)
2112#define BNX2_DMA_TAG_RAM_02_SWAP (0x3L<<7)
2113#define BNX2_DMA_TAG_RAM_02_SWAP_CONFIG (0L<<7)
2114#define BNX2_DMA_TAG_RAM_02_SWAP_DATA (1L<<7)
2115#define BNX2_DMA_TAG_RAM_02_SWAP_CONTROL (2L<<7)
2116#define BNX2_DMA_TAG_RAM_02_FUNCTION (1L<<9)
2117#define BNX2_DMA_TAG_RAM_02_VALID (1L<<10)
2118
2119#define BNX2_DMA_TAG_RAM_03 0x00000c3c
2120#define BNX2_DMA_TAG_RAM_03_CHANNEL (0xfL<<0)
2121#define BNX2_DMA_TAG_RAM_03_MASTER (0x7L<<4)
2122#define BNX2_DMA_TAG_RAM_03_MASTER_CTX (0L<<4)
2123#define BNX2_DMA_TAG_RAM_03_MASTER_RBDC (1L<<4)
2124#define BNX2_DMA_TAG_RAM_03_MASTER_TBDC (2L<<4)
2125#define BNX2_DMA_TAG_RAM_03_MASTER_COM (3L<<4)
2126#define BNX2_DMA_TAG_RAM_03_MASTER_CP (4L<<4)
2127#define BNX2_DMA_TAG_RAM_03_MASTER_TDMA (5L<<4)
2128#define BNX2_DMA_TAG_RAM_03_SWAP (0x3L<<7)
2129#define BNX2_DMA_TAG_RAM_03_SWAP_CONFIG (0L<<7)
2130#define BNX2_DMA_TAG_RAM_03_SWAP_DATA (1L<<7)
2131#define BNX2_DMA_TAG_RAM_03_SWAP_CONTROL (2L<<7)
2132#define BNX2_DMA_TAG_RAM_03_FUNCTION (1L<<9)
2133#define BNX2_DMA_TAG_RAM_03_VALID (1L<<10)
2134
2135#define BNX2_DMA_TAG_RAM_04 0x00000c40
2136#define BNX2_DMA_TAG_RAM_04_CHANNEL (0xfL<<0)
2137#define BNX2_DMA_TAG_RAM_04_MASTER (0x7L<<4)
2138#define BNX2_DMA_TAG_RAM_04_MASTER_CTX (0L<<4)
2139#define BNX2_DMA_TAG_RAM_04_MASTER_RBDC (1L<<4)
2140#define BNX2_DMA_TAG_RAM_04_MASTER_TBDC (2L<<4)
2141#define BNX2_DMA_TAG_RAM_04_MASTER_COM (3L<<4)
2142#define BNX2_DMA_TAG_RAM_04_MASTER_CP (4L<<4)
2143#define BNX2_DMA_TAG_RAM_04_MASTER_TDMA (5L<<4)
2144#define BNX2_DMA_TAG_RAM_04_SWAP (0x3L<<7)
2145#define BNX2_DMA_TAG_RAM_04_SWAP_CONFIG (0L<<7)
2146#define BNX2_DMA_TAG_RAM_04_SWAP_DATA (1L<<7)
2147#define BNX2_DMA_TAG_RAM_04_SWAP_CONTROL (2L<<7)
2148#define BNX2_DMA_TAG_RAM_04_FUNCTION (1L<<9)
2149#define BNX2_DMA_TAG_RAM_04_VALID (1L<<10)
2150
2151#define BNX2_DMA_TAG_RAM_05 0x00000c44
2152#define BNX2_DMA_TAG_RAM_05_CHANNEL (0xfL<<0)
2153#define BNX2_DMA_TAG_RAM_05_MASTER (0x7L<<4)
2154#define BNX2_DMA_TAG_RAM_05_MASTER_CTX (0L<<4)
2155#define BNX2_DMA_TAG_RAM_05_MASTER_RBDC (1L<<4)
2156#define BNX2_DMA_TAG_RAM_05_MASTER_TBDC (2L<<4)
2157#define BNX2_DMA_TAG_RAM_05_MASTER_COM (3L<<4)
2158#define BNX2_DMA_TAG_RAM_05_MASTER_CP (4L<<4)
2159#define BNX2_DMA_TAG_RAM_05_MASTER_TDMA (5L<<4)
2160#define BNX2_DMA_TAG_RAM_05_SWAP (0x3L<<7)
2161#define BNX2_DMA_TAG_RAM_05_SWAP_CONFIG (0L<<7)
2162#define BNX2_DMA_TAG_RAM_05_SWAP_DATA (1L<<7)
2163#define BNX2_DMA_TAG_RAM_05_SWAP_CONTROL (2L<<7)
2164#define BNX2_DMA_TAG_RAM_05_FUNCTION (1L<<9)
2165#define BNX2_DMA_TAG_RAM_05_VALID (1L<<10)
2166
2167#define BNX2_DMA_TAG_RAM_06 0x00000c48
2168#define BNX2_DMA_TAG_RAM_06_CHANNEL (0xfL<<0)
2169#define BNX2_DMA_TAG_RAM_06_MASTER (0x7L<<4)
2170#define BNX2_DMA_TAG_RAM_06_MASTER_CTX (0L<<4)
2171#define BNX2_DMA_TAG_RAM_06_MASTER_RBDC (1L<<4)
2172#define BNX2_DMA_TAG_RAM_06_MASTER_TBDC (2L<<4)
2173#define BNX2_DMA_TAG_RAM_06_MASTER_COM (3L<<4)
2174#define BNX2_DMA_TAG_RAM_06_MASTER_CP (4L<<4)
2175#define BNX2_DMA_TAG_RAM_06_MASTER_TDMA (5L<<4)
2176#define BNX2_DMA_TAG_RAM_06_SWAP (0x3L<<7)
2177#define BNX2_DMA_TAG_RAM_06_SWAP_CONFIG (0L<<7)
2178#define BNX2_DMA_TAG_RAM_06_SWAP_DATA (1L<<7)
2179#define BNX2_DMA_TAG_RAM_06_SWAP_CONTROL (2L<<7)
2180#define BNX2_DMA_TAG_RAM_06_FUNCTION (1L<<9)
2181#define BNX2_DMA_TAG_RAM_06_VALID (1L<<10)
2182
2183#define BNX2_DMA_TAG_RAM_07 0x00000c4c
2184#define BNX2_DMA_TAG_RAM_07_CHANNEL (0xfL<<0)
2185#define BNX2_DMA_TAG_RAM_07_MASTER (0x7L<<4)
2186#define BNX2_DMA_TAG_RAM_07_MASTER_CTX (0L<<4)
2187#define BNX2_DMA_TAG_RAM_07_MASTER_RBDC (1L<<4)
2188#define BNX2_DMA_TAG_RAM_07_MASTER_TBDC (2L<<4)
2189#define BNX2_DMA_TAG_RAM_07_MASTER_COM (3L<<4)
2190#define BNX2_DMA_TAG_RAM_07_MASTER_CP (4L<<4)
2191#define BNX2_DMA_TAG_RAM_07_MASTER_TDMA (5L<<4)
2192#define BNX2_DMA_TAG_RAM_07_SWAP (0x3L<<7)
2193#define BNX2_DMA_TAG_RAM_07_SWAP_CONFIG (0L<<7)
2194#define BNX2_DMA_TAG_RAM_07_SWAP_DATA (1L<<7)
2195#define BNX2_DMA_TAG_RAM_07_SWAP_CONTROL (2L<<7)
2196#define BNX2_DMA_TAG_RAM_07_FUNCTION (1L<<9)
2197#define BNX2_DMA_TAG_RAM_07_VALID (1L<<10)
2198
2199#define BNX2_DMA_TAG_RAM_08 0x00000c50
2200#define BNX2_DMA_TAG_RAM_08_CHANNEL (0xfL<<0)
2201#define BNX2_DMA_TAG_RAM_08_MASTER (0x7L<<4)
2202#define BNX2_DMA_TAG_RAM_08_MASTER_CTX (0L<<4)
2203#define BNX2_DMA_TAG_RAM_08_MASTER_RBDC (1L<<4)
2204#define BNX2_DMA_TAG_RAM_08_MASTER_TBDC (2L<<4)
2205#define BNX2_DMA_TAG_RAM_08_MASTER_COM (3L<<4)
2206#define BNX2_DMA_TAG_RAM_08_MASTER_CP (4L<<4)
2207#define BNX2_DMA_TAG_RAM_08_MASTER_TDMA (5L<<4)
2208#define BNX2_DMA_TAG_RAM_08_SWAP (0x3L<<7)
2209#define BNX2_DMA_TAG_RAM_08_SWAP_CONFIG (0L<<7)
2210#define BNX2_DMA_TAG_RAM_08_SWAP_DATA (1L<<7)
2211#define BNX2_DMA_TAG_RAM_08_SWAP_CONTROL (2L<<7)
2212#define BNX2_DMA_TAG_RAM_08_FUNCTION (1L<<9)
2213#define BNX2_DMA_TAG_RAM_08_VALID (1L<<10)
2214
2215#define BNX2_DMA_TAG_RAM_09 0x00000c54
2216#define BNX2_DMA_TAG_RAM_09_CHANNEL (0xfL<<0)
2217#define BNX2_DMA_TAG_RAM_09_MASTER (0x7L<<4)
2218#define BNX2_DMA_TAG_RAM_09_MASTER_CTX (0L<<4)
2219#define BNX2_DMA_TAG_RAM_09_MASTER_RBDC (1L<<4)
2220#define BNX2_DMA_TAG_RAM_09_MASTER_TBDC (2L<<4)
2221#define BNX2_DMA_TAG_RAM_09_MASTER_COM (3L<<4)
2222#define BNX2_DMA_TAG_RAM_09_MASTER_CP (4L<<4)
2223#define BNX2_DMA_TAG_RAM_09_MASTER_TDMA (5L<<4)
2224#define BNX2_DMA_TAG_RAM_09_SWAP (0x3L<<7)
2225#define BNX2_DMA_TAG_RAM_09_SWAP_CONFIG (0L<<7)
2226#define BNX2_DMA_TAG_RAM_09_SWAP_DATA (1L<<7)
2227#define BNX2_DMA_TAG_RAM_09_SWAP_CONTROL (2L<<7)
2228#define BNX2_DMA_TAG_RAM_09_FUNCTION (1L<<9)
2229#define BNX2_DMA_TAG_RAM_09_VALID (1L<<10)
2230
2231#define BNX2_DMA_TAG_RAM_10 0x00000c58
2232#define BNX2_DMA_TAG_RAM_10_CHANNEL (0xfL<<0)
2233#define BNX2_DMA_TAG_RAM_10_MASTER (0x7L<<4)
2234#define BNX2_DMA_TAG_RAM_10_MASTER_CTX (0L<<4)
2235#define BNX2_DMA_TAG_RAM_10_MASTER_RBDC (1L<<4)
2236#define BNX2_DMA_TAG_RAM_10_MASTER_TBDC (2L<<4)
2237#define BNX2_DMA_TAG_RAM_10_MASTER_COM (3L<<4)
2238#define BNX2_DMA_TAG_RAM_10_MASTER_CP (4L<<4)
2239#define BNX2_DMA_TAG_RAM_10_MASTER_TDMA (5L<<4)
2240#define BNX2_DMA_TAG_RAM_10_SWAP (0x3L<<7)
2241#define BNX2_DMA_TAG_RAM_10_SWAP_CONFIG (0L<<7)
2242#define BNX2_DMA_TAG_RAM_10_SWAP_DATA (1L<<7)
2243#define BNX2_DMA_TAG_RAM_10_SWAP_CONTROL (2L<<7)
2244#define BNX2_DMA_TAG_RAM_10_FUNCTION (1L<<9)
2245#define BNX2_DMA_TAG_RAM_10_VALID (1L<<10)
2246
2247#define BNX2_DMA_TAG_RAM_11 0x00000c5c
2248#define BNX2_DMA_TAG_RAM_11_CHANNEL (0xfL<<0)
2249#define BNX2_DMA_TAG_RAM_11_MASTER (0x7L<<4)
2250#define BNX2_DMA_TAG_RAM_11_MASTER_CTX (0L<<4)
2251#define BNX2_DMA_TAG_RAM_11_MASTER_RBDC (1L<<4)
2252#define BNX2_DMA_TAG_RAM_11_MASTER_TBDC (2L<<4)
2253#define BNX2_DMA_TAG_RAM_11_MASTER_COM (3L<<4)
2254#define BNX2_DMA_TAG_RAM_11_MASTER_CP (4L<<4)
2255#define BNX2_DMA_TAG_RAM_11_MASTER_TDMA (5L<<4)
2256#define BNX2_DMA_TAG_RAM_11_SWAP (0x3L<<7)
2257#define BNX2_DMA_TAG_RAM_11_SWAP_CONFIG (0L<<7)
2258#define BNX2_DMA_TAG_RAM_11_SWAP_DATA (1L<<7)
2259#define BNX2_DMA_TAG_RAM_11_SWAP_CONTROL (2L<<7)
2260#define BNX2_DMA_TAG_RAM_11_FUNCTION (1L<<9)
2261#define BNX2_DMA_TAG_RAM_11_VALID (1L<<10)
2262
Michael Chanb6016b72005-05-26 13:03:09 -07002263#define BNX2_DMA_RCHAN_STAT_22 0x00000c60
2264#define BNX2_DMA_RCHAN_STAT_30 0x00000c64
2265#define BNX2_DMA_RCHAN_STAT_31 0x00000c68
2266#define BNX2_DMA_RCHAN_STAT_32 0x00000c6c
2267#define BNX2_DMA_RCHAN_STAT_40 0x00000c70
2268#define BNX2_DMA_RCHAN_STAT_41 0x00000c74
2269#define BNX2_DMA_RCHAN_STAT_42 0x00000c78
2270#define BNX2_DMA_RCHAN_STAT_50 0x00000c7c
2271#define BNX2_DMA_RCHAN_STAT_51 0x00000c80
2272#define BNX2_DMA_RCHAN_STAT_52 0x00000c84
2273#define BNX2_DMA_RCHAN_STAT_60 0x00000c88
2274#define BNX2_DMA_RCHAN_STAT_61 0x00000c8c
2275#define BNX2_DMA_RCHAN_STAT_62 0x00000c90
2276#define BNX2_DMA_RCHAN_STAT_70 0x00000c94
2277#define BNX2_DMA_RCHAN_STAT_71 0x00000c98
2278#define BNX2_DMA_RCHAN_STAT_72 0x00000c9c
2279#define BNX2_DMA_WCHAN_STAT_00 0x00000ca0
2280#define BNX2_DMA_WCHAN_STAT_00_WCHAN_STA_HOST_ADDR_LOW (0xffffffffL<<0)
2281
2282#define BNX2_DMA_WCHAN_STAT_01 0x00000ca4
2283#define BNX2_DMA_WCHAN_STAT_01_WCHAN_STA_HOST_ADDR_HIGH (0xffffffffL<<0)
2284
2285#define BNX2_DMA_WCHAN_STAT_02 0x00000ca8
2286#define BNX2_DMA_WCHAN_STAT_02_LENGTH (0xffffL<<0)
2287#define BNX2_DMA_WCHAN_STAT_02_WORD_SWAP (1L<<16)
2288#define BNX2_DMA_WCHAN_STAT_02_BYTE_SWAP (1L<<17)
2289#define BNX2_DMA_WCHAN_STAT_02_PRIORITY_LVL (1L<<18)
2290
2291#define BNX2_DMA_WCHAN_STAT_10 0x00000cac
2292#define BNX2_DMA_WCHAN_STAT_11 0x00000cb0
2293#define BNX2_DMA_WCHAN_STAT_12 0x00000cb4
2294#define BNX2_DMA_WCHAN_STAT_20 0x00000cb8
2295#define BNX2_DMA_WCHAN_STAT_21 0x00000cbc
2296#define BNX2_DMA_WCHAN_STAT_22 0x00000cc0
2297#define BNX2_DMA_WCHAN_STAT_30 0x00000cc4
2298#define BNX2_DMA_WCHAN_STAT_31 0x00000cc8
2299#define BNX2_DMA_WCHAN_STAT_32 0x00000ccc
2300#define BNX2_DMA_WCHAN_STAT_40 0x00000cd0
2301#define BNX2_DMA_WCHAN_STAT_41 0x00000cd4
2302#define BNX2_DMA_WCHAN_STAT_42 0x00000cd8
2303#define BNX2_DMA_WCHAN_STAT_50 0x00000cdc
2304#define BNX2_DMA_WCHAN_STAT_51 0x00000ce0
2305#define BNX2_DMA_WCHAN_STAT_52 0x00000ce4
2306#define BNX2_DMA_WCHAN_STAT_60 0x00000ce8
2307#define BNX2_DMA_WCHAN_STAT_61 0x00000cec
2308#define BNX2_DMA_WCHAN_STAT_62 0x00000cf0
2309#define BNX2_DMA_WCHAN_STAT_70 0x00000cf4
2310#define BNX2_DMA_WCHAN_STAT_71 0x00000cf8
2311#define BNX2_DMA_WCHAN_STAT_72 0x00000cfc
2312#define BNX2_DMA_ARB_STAT_00 0x00000d00
2313#define BNX2_DMA_ARB_STAT_00_MASTER (0xffffL<<0)
2314#define BNX2_DMA_ARB_STAT_00_MASTER_ENC (0xffL<<16)
2315#define BNX2_DMA_ARB_STAT_00_CUR_BINMSTR (0xffL<<24)
2316
2317#define BNX2_DMA_ARB_STAT_01 0x00000d04
2318#define BNX2_DMA_ARB_STAT_01_LPR_RPTR (0xfL<<0)
2319#define BNX2_DMA_ARB_STAT_01_LPR_WPTR (0xfL<<4)
2320#define BNX2_DMA_ARB_STAT_01_LPB_RPTR (0xfL<<8)
2321#define BNX2_DMA_ARB_STAT_01_LPB_WPTR (0xfL<<12)
2322#define BNX2_DMA_ARB_STAT_01_HPR_RPTR (0xfL<<16)
2323#define BNX2_DMA_ARB_STAT_01_HPR_WPTR (0xfL<<20)
2324#define BNX2_DMA_ARB_STAT_01_HPB_RPTR (0xfL<<24)
2325#define BNX2_DMA_ARB_STAT_01_HPB_WPTR (0xfL<<28)
2326
2327#define BNX2_DMA_FUSE_CTRL0_CMD 0x00000f00
2328#define BNX2_DMA_FUSE_CTRL0_CMD_PWRUP_DONE (1L<<0)
2329#define BNX2_DMA_FUSE_CTRL0_CMD_SHIFT_DONE (1L<<1)
2330#define BNX2_DMA_FUSE_CTRL0_CMD_SHIFT (1L<<2)
2331#define BNX2_DMA_FUSE_CTRL0_CMD_LOAD (1L<<3)
2332#define BNX2_DMA_FUSE_CTRL0_CMD_SEL (0xfL<<8)
2333
2334#define BNX2_DMA_FUSE_CTRL0_DATA 0x00000f04
2335#define BNX2_DMA_FUSE_CTRL1_CMD 0x00000f08
2336#define BNX2_DMA_FUSE_CTRL1_CMD_PWRUP_DONE (1L<<0)
2337#define BNX2_DMA_FUSE_CTRL1_CMD_SHIFT_DONE (1L<<1)
2338#define BNX2_DMA_FUSE_CTRL1_CMD_SHIFT (1L<<2)
2339#define BNX2_DMA_FUSE_CTRL1_CMD_LOAD (1L<<3)
2340#define BNX2_DMA_FUSE_CTRL1_CMD_SEL (0xfL<<8)
2341
2342#define BNX2_DMA_FUSE_CTRL1_DATA 0x00000f0c
2343#define BNX2_DMA_FUSE_CTRL2_CMD 0x00000f10
2344#define BNX2_DMA_FUSE_CTRL2_CMD_PWRUP_DONE (1L<<0)
2345#define BNX2_DMA_FUSE_CTRL2_CMD_SHIFT_DONE (1L<<1)
2346#define BNX2_DMA_FUSE_CTRL2_CMD_SHIFT (1L<<2)
2347#define BNX2_DMA_FUSE_CTRL2_CMD_LOAD (1L<<3)
2348#define BNX2_DMA_FUSE_CTRL2_CMD_SEL (0xfL<<8)
2349
2350#define BNX2_DMA_FUSE_CTRL2_DATA 0x00000f14
2351
2352
2353/*
2354 * context_reg definition
2355 * offset: 0x1000
2356 */
2357#define BNX2_CTX_COMMAND 0x00001000
2358#define BNX2_CTX_COMMAND_ENABLED (1L<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -08002359#define BNX2_CTX_COMMAND_DISABLE_USAGE_CNT (1L<<1)
2360#define BNX2_CTX_COMMAND_DISABLE_PLRU (1L<<2)
2361#define BNX2_CTX_COMMAND_DISABLE_COMBINE_READ (1L<<3)
2362#define BNX2_CTX_COMMAND_FLUSH_AHEAD (0x1fL<<8)
2363#define BNX2_CTX_COMMAND_MEM_INIT (1L<<13)
2364#define BNX2_CTX_COMMAND_PAGE_SIZE (0xfL<<16)
2365#define BNX2_CTX_COMMAND_PAGE_SIZE_256 (0L<<16)
2366#define BNX2_CTX_COMMAND_PAGE_SIZE_512 (1L<<16)
2367#define BNX2_CTX_COMMAND_PAGE_SIZE_1K (2L<<16)
2368#define BNX2_CTX_COMMAND_PAGE_SIZE_2K (3L<<16)
2369#define BNX2_CTX_COMMAND_PAGE_SIZE_4K (4L<<16)
2370#define BNX2_CTX_COMMAND_PAGE_SIZE_8K (5L<<16)
2371#define BNX2_CTX_COMMAND_PAGE_SIZE_16K (6L<<16)
2372#define BNX2_CTX_COMMAND_PAGE_SIZE_32K (7L<<16)
2373#define BNX2_CTX_COMMAND_PAGE_SIZE_64K (8L<<16)
2374#define BNX2_CTX_COMMAND_PAGE_SIZE_128K (9L<<16)
2375#define BNX2_CTX_COMMAND_PAGE_SIZE_256K (10L<<16)
2376#define BNX2_CTX_COMMAND_PAGE_SIZE_512K (11L<<16)
2377#define BNX2_CTX_COMMAND_PAGE_SIZE_1M (12L<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07002378
2379#define BNX2_CTX_STATUS 0x00001004
2380#define BNX2_CTX_STATUS_LOCK_WAIT (1L<<0)
2381#define BNX2_CTX_STATUS_READ_STAT (1L<<16)
2382#define BNX2_CTX_STATUS_WRITE_STAT (1L<<17)
2383#define BNX2_CTX_STATUS_ACC_STALL_STAT (1L<<18)
2384#define BNX2_CTX_STATUS_LOCK_STALL_STAT (1L<<19)
Michael Chan19cdeb72006-11-19 14:09:48 -08002385#define BNX2_CTX_STATUS_EXT_READ_STAT (1L<<20)
2386#define BNX2_CTX_STATUS_EXT_WRITE_STAT (1L<<21)
2387#define BNX2_CTX_STATUS_MISS_STAT (1L<<22)
2388#define BNX2_CTX_STATUS_HIT_STAT (1L<<23)
2389#define BNX2_CTX_STATUS_DEAD_LOCK (1L<<24)
2390#define BNX2_CTX_STATUS_USAGE_CNT_ERR (1L<<25)
2391#define BNX2_CTX_STATUS_INVALID_PAGE (1L<<26)
Michael Chanb6016b72005-05-26 13:03:09 -07002392
2393#define BNX2_CTX_VIRT_ADDR 0x00001008
2394#define BNX2_CTX_VIRT_ADDR_VIRT_ADDR (0x7fffL<<6)
2395
2396#define BNX2_CTX_PAGE_TBL 0x0000100c
2397#define BNX2_CTX_PAGE_TBL_PAGE_TBL (0x3fffL<<6)
2398
2399#define BNX2_CTX_DATA_ADR 0x00001010
2400#define BNX2_CTX_DATA_ADR_DATA_ADR (0x7ffffL<<2)
2401
2402#define BNX2_CTX_DATA 0x00001014
2403#define BNX2_CTX_LOCK 0x00001018
2404#define BNX2_CTX_LOCK_TYPE (0x7L<<0)
2405#define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_VOID (0x0L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07002406#define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_PROTOCOL (0x1L<<0)
2407#define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_TX (0x2L<<0)
2408#define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_TIMER (0x4L<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -08002409#define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_COMPLETE (0x7L<<0)
2410#define BNX2_CTX_LOCK_TYPE_VOID_XI (0L<<0)
2411#define BNX2_CTX_LOCK_TYPE_PROTOCOL_XI (1L<<0)
2412#define BNX2_CTX_LOCK_TYPE_TX_XI (2L<<0)
2413#define BNX2_CTX_LOCK_TYPE_TIMER_XI (4L<<0)
2414#define BNX2_CTX_LOCK_TYPE_COMPLETE_XI (7L<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07002415#define BNX2_CTX_LOCK_CID_VALUE (0x3fffL<<7)
2416#define BNX2_CTX_LOCK_GRANTED (1L<<26)
2417#define BNX2_CTX_LOCK_MODE (0x7L<<27)
2418#define BNX2_CTX_LOCK_MODE_UNLOCK (0x0L<<27)
2419#define BNX2_CTX_LOCK_MODE_IMMEDIATE (0x1L<<27)
2420#define BNX2_CTX_LOCK_MODE_SURE (0x2L<<27)
2421#define BNX2_CTX_LOCK_STATUS (1L<<30)
2422#define BNX2_CTX_LOCK_REQ (1L<<31)
2423
Michael Chan19cdeb72006-11-19 14:09:48 -08002424#define BNX2_CTX_CTX_CTRL 0x0000101c
2425#define BNX2_CTX_CTX_CTRL_CTX_ADDR (0x7ffffL<<2)
2426#define BNX2_CTX_CTX_CTRL_MOD_USAGE_CNT (0x3L<<21)
2427#define BNX2_CTX_CTX_CTRL_NO_RAM_ACC (1L<<23)
2428#define BNX2_CTX_CTX_CTRL_PREFETCH_SIZE (0x3L<<24)
2429#define BNX2_CTX_CTX_CTRL_ATTR (1L<<26)
2430#define BNX2_CTX_CTX_CTRL_WRITE_REQ (1L<<30)
2431#define BNX2_CTX_CTX_CTRL_READ_REQ (1L<<31)
2432
2433#define BNX2_CTX_CTX_DATA 0x00001020
Michael Chanb6016b72005-05-26 13:03:09 -07002434#define BNX2_CTX_ACCESS_STATUS 0x00001040
2435#define BNX2_CTX_ACCESS_STATUS_MASTERENCODED (0xfL<<0)
2436#define BNX2_CTX_ACCESS_STATUS_ACCESSMEMORYSM (0x3L<<10)
2437#define BNX2_CTX_ACCESS_STATUS_PAGETABLEINITSM (0x3L<<12)
2438#define BNX2_CTX_ACCESS_STATUS_ACCESSMEMORYINITSM (0x3L<<14)
2439#define BNX2_CTX_ACCESS_STATUS_QUALIFIED_REQUEST (0x7ffL<<17)
Michael Chan19cdeb72006-11-19 14:09:48 -08002440#define BNX2_CTX_ACCESS_STATUS_CAMMASTERENCODED_XI (0x1fL<<0)
2441#define BNX2_CTX_ACCESS_STATUS_CACHEMASTERENCODED_XI (0x1fL<<5)
2442#define BNX2_CTX_ACCESS_STATUS_REQUEST_XI (0x3fffffL<<10)
Michael Chanb6016b72005-05-26 13:03:09 -07002443
2444#define BNX2_CTX_DBG_LOCK_STATUS 0x00001044
2445#define BNX2_CTX_DBG_LOCK_STATUS_SM (0x3ffL<<0)
2446#define BNX2_CTX_DBG_LOCK_STATUS_MATCH (0x3ffL<<22)
2447
Michael Chan19cdeb72006-11-19 14:09:48 -08002448#define BNX2_CTX_CACHE_CTRL_STATUS 0x00001048
2449#define BNX2_CTX_CACHE_CTRL_STATUS_RFIFO_OVERFLOW (1L<<0)
2450#define BNX2_CTX_CACHE_CTRL_STATUS_INVALID_READ_COMP (1L<<1)
2451#define BNX2_CTX_CACHE_CTRL_STATUS_FLUSH_START (1L<<6)
2452#define BNX2_CTX_CACHE_CTRL_STATUS_FREE_ENTRY_CNT (0x3fL<<7)
2453#define BNX2_CTX_CACHE_CTRL_STATUS_CACHE_ENTRY_NEEDED (0x3fL<<13)
2454#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN0_ACTIVE (1L<<19)
2455#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN1_ACTIVE (1L<<20)
2456#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN2_ACTIVE (1L<<21)
2457#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN3_ACTIVE (1L<<22)
2458#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN4_ACTIVE (1L<<23)
2459#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN5_ACTIVE (1L<<24)
2460#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN6_ACTIVE (1L<<25)
2461#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN7_ACTIVE (1L<<26)
2462#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN8_ACTIVE (1L<<27)
2463#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN9_ACTIVE (1L<<28)
2464#define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN10_ACTIVE (1L<<29)
2465
2466#define BNX2_CTX_CACHE_CTRL_SM_STATUS 0x0000104c
2467#define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_DWC (0x7L<<0)
2468#define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_WFIFOC (0x7L<<3)
2469#define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_RTAGC (0x7L<<6)
2470#define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_RFIFOC (0x7L<<9)
2471#define BNX2_CTX_CACHE_CTRL_SM_STATUS_INVALID_BLK_ADDR (0x7fffL<<16)
2472
2473#define BNX2_CTX_CACHE_STATUS 0x00001050
2474#define BNX2_CTX_CACHE_STATUS_HELD_ENTRIES (0x3ffL<<0)
2475#define BNX2_CTX_CACHE_STATUS_MAX_HELD_ENTRIES (0x3ffL<<16)
2476
2477#define BNX2_CTX_DMA_STATUS 0x00001054
2478#define BNX2_CTX_DMA_STATUS_RD_CHAN0_STATUS (0x3L<<0)
2479#define BNX2_CTX_DMA_STATUS_RD_CHAN1_STATUS (0x3L<<2)
2480#define BNX2_CTX_DMA_STATUS_RD_CHAN2_STATUS (0x3L<<4)
2481#define BNX2_CTX_DMA_STATUS_RD_CHAN3_STATUS (0x3L<<6)
2482#define BNX2_CTX_DMA_STATUS_RD_CHAN4_STATUS (0x3L<<8)
2483#define BNX2_CTX_DMA_STATUS_RD_CHAN5_STATUS (0x3L<<10)
2484#define BNX2_CTX_DMA_STATUS_RD_CHAN6_STATUS (0x3L<<12)
2485#define BNX2_CTX_DMA_STATUS_RD_CHAN7_STATUS (0x3L<<14)
2486#define BNX2_CTX_DMA_STATUS_RD_CHAN8_STATUS (0x3L<<16)
2487#define BNX2_CTX_DMA_STATUS_RD_CHAN9_STATUS (0x3L<<18)
2488#define BNX2_CTX_DMA_STATUS_RD_CHAN10_STATUS (0x3L<<20)
2489
2490#define BNX2_CTX_REP_STATUS 0x00001058
2491#define BNX2_CTX_REP_STATUS_ERROR_ENTRY (0x3ffL<<0)
2492#define BNX2_CTX_REP_STATUS_ERROR_CLIENT_ID (0x1fL<<10)
2493#define BNX2_CTX_REP_STATUS_USAGE_CNT_MAX_ERR (1L<<16)
2494#define BNX2_CTX_REP_STATUS_USAGE_CNT_MIN_ERR (1L<<17)
2495#define BNX2_CTX_REP_STATUS_USAGE_CNT_MISS_ERR (1L<<18)
2496
2497#define BNX2_CTX_CKSUM_ERROR_STATUS 0x0000105c
2498#define BNX2_CTX_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
2499#define BNX2_CTX_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
2500
Michael Chanb6016b72005-05-26 13:03:09 -07002501#define BNX2_CTX_CHNL_LOCK_STATUS_0 0x00001080
2502#define BNX2_CTX_CHNL_LOCK_STATUS_0_CID (0x3fffL<<0)
2503#define BNX2_CTX_CHNL_LOCK_STATUS_0_TYPE (0x3L<<14)
2504#define BNX2_CTX_CHNL_LOCK_STATUS_0_MODE (1L<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -08002505#define BNX2_CTX_CHNL_LOCK_STATUS_0_MODE_XI (1L<<14)
2506#define BNX2_CTX_CHNL_LOCK_STATUS_0_TYPE_XI (0x7L<<15)
Michael Chanb6016b72005-05-26 13:03:09 -07002507
2508#define BNX2_CTX_CHNL_LOCK_STATUS_1 0x00001084
2509#define BNX2_CTX_CHNL_LOCK_STATUS_2 0x00001088
2510#define BNX2_CTX_CHNL_LOCK_STATUS_3 0x0000108c
2511#define BNX2_CTX_CHNL_LOCK_STATUS_4 0x00001090
2512#define BNX2_CTX_CHNL_LOCK_STATUS_5 0x00001094
2513#define BNX2_CTX_CHNL_LOCK_STATUS_6 0x00001098
2514#define BNX2_CTX_CHNL_LOCK_STATUS_7 0x0000109c
2515#define BNX2_CTX_CHNL_LOCK_STATUS_8 0x000010a0
Michael Chan19cdeb72006-11-19 14:09:48 -08002516#define BNX2_CTX_CHNL_LOCK_STATUS_9 0x000010a4
2517
2518#define BNX2_CTX_CACHE_DATA 0x000010c4
2519#define BNX2_CTX_HOST_PAGE_TBL_CTRL 0x000010c8
2520#define BNX2_CTX_HOST_PAGE_TBL_CTRL_PAGE_TBL_ADDR (0x1ffL<<0)
2521#define BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ (1L<<30)
2522#define BNX2_CTX_HOST_PAGE_TBL_CTRL_READ_REQ (1L<<31)
2523
2524#define BNX2_CTX_HOST_PAGE_TBL_DATA0 0x000010cc
2525#define BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID (1L<<0)
2526#define BNX2_CTX_HOST_PAGE_TBL_DATA0_VALUE (0xffffffL<<8)
2527
2528#define BNX2_CTX_HOST_PAGE_TBL_DATA1 0x000010d0
2529#define BNX2_CTX_CAM_CTRL 0x000010d4
2530#define BNX2_CTX_CAM_CTRL_CAM_ADDR (0x3ffL<<0)
2531#define BNX2_CTX_CAM_CTRL_RESET (1L<<27)
2532#define BNX2_CTX_CAM_CTRL_INVALIDATE (1L<<28)
2533#define BNX2_CTX_CAM_CTRL_SEARCH (1L<<29)
2534#define BNX2_CTX_CAM_CTRL_WRITE_REQ (1L<<30)
2535#define BNX2_CTX_CAM_CTRL_READ_REQ (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07002536
2537
2538/*
2539 * emac_reg definition
2540 * offset: 0x1400
2541 */
2542#define BNX2_EMAC_MODE 0x00001400
2543#define BNX2_EMAC_MODE_RESET (1L<<0)
2544#define BNX2_EMAC_MODE_HALF_DUPLEX (1L<<1)
2545#define BNX2_EMAC_MODE_PORT (0x3L<<2)
2546#define BNX2_EMAC_MODE_PORT_NONE (0L<<2)
2547#define BNX2_EMAC_MODE_PORT_MII (1L<<2)
2548#define BNX2_EMAC_MODE_PORT_GMII (2L<<2)
Michael Chan19cdeb72006-11-19 14:09:48 -08002549#define BNX2_EMAC_MODE_PORT_MII_10M (3L<<2)
Michael Chanb6016b72005-05-26 13:03:09 -07002550#define BNX2_EMAC_MODE_MAC_LOOP (1L<<4)
Michael Chan19cdeb72006-11-19 14:09:48 -08002551#define BNX2_EMAC_MODE_25G_MODE (1L<<5)
Michael Chanb6016b72005-05-26 13:03:09 -07002552#define BNX2_EMAC_MODE_TAGGED_MAC_CTL (1L<<7)
2553#define BNX2_EMAC_MODE_TX_BURST (1L<<8)
2554#define BNX2_EMAC_MODE_MAX_DEFER_DROP_ENA (1L<<9)
2555#define BNX2_EMAC_MODE_EXT_LINK_POL (1L<<10)
2556#define BNX2_EMAC_MODE_FORCE_LINK (1L<<11)
Michael Chan19cdeb72006-11-19 14:09:48 -08002557#define BNX2_EMAC_MODE_SERDES_MODE (1L<<12)
2558#define BNX2_EMAC_MODE_BOND_OVRD (1L<<13)
Michael Chanb6016b72005-05-26 13:03:09 -07002559#define BNX2_EMAC_MODE_MPKT (1L<<18)
2560#define BNX2_EMAC_MODE_MPKT_RCVD (1L<<19)
2561#define BNX2_EMAC_MODE_ACPI_RCVD (1L<<20)
2562
2563#define BNX2_EMAC_STATUS 0x00001404
2564#define BNX2_EMAC_STATUS_LINK (1L<<11)
2565#define BNX2_EMAC_STATUS_LINK_CHANGE (1L<<12)
Michael Chan19cdeb72006-11-19 14:09:48 -08002566#define BNX2_EMAC_STATUS_SERDES_AUTONEG_COMPLETE (1L<<13)
2567#define BNX2_EMAC_STATUS_SERDES_AUTONEG_CHANGE (1L<<14)
2568#define BNX2_EMAC_STATUS_SERDES_NXT_PG_CHANGE (1L<<16)
2569#define BNX2_EMAC_STATUS_SERDES_RX_CONFIG_IS_0 (1L<<17)
2570#define BNX2_EMAC_STATUS_SERDES_RX_CONFIG_IS_0_CHANGE (1L<<18)
Michael Chanb6016b72005-05-26 13:03:09 -07002571#define BNX2_EMAC_STATUS_MI_COMPLETE (1L<<22)
2572#define BNX2_EMAC_STATUS_MI_INT (1L<<23)
2573#define BNX2_EMAC_STATUS_AP_ERROR (1L<<24)
2574#define BNX2_EMAC_STATUS_PARITY_ERROR_STATE (1L<<31)
2575
2576#define BNX2_EMAC_ATTENTION_ENA 0x00001408
2577#define BNX2_EMAC_ATTENTION_ENA_LINK (1L<<11)
Michael Chan19cdeb72006-11-19 14:09:48 -08002578#define BNX2_EMAC_ATTENTION_ENA_AUTONEG_CHANGE (1L<<14)
2579#define BNX2_EMAC_ATTENTION_ENA_NXT_PG_CHANGE (1L<<16)
2580#define BNX2_EMAC_ATTENTION_ENA_SERDES_RX_CONFIG_IS_0_CHANGE (1L<<18)
Michael Chanb6016b72005-05-26 13:03:09 -07002581#define BNX2_EMAC_ATTENTION_ENA_MI_COMPLETE (1L<<22)
2582#define BNX2_EMAC_ATTENTION_ENA_MI_INT (1L<<23)
2583#define BNX2_EMAC_ATTENTION_ENA_AP_ERROR (1L<<24)
2584
2585#define BNX2_EMAC_LED 0x0000140c
2586#define BNX2_EMAC_LED_OVERRIDE (1L<<0)
2587#define BNX2_EMAC_LED_1000MB_OVERRIDE (1L<<1)
2588#define BNX2_EMAC_LED_100MB_OVERRIDE (1L<<2)
2589#define BNX2_EMAC_LED_10MB_OVERRIDE (1L<<3)
2590#define BNX2_EMAC_LED_TRAFFIC_OVERRIDE (1L<<4)
2591#define BNX2_EMAC_LED_BLNK_TRAFFIC (1L<<5)
2592#define BNX2_EMAC_LED_TRAFFIC (1L<<6)
2593#define BNX2_EMAC_LED_1000MB (1L<<7)
2594#define BNX2_EMAC_LED_100MB (1L<<8)
2595#define BNX2_EMAC_LED_10MB (1L<<9)
2596#define BNX2_EMAC_LED_TRAFFIC_STAT (1L<<10)
Michael Chan19cdeb72006-11-19 14:09:48 -08002597#define BNX2_EMAC_LED_2500MB (1L<<11)
2598#define BNX2_EMAC_LED_2500MB_OVERRIDE (1L<<12)
2599#define BNX2_EMAC_LED_ACTIVITY_SEL (0x3L<<17)
2600#define BNX2_EMAC_LED_ACTIVITY_SEL_0 (0L<<17)
2601#define BNX2_EMAC_LED_ACTIVITY_SEL_1 (1L<<17)
2602#define BNX2_EMAC_LED_ACTIVITY_SEL_2 (2L<<17)
2603#define BNX2_EMAC_LED_ACTIVITY_SEL_3 (3L<<17)
Michael Chanb6016b72005-05-26 13:03:09 -07002604#define BNX2_EMAC_LED_BLNK_RATE (0xfffL<<19)
2605#define BNX2_EMAC_LED_BLNK_RATE_ENA (1L<<31)
2606
2607#define BNX2_EMAC_MAC_MATCH0 0x00001410
2608#define BNX2_EMAC_MAC_MATCH1 0x00001414
2609#define BNX2_EMAC_MAC_MATCH2 0x00001418
2610#define BNX2_EMAC_MAC_MATCH3 0x0000141c
2611#define BNX2_EMAC_MAC_MATCH4 0x00001420
2612#define BNX2_EMAC_MAC_MATCH5 0x00001424
2613#define BNX2_EMAC_MAC_MATCH6 0x00001428
2614#define BNX2_EMAC_MAC_MATCH7 0x0000142c
2615#define BNX2_EMAC_MAC_MATCH8 0x00001430
2616#define BNX2_EMAC_MAC_MATCH9 0x00001434
2617#define BNX2_EMAC_MAC_MATCH10 0x00001438
2618#define BNX2_EMAC_MAC_MATCH11 0x0000143c
2619#define BNX2_EMAC_MAC_MATCH12 0x00001440
2620#define BNX2_EMAC_MAC_MATCH13 0x00001444
2621#define BNX2_EMAC_MAC_MATCH14 0x00001448
2622#define BNX2_EMAC_MAC_MATCH15 0x0000144c
2623#define BNX2_EMAC_MAC_MATCH16 0x00001450
2624#define BNX2_EMAC_MAC_MATCH17 0x00001454
2625#define BNX2_EMAC_MAC_MATCH18 0x00001458
2626#define BNX2_EMAC_MAC_MATCH19 0x0000145c
2627#define BNX2_EMAC_MAC_MATCH20 0x00001460
2628#define BNX2_EMAC_MAC_MATCH21 0x00001464
2629#define BNX2_EMAC_MAC_MATCH22 0x00001468
2630#define BNX2_EMAC_MAC_MATCH23 0x0000146c
2631#define BNX2_EMAC_MAC_MATCH24 0x00001470
2632#define BNX2_EMAC_MAC_MATCH25 0x00001474
2633#define BNX2_EMAC_MAC_MATCH26 0x00001478
2634#define BNX2_EMAC_MAC_MATCH27 0x0000147c
2635#define BNX2_EMAC_MAC_MATCH28 0x00001480
2636#define BNX2_EMAC_MAC_MATCH29 0x00001484
2637#define BNX2_EMAC_MAC_MATCH30 0x00001488
2638#define BNX2_EMAC_MAC_MATCH31 0x0000148c
2639#define BNX2_EMAC_BACKOFF_SEED 0x00001498
2640#define BNX2_EMAC_BACKOFF_SEED_EMAC_BACKOFF_SEED (0x3ffL<<0)
2641
2642#define BNX2_EMAC_RX_MTU_SIZE 0x0000149c
2643#define BNX2_EMAC_RX_MTU_SIZE_MTU_SIZE (0xffffL<<0)
2644#define BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA (1L<<31)
2645
2646#define BNX2_EMAC_SERDES_CNTL 0x000014a4
2647#define BNX2_EMAC_SERDES_CNTL_RXR (0x7L<<0)
2648#define BNX2_EMAC_SERDES_CNTL_RXG (0x3L<<3)
2649#define BNX2_EMAC_SERDES_CNTL_RXCKSEL (1L<<6)
2650#define BNX2_EMAC_SERDES_CNTL_TXBIAS (0x7L<<7)
2651#define BNX2_EMAC_SERDES_CNTL_BGMAX (1L<<10)
2652#define BNX2_EMAC_SERDES_CNTL_BGMIN (1L<<11)
2653#define BNX2_EMAC_SERDES_CNTL_TXMODE (1L<<12)
2654#define BNX2_EMAC_SERDES_CNTL_TXEDGE (1L<<13)
2655#define BNX2_EMAC_SERDES_CNTL_SERDES_MODE (1L<<14)
2656#define BNX2_EMAC_SERDES_CNTL_PLLTEST (1L<<15)
2657#define BNX2_EMAC_SERDES_CNTL_CDET_EN (1L<<16)
2658#define BNX2_EMAC_SERDES_CNTL_TBI_LBK (1L<<17)
2659#define BNX2_EMAC_SERDES_CNTL_REMOTE_LBK (1L<<18)
2660#define BNX2_EMAC_SERDES_CNTL_REV_PHASE (1L<<19)
2661#define BNX2_EMAC_SERDES_CNTL_REGCTL12 (0x3L<<20)
2662#define BNX2_EMAC_SERDES_CNTL_REGCTL25 (0x3L<<22)
2663
2664#define BNX2_EMAC_SERDES_STATUS 0x000014a8
2665#define BNX2_EMAC_SERDES_STATUS_RX_STAT (0xffL<<0)
2666#define BNX2_EMAC_SERDES_STATUS_COMMA_DET (1L<<8)
2667
2668#define BNX2_EMAC_MDIO_COMM 0x000014ac
2669#define BNX2_EMAC_MDIO_COMM_DATA (0xffffL<<0)
2670#define BNX2_EMAC_MDIO_COMM_REG_ADDR (0x1fL<<16)
2671#define BNX2_EMAC_MDIO_COMM_PHY_ADDR (0x1fL<<21)
2672#define BNX2_EMAC_MDIO_COMM_COMMAND (0x3L<<26)
2673#define BNX2_EMAC_MDIO_COMM_COMMAND_UNDEFINED_0 (0L<<26)
Michael Chan19cdeb72006-11-19 14:09:48 -08002674#define BNX2_EMAC_MDIO_COMM_COMMAND_ADDRESS (0L<<26)
Michael Chanb6016b72005-05-26 13:03:09 -07002675#define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE (1L<<26)
2676#define BNX2_EMAC_MDIO_COMM_COMMAND_READ (2L<<26)
Michael Chan19cdeb72006-11-19 14:09:48 -08002677#define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE_22_XI (1L<<26)
2678#define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE_45_XI (1L<<26)
2679#define BNX2_EMAC_MDIO_COMM_COMMAND_READ_22_XI (2L<<26)
2680#define BNX2_EMAC_MDIO_COMM_COMMAND_READ_INC_45_XI (2L<<26)
Michael Chanb6016b72005-05-26 13:03:09 -07002681#define BNX2_EMAC_MDIO_COMM_COMMAND_UNDEFINED_3 (3L<<26)
Michael Chan19cdeb72006-11-19 14:09:48 -08002682#define BNX2_EMAC_MDIO_COMM_COMMAND_READ_45 (3L<<26)
Michael Chanb6016b72005-05-26 13:03:09 -07002683#define BNX2_EMAC_MDIO_COMM_FAIL (1L<<28)
2684#define BNX2_EMAC_MDIO_COMM_START_BUSY (1L<<29)
2685#define BNX2_EMAC_MDIO_COMM_DISEXT (1L<<30)
2686
2687#define BNX2_EMAC_MDIO_STATUS 0x000014b0
2688#define BNX2_EMAC_MDIO_STATUS_LINK (1L<<0)
2689#define BNX2_EMAC_MDIO_STATUS_10MB (1L<<1)
2690
2691#define BNX2_EMAC_MDIO_MODE 0x000014b4
2692#define BNX2_EMAC_MDIO_MODE_SHORT_PREAMBLE (1L<<1)
2693#define BNX2_EMAC_MDIO_MODE_AUTO_POLL (1L<<4)
2694#define BNX2_EMAC_MDIO_MODE_BIT_BANG (1L<<8)
2695#define BNX2_EMAC_MDIO_MODE_MDIO (1L<<9)
2696#define BNX2_EMAC_MDIO_MODE_MDIO_OE (1L<<10)
2697#define BNX2_EMAC_MDIO_MODE_MDC (1L<<11)
2698#define BNX2_EMAC_MDIO_MODE_MDINT (1L<<12)
Michael Chan19cdeb72006-11-19 14:09:48 -08002699#define BNX2_EMAC_MDIO_MODE_EXT_MDINT (1L<<13)
Michael Chanb6016b72005-05-26 13:03:09 -07002700#define BNX2_EMAC_MDIO_MODE_CLOCK_CNT (0x1fL<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -08002701#define BNX2_EMAC_MDIO_MODE_CLOCK_CNT_XI (0x3fL<<16)
2702#define BNX2_EMAC_MDIO_MODE_CLAUSE_45_XI (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07002703
2704#define BNX2_EMAC_MDIO_AUTO_STATUS 0x000014b8
2705#define BNX2_EMAC_MDIO_AUTO_STATUS_AUTO_ERR (1L<<0)
2706
2707#define BNX2_EMAC_TX_MODE 0x000014bc
2708#define BNX2_EMAC_TX_MODE_RESET (1L<<0)
Michael Chan19cdeb72006-11-19 14:09:48 -08002709#define BNX2_EMAC_TX_MODE_CS16_TEST (1L<<2)
Michael Chanb6016b72005-05-26 13:03:09 -07002710#define BNX2_EMAC_TX_MODE_EXT_PAUSE_EN (1L<<3)
2711#define BNX2_EMAC_TX_MODE_FLOW_EN (1L<<4)
2712#define BNX2_EMAC_TX_MODE_BIG_BACKOFF (1L<<5)
2713#define BNX2_EMAC_TX_MODE_LONG_PAUSE (1L<<6)
2714#define BNX2_EMAC_TX_MODE_LINK_AWARE (1L<<7)
2715
2716#define BNX2_EMAC_TX_STATUS 0x000014c0
2717#define BNX2_EMAC_TX_STATUS_XOFFED (1L<<0)
2718#define BNX2_EMAC_TX_STATUS_XOFF_SENT (1L<<1)
2719#define BNX2_EMAC_TX_STATUS_XON_SENT (1L<<2)
2720#define BNX2_EMAC_TX_STATUS_LINK_UP (1L<<3)
2721#define BNX2_EMAC_TX_STATUS_UNDERRUN (1L<<4)
Michael Chan19cdeb72006-11-19 14:09:48 -08002722#define BNX2_EMAC_TX_STATUS_CS16_ERROR (1L<<5)
Michael Chanb6016b72005-05-26 13:03:09 -07002723
2724#define BNX2_EMAC_TX_LENGTHS 0x000014c4
2725#define BNX2_EMAC_TX_LENGTHS_SLOT (0xffL<<0)
2726#define BNX2_EMAC_TX_LENGTHS_IPG (0xfL<<8)
2727#define BNX2_EMAC_TX_LENGTHS_IPG_CRS (0x3L<<12)
2728
2729#define BNX2_EMAC_RX_MODE 0x000014c8
2730#define BNX2_EMAC_RX_MODE_RESET (1L<<0)
2731#define BNX2_EMAC_RX_MODE_FLOW_EN (1L<<2)
2732#define BNX2_EMAC_RX_MODE_KEEP_MAC_CONTROL (1L<<3)
2733#define BNX2_EMAC_RX_MODE_KEEP_PAUSE (1L<<4)
2734#define BNX2_EMAC_RX_MODE_ACCEPT_OVERSIZE (1L<<5)
2735#define BNX2_EMAC_RX_MODE_ACCEPT_RUNTS (1L<<6)
2736#define BNX2_EMAC_RX_MODE_LLC_CHK (1L<<7)
2737#define BNX2_EMAC_RX_MODE_PROMISCUOUS (1L<<8)
2738#define BNX2_EMAC_RX_MODE_NO_CRC_CHK (1L<<9)
2739#define BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG (1L<<10)
2740#define BNX2_EMAC_RX_MODE_FILT_BROADCAST (1L<<11)
2741#define BNX2_EMAC_RX_MODE_SORT_MODE (1L<<12)
2742
2743#define BNX2_EMAC_RX_STATUS 0x000014cc
2744#define BNX2_EMAC_RX_STATUS_FFED (1L<<0)
2745#define BNX2_EMAC_RX_STATUS_FF_RECEIVED (1L<<1)
2746#define BNX2_EMAC_RX_STATUS_N_RECEIVED (1L<<2)
2747
2748#define BNX2_EMAC_MULTICAST_HASH0 0x000014d0
2749#define BNX2_EMAC_MULTICAST_HASH1 0x000014d4
2750#define BNX2_EMAC_MULTICAST_HASH2 0x000014d8
2751#define BNX2_EMAC_MULTICAST_HASH3 0x000014dc
2752#define BNX2_EMAC_MULTICAST_HASH4 0x000014e0
2753#define BNX2_EMAC_MULTICAST_HASH5 0x000014e4
2754#define BNX2_EMAC_MULTICAST_HASH6 0x000014e8
2755#define BNX2_EMAC_MULTICAST_HASH7 0x000014ec
Michael Chan19cdeb72006-11-19 14:09:48 -08002756#define BNX2_EMAC_CKSUM_ERROR_STATUS 0x000014f0
2757#define BNX2_EMAC_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
2758#define BNX2_EMAC_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
2759
Michael Chanb6016b72005-05-26 13:03:09 -07002760#define BNX2_EMAC_RX_STAT_IFHCINOCTETS 0x00001500
2761#define BNX2_EMAC_RX_STAT_IFHCINBADOCTETS 0x00001504
2762#define BNX2_EMAC_RX_STAT_ETHERSTATSFRAGMENTS 0x00001508
2763#define BNX2_EMAC_RX_STAT_IFHCINUCASTPKTS 0x0000150c
2764#define BNX2_EMAC_RX_STAT_IFHCINMULTICASTPKTS 0x00001510
2765#define BNX2_EMAC_RX_STAT_IFHCINBROADCASTPKTS 0x00001514
2766#define BNX2_EMAC_RX_STAT_DOT3STATSFCSERRORS 0x00001518
2767#define BNX2_EMAC_RX_STAT_DOT3STATSALIGNMENTERRORS 0x0000151c
2768#define BNX2_EMAC_RX_STAT_DOT3STATSCARRIERSENSEERRORS 0x00001520
2769#define BNX2_EMAC_RX_STAT_XONPAUSEFRAMESRECEIVED 0x00001524
2770#define BNX2_EMAC_RX_STAT_XOFFPAUSEFRAMESRECEIVED 0x00001528
2771#define BNX2_EMAC_RX_STAT_MACCONTROLFRAMESRECEIVED 0x0000152c
2772#define BNX2_EMAC_RX_STAT_XOFFSTATEENTERED 0x00001530
2773#define BNX2_EMAC_RX_STAT_DOT3STATSFRAMESTOOLONG 0x00001534
2774#define BNX2_EMAC_RX_STAT_ETHERSTATSJABBERS 0x00001538
2775#define BNX2_EMAC_RX_STAT_ETHERSTATSUNDERSIZEPKTS 0x0000153c
2776#define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS64OCTETS 0x00001540
2777#define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS 0x00001544
2778#define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS 0x00001548
2779#define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS 0x0000154c
2780#define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS 0x00001550
2781#define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS 0x00001554
Michael Chan19cdeb72006-11-19 14:09:48 -08002782#define BNX2_EMAC_RX_STAT_ETHERSTATSPKTSOVER1522OCTETS 0x00001558
Michael Chanb6016b72005-05-26 13:03:09 -07002783#define BNX2_EMAC_RXMAC_DEBUG0 0x0000155c
2784#define BNX2_EMAC_RXMAC_DEBUG1 0x00001560
2785#define BNX2_EMAC_RXMAC_DEBUG1_LENGTH_NE_BYTE_COUNT (1L<<0)
2786#define BNX2_EMAC_RXMAC_DEBUG1_LENGTH_OUT_RANGE (1L<<1)
2787#define BNX2_EMAC_RXMAC_DEBUG1_BAD_CRC (1L<<2)
2788#define BNX2_EMAC_RXMAC_DEBUG1_RX_ERROR (1L<<3)
2789#define BNX2_EMAC_RXMAC_DEBUG1_ALIGN_ERROR (1L<<4)
2790#define BNX2_EMAC_RXMAC_DEBUG1_LAST_DATA (1L<<5)
2791#define BNX2_EMAC_RXMAC_DEBUG1_ODD_BYTE_START (1L<<6)
2792#define BNX2_EMAC_RXMAC_DEBUG1_BYTE_COUNT (0xffffL<<7)
2793#define BNX2_EMAC_RXMAC_DEBUG1_SLOT_TIME (0xffL<<23)
2794
2795#define BNX2_EMAC_RXMAC_DEBUG2 0x00001564
2796#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE (0x7L<<0)
2797#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_IDLE (0x0L<<0)
2798#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SFD (0x1L<<0)
2799#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_DATA (0x2L<<0)
2800#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SKEEP (0x3L<<0)
2801#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_EXT (0x4L<<0)
2802#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_DROP (0x5L<<0)
2803#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SDROP (0x6L<<0)
2804#define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_FC (0x7L<<0)
2805#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE (0xfL<<3)
2806#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_IDLE (0x0L<<3)
2807#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA0 (0x1L<<3)
2808#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA1 (0x2L<<3)
2809#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA2 (0x3L<<3)
2810#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA3 (0x4L<<3)
2811#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_ABORT (0x5L<<3)
2812#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_WAIT (0x6L<<3)
2813#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_STATUS (0x7L<<3)
2814#define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_LAST (0x8L<<3)
2815#define BNX2_EMAC_RXMAC_DEBUG2_BYTE_IN (0xffL<<7)
2816#define BNX2_EMAC_RXMAC_DEBUG2_FALSEC (1L<<15)
2817#define BNX2_EMAC_RXMAC_DEBUG2_TAGGED (1L<<16)
2818#define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE (1L<<18)
2819#define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE_IDLE (0L<<18)
2820#define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE_PAUSED (1L<<18)
2821#define BNX2_EMAC_RXMAC_DEBUG2_SE_COUNTER (0xfL<<19)
2822#define BNX2_EMAC_RXMAC_DEBUG2_QUANTA (0x1fL<<23)
2823
2824#define BNX2_EMAC_RXMAC_DEBUG3 0x00001568
2825#define BNX2_EMAC_RXMAC_DEBUG3_PAUSE_CTR (0xffffL<<0)
2826#define BNX2_EMAC_RXMAC_DEBUG3_TMP_PAUSE_CTR (0xffffL<<16)
2827
2828#define BNX2_EMAC_RXMAC_DEBUG4 0x0000156c
2829#define BNX2_EMAC_RXMAC_DEBUG4_TYPE_FIELD (0xffffL<<0)
2830#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE (0x3fL<<16)
2831#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_IDLE (0x0L<<16)
2832#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC2 (0x1L<<16)
2833#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC3 (0x2L<<16)
2834#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UNI (0x3L<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07002835#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC3 (0x5L<<16)
2836#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA1 (0x6L<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -08002837#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC2 (0x7L<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07002838#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA2 (0x7L<<16)
2839#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA3 (0x8L<<16)
2840#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC2 (0x9L<<16)
2841#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC3 (0xaL<<16)
2842#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT1 (0xeL<<16)
2843#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT2 (0xfL<<16)
2844#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MCHECK (0x10L<<16)
2845#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC (0x11L<<16)
2846#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC2 (0x12L<<16)
2847#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC3 (0x13L<<16)
2848#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA1 (0x14L<<16)
2849#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA2 (0x15L<<16)
2850#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA3 (0x16L<<16)
2851#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BTYPE (0x17L<<16)
2852#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC (0x18L<<16)
2853#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PTYPE (0x19L<<16)
2854#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_CMD (0x1aL<<16)
2855#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MAC (0x1bL<<16)
2856#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_LATCH (0x1cL<<16)
2857#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_XOFF (0x1dL<<16)
2858#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_XON (0x1eL<<16)
2859#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PAUSED (0x1fL<<16)
2860#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_NPAUSED (0x20L<<16)
2861#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_TTYPE (0x21L<<16)
2862#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_TVAL (0x22L<<16)
2863#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA1 (0x23L<<16)
2864#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA2 (0x24L<<16)
2865#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA3 (0x25L<<16)
2866#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTYPE (0x26L<<16)
2867#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTTYPE (0x27L<<16)
2868#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTVAL (0x28L<<16)
2869#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MTYPE (0x29L<<16)
2870#define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_DROP (0x2aL<<16)
2871#define BNX2_EMAC_RXMAC_DEBUG4_DROP_PKT (1L<<22)
2872#define BNX2_EMAC_RXMAC_DEBUG4_SLOT_FILLED (1L<<23)
2873#define BNX2_EMAC_RXMAC_DEBUG4_FALSE_CARRIER (1L<<24)
2874#define BNX2_EMAC_RXMAC_DEBUG4_LAST_DATA (1L<<25)
Michael Chan19cdeb72006-11-19 14:09:48 -08002875#define BNX2_EMAC_RXMAC_DEBUG4_SFD_FOUND (1L<<26)
Michael Chanb6016b72005-05-26 13:03:09 -07002876#define BNX2_EMAC_RXMAC_DEBUG4_ADVANCE (1L<<27)
2877#define BNX2_EMAC_RXMAC_DEBUG4_START (1L<<28)
2878
2879#define BNX2_EMAC_RXMAC_DEBUG5 0x00001570
2880#define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM (0x7L<<0)
2881#define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_IDLE (0L<<0)
2882#define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_EOF (1L<<0)
2883#define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_STAT (2L<<0)
2884#define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4FCRC (3L<<0)
2885#define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4RDE (4L<<0)
2886#define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4ALL (5L<<0)
2887#define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_1WD_WAIT_STAT (6L<<0)
2888#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1 (0x7L<<4)
2889#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_VDW (0x0L<<4)
2890#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_STAT (0x1L<<4)
2891#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_AEOF (0x2L<<4)
2892#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_NEOF (0x3L<<4)
2893#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SOF (0x4L<<4)
2894#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SAEOF (0x6L<<4)
2895#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SNEOF (0x7L<<4)
2896#define BNX2_EMAC_RXMAC_DEBUG5_EOF_DETECTED (1L<<7)
2897#define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF0 (0x7L<<8)
2898#define BNX2_EMAC_RXMAC_DEBUG5_RPM_IDI_FIFO_FULL (1L<<11)
2899#define BNX2_EMAC_RXMAC_DEBUG5_LOAD_CCODE (1L<<12)
2900#define BNX2_EMAC_RXMAC_DEBUG5_LOAD_DATA (1L<<13)
2901#define BNX2_EMAC_RXMAC_DEBUG5_LOAD_STAT (1L<<14)
2902#define BNX2_EMAC_RXMAC_DEBUG5_CLR_STAT (1L<<15)
2903#define BNX2_EMAC_RXMAC_DEBUG5_IDI_RPM_CCODE (0x3L<<16)
2904#define BNX2_EMAC_RXMAC_DEBUG5_IDI_RPM_ACCEPT (1L<<19)
2905#define BNX2_EMAC_RXMAC_DEBUG5_FMLEN (0xfffL<<20)
2906
Michael Chan19cdeb72006-11-19 14:09:48 -08002907#define BNX2_EMAC_RX_STAT_FALSECARRIERERRORS 0x00001574
Michael Chanb6016b72005-05-26 13:03:09 -07002908#define BNX2_EMAC_RX_STAT_AC0 0x00001580
2909#define BNX2_EMAC_RX_STAT_AC1 0x00001584
2910#define BNX2_EMAC_RX_STAT_AC2 0x00001588
2911#define BNX2_EMAC_RX_STAT_AC3 0x0000158c
2912#define BNX2_EMAC_RX_STAT_AC4 0x00001590
2913#define BNX2_EMAC_RX_STAT_AC5 0x00001594
2914#define BNX2_EMAC_RX_STAT_AC6 0x00001598
2915#define BNX2_EMAC_RX_STAT_AC7 0x0000159c
2916#define BNX2_EMAC_RX_STAT_AC8 0x000015a0
2917#define BNX2_EMAC_RX_STAT_AC9 0x000015a4
2918#define BNX2_EMAC_RX_STAT_AC10 0x000015a8
2919#define BNX2_EMAC_RX_STAT_AC11 0x000015ac
2920#define BNX2_EMAC_RX_STAT_AC12 0x000015b0
2921#define BNX2_EMAC_RX_STAT_AC13 0x000015b4
2922#define BNX2_EMAC_RX_STAT_AC14 0x000015b8
2923#define BNX2_EMAC_RX_STAT_AC15 0x000015bc
2924#define BNX2_EMAC_RX_STAT_AC16 0x000015c0
2925#define BNX2_EMAC_RX_STAT_AC17 0x000015c4
2926#define BNX2_EMAC_RX_STAT_AC18 0x000015c8
2927#define BNX2_EMAC_RX_STAT_AC19 0x000015cc
2928#define BNX2_EMAC_RX_STAT_AC20 0x000015d0
2929#define BNX2_EMAC_RX_STAT_AC21 0x000015d4
2930#define BNX2_EMAC_RX_STAT_AC22 0x000015d8
2931#define BNX2_EMAC_RXMAC_SUC_DBG_OVERRUNVEC 0x000015dc
Michael Chan19cdeb72006-11-19 14:09:48 -08002932#define BNX2_EMAC_RX_STAT_AC_28 0x000015f4
Michael Chanb6016b72005-05-26 13:03:09 -07002933#define BNX2_EMAC_TX_STAT_IFHCOUTOCTETS 0x00001600
2934#define BNX2_EMAC_TX_STAT_IFHCOUTBADOCTETS 0x00001604
2935#define BNX2_EMAC_TX_STAT_ETHERSTATSCOLLISIONS 0x00001608
2936#define BNX2_EMAC_TX_STAT_OUTXONSENT 0x0000160c
2937#define BNX2_EMAC_TX_STAT_OUTXOFFSENT 0x00001610
2938#define BNX2_EMAC_TX_STAT_FLOWCONTROLDONE 0x00001614
2939#define BNX2_EMAC_TX_STAT_DOT3STATSSINGLECOLLISIONFRAMES 0x00001618
2940#define BNX2_EMAC_TX_STAT_DOT3STATSMULTIPLECOLLISIONFRAMES 0x0000161c
2941#define BNX2_EMAC_TX_STAT_DOT3STATSDEFERREDTRANSMISSIONS 0x00001620
2942#define BNX2_EMAC_TX_STAT_DOT3STATSEXCESSIVECOLLISIONS 0x00001624
2943#define BNX2_EMAC_TX_STAT_DOT3STATSLATECOLLISIONS 0x00001628
2944#define BNX2_EMAC_TX_STAT_IFHCOUTUCASTPKTS 0x0000162c
2945#define BNX2_EMAC_TX_STAT_IFHCOUTMULTICASTPKTS 0x00001630
2946#define BNX2_EMAC_TX_STAT_IFHCOUTBROADCASTPKTS 0x00001634
2947#define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS64OCTETS 0x00001638
2948#define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS 0x0000163c
2949#define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS 0x00001640
2950#define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS 0x00001644
2951#define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS 0x00001648
2952#define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS 0x0000164c
Michael Chan19cdeb72006-11-19 14:09:48 -08002953#define BNX2_EMAC_TX_STAT_ETHERSTATSPKTSOVER1522OCTETS 0x00001650
Michael Chanb6016b72005-05-26 13:03:09 -07002954#define BNX2_EMAC_TX_STAT_DOT3STATSINTERNALMACTRANSMITERRORS 0x00001654
2955#define BNX2_EMAC_TXMAC_DEBUG0 0x00001658
2956#define BNX2_EMAC_TXMAC_DEBUG1 0x0000165c
2957#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE (0xfL<<0)
2958#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_IDLE (0x0L<<0)
2959#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_START0 (0x1L<<0)
2960#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA0 (0x4L<<0)
2961#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA1 (0x5L<<0)
2962#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA2 (0x6L<<0)
2963#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA3 (0x7L<<0)
2964#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT0 (0x8L<<0)
2965#define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT1 (0x9L<<0)
2966#define BNX2_EMAC_TXMAC_DEBUG1_CRS_ENABLE (1L<<4)
2967#define BNX2_EMAC_TXMAC_DEBUG1_BAD_CRC (1L<<5)
2968#define BNX2_EMAC_TXMAC_DEBUG1_SE_COUNTER (0xfL<<6)
2969#define BNX2_EMAC_TXMAC_DEBUG1_SEND_PAUSE (1L<<10)
2970#define BNX2_EMAC_TXMAC_DEBUG1_LATE_COLLISION (1L<<11)
2971#define BNX2_EMAC_TXMAC_DEBUG1_MAX_DEFER (1L<<12)
2972#define BNX2_EMAC_TXMAC_DEBUG1_DEFERRED (1L<<13)
2973#define BNX2_EMAC_TXMAC_DEBUG1_ONE_BYTE (1L<<14)
2974#define BNX2_EMAC_TXMAC_DEBUG1_IPG_TIME (0xfL<<15)
2975#define BNX2_EMAC_TXMAC_DEBUG1_SLOT_TIME (0xffL<<19)
2976
2977#define BNX2_EMAC_TXMAC_DEBUG2 0x00001660
2978#define BNX2_EMAC_TXMAC_DEBUG2_BACK_OFF (0x3ffL<<0)
2979#define BNX2_EMAC_TXMAC_DEBUG2_BYTE_COUNT (0xffffL<<10)
2980#define BNX2_EMAC_TXMAC_DEBUG2_COL_COUNT (0x1fL<<26)
2981#define BNX2_EMAC_TXMAC_DEBUG2_COL_BIT (1L<<31)
2982
2983#define BNX2_EMAC_TXMAC_DEBUG3 0x00001664
2984#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE (0xfL<<0)
2985#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_IDLE (0x0L<<0)
2986#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_PRE1 (0x1L<<0)
2987#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_PRE2 (0x2L<<0)
2988#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_SFD (0x3L<<0)
2989#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_DATA (0x4L<<0)
2990#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_CRC1 (0x5L<<0)
2991#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_CRC2 (0x6L<<0)
2992#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_EXT (0x7L<<0)
2993#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_STATB (0x8L<<0)
2994#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_STATG (0x9L<<0)
2995#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_JAM (0xaL<<0)
2996#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_EJAM (0xbL<<0)
2997#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_BJAM (0xcL<<0)
2998#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_SWAIT (0xdL<<0)
2999#define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_BACKOFF (0xeL<<0)
3000#define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE (0x7L<<4)
3001#define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_IDLE (0x0L<<4)
3002#define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_WAIT (0x1L<<4)
3003#define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_UNI (0x2L<<4)
3004#define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_MC (0x3L<<4)
3005#define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC2 (0x4L<<4)
3006#define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC3 (0x5L<<4)
3007#define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC (0x6L<<4)
3008#define BNX2_EMAC_TXMAC_DEBUG3_CRS_DONE (1L<<7)
3009#define BNX2_EMAC_TXMAC_DEBUG3_XOFF (1L<<8)
3010#define BNX2_EMAC_TXMAC_DEBUG3_SE_COUNTER (0xfL<<9)
3011#define BNX2_EMAC_TXMAC_DEBUG3_QUANTA_COUNTER (0x1fL<<13)
3012
3013#define BNX2_EMAC_TXMAC_DEBUG4 0x00001668
3014#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_COUNTER (0xffffL<<0)
3015#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE (0xfL<<16)
3016#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_IDLE (0x0L<<16)
3017#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA1 (0x2L<<16)
3018#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA2 (0x3L<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -08003019#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC3 (0x4L<<16)
3020#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC2 (0x5L<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07003021#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA3 (0x6L<<16)
3022#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC1 (0x7L<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07003023#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC1 (0x8L<<16)
3024#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC2 (0x9L<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -08003025#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TIME (0xaL<<16)
3026#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TYPE (0xcL<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07003027#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_WAIT (0xdL<<16)
Michael Chan19cdeb72006-11-19 14:09:48 -08003028#define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CMD (0xeL<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07003029#define BNX2_EMAC_TXMAC_DEBUG4_STATS0_VALID (1L<<20)
3030#define BNX2_EMAC_TXMAC_DEBUG4_APPEND_CRC (1L<<21)
3031#define BNX2_EMAC_TXMAC_DEBUG4_SLOT_FILLED (1L<<22)
3032#define BNX2_EMAC_TXMAC_DEBUG4_MAX_DEFER (1L<<23)
3033#define BNX2_EMAC_TXMAC_DEBUG4_SEND_EXTEND (1L<<24)
3034#define BNX2_EMAC_TXMAC_DEBUG4_SEND_PADDING (1L<<25)
3035#define BNX2_EMAC_TXMAC_DEBUG4_EOF_LOC (1L<<26)
3036#define BNX2_EMAC_TXMAC_DEBUG4_COLLIDING (1L<<27)
3037#define BNX2_EMAC_TXMAC_DEBUG4_COL_IN (1L<<28)
3038#define BNX2_EMAC_TXMAC_DEBUG4_BURSTING (1L<<29)
3039#define BNX2_EMAC_TXMAC_DEBUG4_ADVANCE (1L<<30)
3040#define BNX2_EMAC_TXMAC_DEBUG4_GO (1L<<31)
3041
3042#define BNX2_EMAC_TX_STAT_AC0 0x00001680
3043#define BNX2_EMAC_TX_STAT_AC1 0x00001684
3044#define BNX2_EMAC_TX_STAT_AC2 0x00001688
3045#define BNX2_EMAC_TX_STAT_AC3 0x0000168c
3046#define BNX2_EMAC_TX_STAT_AC4 0x00001690
3047#define BNX2_EMAC_TX_STAT_AC5 0x00001694
3048#define BNX2_EMAC_TX_STAT_AC6 0x00001698
3049#define BNX2_EMAC_TX_STAT_AC7 0x0000169c
3050#define BNX2_EMAC_TX_STAT_AC8 0x000016a0
3051#define BNX2_EMAC_TX_STAT_AC9 0x000016a4
3052#define BNX2_EMAC_TX_STAT_AC10 0x000016a8
3053#define BNX2_EMAC_TX_STAT_AC11 0x000016ac
3054#define BNX2_EMAC_TX_STAT_AC12 0x000016b0
3055#define BNX2_EMAC_TX_STAT_AC13 0x000016b4
3056#define BNX2_EMAC_TX_STAT_AC14 0x000016b8
3057#define BNX2_EMAC_TX_STAT_AC15 0x000016bc
3058#define BNX2_EMAC_TX_STAT_AC16 0x000016c0
3059#define BNX2_EMAC_TX_STAT_AC17 0x000016c4
3060#define BNX2_EMAC_TX_STAT_AC18 0x000016c8
3061#define BNX2_EMAC_TX_STAT_AC19 0x000016cc
3062#define BNX2_EMAC_TX_STAT_AC20 0x000016d0
Michael Chanb6016b72005-05-26 13:03:09 -07003063#define BNX2_EMAC_TXMAC_SUC_DBG_OVERRUNVEC 0x000016d8
Michael Chan19cdeb72006-11-19 14:09:48 -08003064#define BNX2_EMAC_TX_RATE_LIMIT_CTRL 0x000016fc
3065#define BNX2_EMAC_TX_RATE_LIMIT_CTRL_TX_THROTTLE_INC (0x7fL<<0)
3066#define BNX2_EMAC_TX_RATE_LIMIT_CTRL_TX_THROTTLE_NUM (0x7fL<<16)
3067#define BNX2_EMAC_TX_RATE_LIMIT_CTRL_RATE_LIMITER_EN (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07003068
3069
3070/*
3071 * rpm_reg definition
3072 * offset: 0x1800
3073 */
3074#define BNX2_RPM_COMMAND 0x00001800
3075#define BNX2_RPM_COMMAND_ENABLED (1L<<0)
3076#define BNX2_RPM_COMMAND_OVERRUN_ABORT (1L<<4)
3077
3078#define BNX2_RPM_STATUS 0x00001804
3079#define BNX2_RPM_STATUS_MBUF_WAIT (1L<<0)
3080#define BNX2_RPM_STATUS_FREE_WAIT (1L<<1)
3081
3082#define BNX2_RPM_CONFIG 0x00001808
3083#define BNX2_RPM_CONFIG_NO_PSD_HDR_CKSUM (1L<<0)
3084#define BNX2_RPM_CONFIG_ACPI_ENA (1L<<1)
3085#define BNX2_RPM_CONFIG_ACPI_KEEP (1L<<2)
3086#define BNX2_RPM_CONFIG_MP_KEEP (1L<<3)
3087#define BNX2_RPM_CONFIG_SORT_VECT_VAL (0xfL<<4)
Michael Chan9052a842006-11-19 14:10:12 -08003088#define BNX2_RPM_CONFIG_DISABLE_WOL_ASSERT (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003089#define BNX2_RPM_CONFIG_IGNORE_VLAN (1L<<31)
3090
Michael Chan9052a842006-11-19 14:10:12 -08003091#define BNX2_RPM_MGMT_PKT_CTRL 0x0000180c
3092#define BNX2_RPM_MGMT_PKT_CTRL_MGMT_SORT (0xfL<<0)
3093#define BNX2_RPM_MGMT_PKT_CTRL_MGMT_RULE (0xfL<<4)
3094#define BNX2_RPM_MGMT_PKT_CTRL_MGMT_DISCARD_EN (1L<<30)
3095#define BNX2_RPM_MGMT_PKT_CTRL_MGMT_EN (1L<<31)
3096
Michael Chanb6016b72005-05-26 13:03:09 -07003097#define BNX2_RPM_VLAN_MATCH0 0x00001810
3098#define BNX2_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE (0xfffL<<0)
3099
3100#define BNX2_RPM_VLAN_MATCH1 0x00001814
3101#define BNX2_RPM_VLAN_MATCH1_RPM_VLAN_MTCH1_VALUE (0xfffL<<0)
3102
3103#define BNX2_RPM_VLAN_MATCH2 0x00001818
3104#define BNX2_RPM_VLAN_MATCH2_RPM_VLAN_MTCH2_VALUE (0xfffL<<0)
3105
3106#define BNX2_RPM_VLAN_MATCH3 0x0000181c
3107#define BNX2_RPM_VLAN_MATCH3_RPM_VLAN_MTCH3_VALUE (0xfffL<<0)
3108
3109#define BNX2_RPM_SORT_USER0 0x00001820
3110#define BNX2_RPM_SORT_USER0_PM_EN (0xffffL<<0)
3111#define BNX2_RPM_SORT_USER0_BC_EN (1L<<16)
3112#define BNX2_RPM_SORT_USER0_MC_EN (1L<<17)
3113#define BNX2_RPM_SORT_USER0_MC_HSH_EN (1L<<18)
3114#define BNX2_RPM_SORT_USER0_PROM_EN (1L<<19)
3115#define BNX2_RPM_SORT_USER0_VLAN_EN (0xfL<<20)
3116#define BNX2_RPM_SORT_USER0_PROM_VLAN (1L<<24)
Michael Chan9052a842006-11-19 14:10:12 -08003117#define BNX2_RPM_SORT_USER0_VLAN_NOTMATCH (1L<<25)
Michael Chanb6016b72005-05-26 13:03:09 -07003118#define BNX2_RPM_SORT_USER0_ENA (1L<<31)
3119
3120#define BNX2_RPM_SORT_USER1 0x00001824
3121#define BNX2_RPM_SORT_USER1_PM_EN (0xffffL<<0)
3122#define BNX2_RPM_SORT_USER1_BC_EN (1L<<16)
3123#define BNX2_RPM_SORT_USER1_MC_EN (1L<<17)
3124#define BNX2_RPM_SORT_USER1_MC_HSH_EN (1L<<18)
3125#define BNX2_RPM_SORT_USER1_PROM_EN (1L<<19)
3126#define BNX2_RPM_SORT_USER1_VLAN_EN (0xfL<<20)
3127#define BNX2_RPM_SORT_USER1_PROM_VLAN (1L<<24)
3128#define BNX2_RPM_SORT_USER1_ENA (1L<<31)
3129
3130#define BNX2_RPM_SORT_USER2 0x00001828
3131#define BNX2_RPM_SORT_USER2_PM_EN (0xffffL<<0)
3132#define BNX2_RPM_SORT_USER2_BC_EN (1L<<16)
3133#define BNX2_RPM_SORT_USER2_MC_EN (1L<<17)
3134#define BNX2_RPM_SORT_USER2_MC_HSH_EN (1L<<18)
3135#define BNX2_RPM_SORT_USER2_PROM_EN (1L<<19)
3136#define BNX2_RPM_SORT_USER2_VLAN_EN (0xfL<<20)
3137#define BNX2_RPM_SORT_USER2_PROM_VLAN (1L<<24)
3138#define BNX2_RPM_SORT_USER2_ENA (1L<<31)
3139
3140#define BNX2_RPM_SORT_USER3 0x0000182c
3141#define BNX2_RPM_SORT_USER3_PM_EN (0xffffL<<0)
3142#define BNX2_RPM_SORT_USER3_BC_EN (1L<<16)
3143#define BNX2_RPM_SORT_USER3_MC_EN (1L<<17)
3144#define BNX2_RPM_SORT_USER3_MC_HSH_EN (1L<<18)
3145#define BNX2_RPM_SORT_USER3_PROM_EN (1L<<19)
3146#define BNX2_RPM_SORT_USER3_VLAN_EN (0xfL<<20)
3147#define BNX2_RPM_SORT_USER3_PROM_VLAN (1L<<24)
3148#define BNX2_RPM_SORT_USER3_ENA (1L<<31)
3149
3150#define BNX2_RPM_STAT_L2_FILTER_DISCARDS 0x00001840
3151#define BNX2_RPM_STAT_RULE_CHECKER_DISCARDS 0x00001844
3152#define BNX2_RPM_STAT_IFINFTQDISCARDS 0x00001848
3153#define BNX2_RPM_STAT_IFINMBUFDISCARD 0x0000184c
3154#define BNX2_RPM_STAT_RULE_CHECKER_P4_HIT 0x00001850
Michael Chan9052a842006-11-19 14:10:12 -08003155#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0 0x00001854
3156#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_LEN (0xffL<<0)
3157#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER (0xffL<<16)
3158#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_LEN_TYPE (1L<<30)
3159#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_EN (1L<<31)
3160
3161#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1 0x00001858
3162#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_LEN (0xffL<<0)
3163#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER (0xffL<<16)
3164#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_LEN_TYPE (1L<<30)
3165#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_EN (1L<<31)
3166
3167#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2 0x0000185c
3168#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_LEN (0xffL<<0)
3169#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER (0xffL<<16)
3170#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_LEN_TYPE (1L<<30)
3171#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_EN (1L<<31)
3172
3173#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3 0x00001860
3174#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_LEN (0xffL<<0)
3175#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER (0xffL<<16)
3176#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_LEN_TYPE (1L<<30)
3177#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_EN (1L<<31)
3178
3179#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4 0x00001864
3180#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_LEN (0xffL<<0)
3181#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER (0xffL<<16)
3182#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_LEN_TYPE (1L<<30)
3183#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_EN (1L<<31)
3184
3185#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5 0x00001868
3186#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_LEN (0xffL<<0)
3187#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER (0xffL<<16)
3188#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_LEN_TYPE (1L<<30)
3189#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_EN (1L<<31)
3190
3191#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6 0x0000186c
3192#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_LEN (0xffL<<0)
3193#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER (0xffL<<16)
3194#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_LEN_TYPE (1L<<30)
3195#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_EN (1L<<31)
3196
3197#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7 0x00001870
3198#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_LEN (0xffL<<0)
3199#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER (0xffL<<16)
3200#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_LEN_TYPE (1L<<30)
3201#define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_EN (1L<<31)
3202
Michael Chanb6016b72005-05-26 13:03:09 -07003203#define BNX2_RPM_STAT_AC0 0x00001880
3204#define BNX2_RPM_STAT_AC1 0x00001884
3205#define BNX2_RPM_STAT_AC2 0x00001888
3206#define BNX2_RPM_STAT_AC3 0x0000188c
3207#define BNX2_RPM_STAT_AC4 0x00001890
Michael Chan9052a842006-11-19 14:10:12 -08003208#define BNX2_RPM_RC_CNTL_16 0x000018e0
3209#define BNX2_RPM_RC_CNTL_16_OFFSET (0xffL<<0)
3210#define BNX2_RPM_RC_CNTL_16_CLASS (0x7L<<8)
3211#define BNX2_RPM_RC_CNTL_16_PRIORITY (1L<<11)
3212#define BNX2_RPM_RC_CNTL_16_P4 (1L<<12)
3213#define BNX2_RPM_RC_CNTL_16_HDR_TYPE (0x7L<<13)
3214#define BNX2_RPM_RC_CNTL_16_HDR_TYPE_START (0L<<13)
3215#define BNX2_RPM_RC_CNTL_16_HDR_TYPE_IP (1L<<13)
3216#define BNX2_RPM_RC_CNTL_16_HDR_TYPE_TCP (2L<<13)
3217#define BNX2_RPM_RC_CNTL_16_HDR_TYPE_UDP (3L<<13)
3218#define BNX2_RPM_RC_CNTL_16_HDR_TYPE_DATA (4L<<13)
3219#define BNX2_RPM_RC_CNTL_16_HDR_TYPE_TCP_UDP (5L<<13)
3220#define BNX2_RPM_RC_CNTL_16_HDR_TYPE_ICMPV6 (6L<<13)
3221#define BNX2_RPM_RC_CNTL_16_COMP (0x3L<<16)
3222#define BNX2_RPM_RC_CNTL_16_COMP_EQUAL (0L<<16)
3223#define BNX2_RPM_RC_CNTL_16_COMP_NEQUAL (1L<<16)
3224#define BNX2_RPM_RC_CNTL_16_COMP_GREATER (2L<<16)
3225#define BNX2_RPM_RC_CNTL_16_COMP_LESS (3L<<16)
3226#define BNX2_RPM_RC_CNTL_16_MAP (1L<<18)
3227#define BNX2_RPM_RC_CNTL_16_SBIT (1L<<19)
3228#define BNX2_RPM_RC_CNTL_16_CMDSEL (0x1fL<<20)
3229#define BNX2_RPM_RC_CNTL_16_DISCARD (1L<<25)
3230#define BNX2_RPM_RC_CNTL_16_MASK (1L<<26)
3231#define BNX2_RPM_RC_CNTL_16_P1 (1L<<27)
3232#define BNX2_RPM_RC_CNTL_16_P2 (1L<<28)
3233#define BNX2_RPM_RC_CNTL_16_P3 (1L<<29)
3234#define BNX2_RPM_RC_CNTL_16_NBIT (1L<<30)
3235
3236#define BNX2_RPM_RC_VALUE_MASK_16 0x000018e4
3237#define BNX2_RPM_RC_VALUE_MASK_16_VALUE (0xffffL<<0)
3238#define BNX2_RPM_RC_VALUE_MASK_16_MASK (0xffffL<<16)
3239
3240#define BNX2_RPM_RC_CNTL_17 0x000018e8
3241#define BNX2_RPM_RC_CNTL_17_OFFSET (0xffL<<0)
3242#define BNX2_RPM_RC_CNTL_17_CLASS (0x7L<<8)
3243#define BNX2_RPM_RC_CNTL_17_PRIORITY (1L<<11)
3244#define BNX2_RPM_RC_CNTL_17_P4 (1L<<12)
3245#define BNX2_RPM_RC_CNTL_17_HDR_TYPE (0x7L<<13)
3246#define BNX2_RPM_RC_CNTL_17_HDR_TYPE_START (0L<<13)
3247#define BNX2_RPM_RC_CNTL_17_HDR_TYPE_IP (1L<<13)
3248#define BNX2_RPM_RC_CNTL_17_HDR_TYPE_TCP (2L<<13)
3249#define BNX2_RPM_RC_CNTL_17_HDR_TYPE_UDP (3L<<13)
3250#define BNX2_RPM_RC_CNTL_17_HDR_TYPE_DATA (4L<<13)
3251#define BNX2_RPM_RC_CNTL_17_HDR_TYPE_TCP_UDP (5L<<13)
3252#define BNX2_RPM_RC_CNTL_17_HDR_TYPE_ICMPV6 (6L<<13)
3253#define BNX2_RPM_RC_CNTL_17_COMP (0x3L<<16)
3254#define BNX2_RPM_RC_CNTL_17_COMP_EQUAL (0L<<16)
3255#define BNX2_RPM_RC_CNTL_17_COMP_NEQUAL (1L<<16)
3256#define BNX2_RPM_RC_CNTL_17_COMP_GREATER (2L<<16)
3257#define BNX2_RPM_RC_CNTL_17_COMP_LESS (3L<<16)
3258#define BNX2_RPM_RC_CNTL_17_MAP (1L<<18)
3259#define BNX2_RPM_RC_CNTL_17_SBIT (1L<<19)
3260#define BNX2_RPM_RC_CNTL_17_CMDSEL (0x1fL<<20)
3261#define BNX2_RPM_RC_CNTL_17_DISCARD (1L<<25)
3262#define BNX2_RPM_RC_CNTL_17_MASK (1L<<26)
3263#define BNX2_RPM_RC_CNTL_17_P1 (1L<<27)
3264#define BNX2_RPM_RC_CNTL_17_P2 (1L<<28)
3265#define BNX2_RPM_RC_CNTL_17_P3 (1L<<29)
3266#define BNX2_RPM_RC_CNTL_17_NBIT (1L<<30)
3267
3268#define BNX2_RPM_RC_VALUE_MASK_17 0x000018ec
3269#define BNX2_RPM_RC_VALUE_MASK_17_VALUE (0xffffL<<0)
3270#define BNX2_RPM_RC_VALUE_MASK_17_MASK (0xffffL<<16)
3271
3272#define BNX2_RPM_RC_CNTL_18 0x000018f0
3273#define BNX2_RPM_RC_CNTL_18_OFFSET (0xffL<<0)
3274#define BNX2_RPM_RC_CNTL_18_CLASS (0x7L<<8)
3275#define BNX2_RPM_RC_CNTL_18_PRIORITY (1L<<11)
3276#define BNX2_RPM_RC_CNTL_18_P4 (1L<<12)
3277#define BNX2_RPM_RC_CNTL_18_HDR_TYPE (0x7L<<13)
3278#define BNX2_RPM_RC_CNTL_18_HDR_TYPE_START (0L<<13)
3279#define BNX2_RPM_RC_CNTL_18_HDR_TYPE_IP (1L<<13)
3280#define BNX2_RPM_RC_CNTL_18_HDR_TYPE_TCP (2L<<13)
3281#define BNX2_RPM_RC_CNTL_18_HDR_TYPE_UDP (3L<<13)
3282#define BNX2_RPM_RC_CNTL_18_HDR_TYPE_DATA (4L<<13)
3283#define BNX2_RPM_RC_CNTL_18_HDR_TYPE_TCP_UDP (5L<<13)
3284#define BNX2_RPM_RC_CNTL_18_HDR_TYPE_ICMPV6 (6L<<13)
3285#define BNX2_RPM_RC_CNTL_18_COMP (0x3L<<16)
3286#define BNX2_RPM_RC_CNTL_18_COMP_EQUAL (0L<<16)
3287#define BNX2_RPM_RC_CNTL_18_COMP_NEQUAL (1L<<16)
3288#define BNX2_RPM_RC_CNTL_18_COMP_GREATER (2L<<16)
3289#define BNX2_RPM_RC_CNTL_18_COMP_LESS (3L<<16)
3290#define BNX2_RPM_RC_CNTL_18_MAP (1L<<18)
3291#define BNX2_RPM_RC_CNTL_18_SBIT (1L<<19)
3292#define BNX2_RPM_RC_CNTL_18_CMDSEL (0x1fL<<20)
3293#define BNX2_RPM_RC_CNTL_18_DISCARD (1L<<25)
3294#define BNX2_RPM_RC_CNTL_18_MASK (1L<<26)
3295#define BNX2_RPM_RC_CNTL_18_P1 (1L<<27)
3296#define BNX2_RPM_RC_CNTL_18_P2 (1L<<28)
3297#define BNX2_RPM_RC_CNTL_18_P3 (1L<<29)
3298#define BNX2_RPM_RC_CNTL_18_NBIT (1L<<30)
3299
3300#define BNX2_RPM_RC_VALUE_MASK_18 0x000018f4
3301#define BNX2_RPM_RC_VALUE_MASK_18_VALUE (0xffffL<<0)
3302#define BNX2_RPM_RC_VALUE_MASK_18_MASK (0xffffL<<16)
3303
3304#define BNX2_RPM_RC_CNTL_19 0x000018f8
3305#define BNX2_RPM_RC_CNTL_19_OFFSET (0xffL<<0)
3306#define BNX2_RPM_RC_CNTL_19_CLASS (0x7L<<8)
3307#define BNX2_RPM_RC_CNTL_19_PRIORITY (1L<<11)
3308#define BNX2_RPM_RC_CNTL_19_P4 (1L<<12)
3309#define BNX2_RPM_RC_CNTL_19_HDR_TYPE (0x7L<<13)
3310#define BNX2_RPM_RC_CNTL_19_HDR_TYPE_START (0L<<13)
3311#define BNX2_RPM_RC_CNTL_19_HDR_TYPE_IP (1L<<13)
3312#define BNX2_RPM_RC_CNTL_19_HDR_TYPE_TCP (2L<<13)
3313#define BNX2_RPM_RC_CNTL_19_HDR_TYPE_UDP (3L<<13)
3314#define BNX2_RPM_RC_CNTL_19_HDR_TYPE_DATA (4L<<13)
3315#define BNX2_RPM_RC_CNTL_19_HDR_TYPE_TCP_UDP (5L<<13)
3316#define BNX2_RPM_RC_CNTL_19_HDR_TYPE_ICMPV6 (6L<<13)
3317#define BNX2_RPM_RC_CNTL_19_COMP (0x3L<<16)
3318#define BNX2_RPM_RC_CNTL_19_COMP_EQUAL (0L<<16)
3319#define BNX2_RPM_RC_CNTL_19_COMP_NEQUAL (1L<<16)
3320#define BNX2_RPM_RC_CNTL_19_COMP_GREATER (2L<<16)
3321#define BNX2_RPM_RC_CNTL_19_COMP_LESS (3L<<16)
3322#define BNX2_RPM_RC_CNTL_19_MAP (1L<<18)
3323#define BNX2_RPM_RC_CNTL_19_SBIT (1L<<19)
3324#define BNX2_RPM_RC_CNTL_19_CMDSEL (0x1fL<<20)
3325#define BNX2_RPM_RC_CNTL_19_DISCARD (1L<<25)
3326#define BNX2_RPM_RC_CNTL_19_MASK (1L<<26)
3327#define BNX2_RPM_RC_CNTL_19_P1 (1L<<27)
3328#define BNX2_RPM_RC_CNTL_19_P2 (1L<<28)
3329#define BNX2_RPM_RC_CNTL_19_P3 (1L<<29)
3330#define BNX2_RPM_RC_CNTL_19_NBIT (1L<<30)
3331
3332#define BNX2_RPM_RC_VALUE_MASK_19 0x000018fc
3333#define BNX2_RPM_RC_VALUE_MASK_19_VALUE (0xffffL<<0)
3334#define BNX2_RPM_RC_VALUE_MASK_19_MASK (0xffffL<<16)
3335
Michael Chanb6016b72005-05-26 13:03:09 -07003336#define BNX2_RPM_RC_CNTL_0 0x00001900
3337#define BNX2_RPM_RC_CNTL_0_OFFSET (0xffL<<0)
3338#define BNX2_RPM_RC_CNTL_0_CLASS (0x7L<<8)
3339#define BNX2_RPM_RC_CNTL_0_PRIORITY (1L<<11)
3340#define BNX2_RPM_RC_CNTL_0_P4 (1L<<12)
3341#define BNX2_RPM_RC_CNTL_0_HDR_TYPE (0x7L<<13)
3342#define BNX2_RPM_RC_CNTL_0_HDR_TYPE_START (0L<<13)
3343#define BNX2_RPM_RC_CNTL_0_HDR_TYPE_IP (1L<<13)
3344#define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP (2L<<13)
3345#define BNX2_RPM_RC_CNTL_0_HDR_TYPE_UDP (3L<<13)
3346#define BNX2_RPM_RC_CNTL_0_HDR_TYPE_DATA (4L<<13)
Michael Chan9052a842006-11-19 14:10:12 -08003347#define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP_UDP (5L<<13)
3348#define BNX2_RPM_RC_CNTL_0_HDR_TYPE_ICMPV6 (6L<<13)
Michael Chanb6016b72005-05-26 13:03:09 -07003349#define BNX2_RPM_RC_CNTL_0_COMP (0x3L<<16)
3350#define BNX2_RPM_RC_CNTL_0_COMP_EQUAL (0L<<16)
3351#define BNX2_RPM_RC_CNTL_0_COMP_NEQUAL (1L<<16)
3352#define BNX2_RPM_RC_CNTL_0_COMP_GREATER (2L<<16)
3353#define BNX2_RPM_RC_CNTL_0_COMP_LESS (3L<<16)
Michael Chan9052a842006-11-19 14:10:12 -08003354#define BNX2_RPM_RC_CNTL_0_MAP_XI (1L<<18)
Michael Chanb6016b72005-05-26 13:03:09 -07003355#define BNX2_RPM_RC_CNTL_0_SBIT (1L<<19)
3356#define BNX2_RPM_RC_CNTL_0_CMDSEL (0xfL<<20)
3357#define BNX2_RPM_RC_CNTL_0_MAP (1L<<24)
Michael Chan9052a842006-11-19 14:10:12 -08003358#define BNX2_RPM_RC_CNTL_0_CMDSEL_XI (0x1fL<<20)
Michael Chanb6016b72005-05-26 13:03:09 -07003359#define BNX2_RPM_RC_CNTL_0_DISCARD (1L<<25)
3360#define BNX2_RPM_RC_CNTL_0_MASK (1L<<26)
3361#define BNX2_RPM_RC_CNTL_0_P1 (1L<<27)
3362#define BNX2_RPM_RC_CNTL_0_P2 (1L<<28)
3363#define BNX2_RPM_RC_CNTL_0_P3 (1L<<29)
3364#define BNX2_RPM_RC_CNTL_0_NBIT (1L<<30)
3365
3366#define BNX2_RPM_RC_VALUE_MASK_0 0x00001904
3367#define BNX2_RPM_RC_VALUE_MASK_0_VALUE (0xffffL<<0)
3368#define BNX2_RPM_RC_VALUE_MASK_0_MASK (0xffffL<<16)
3369
3370#define BNX2_RPM_RC_CNTL_1 0x00001908
3371#define BNX2_RPM_RC_CNTL_1_A (0x3ffffL<<0)
3372#define BNX2_RPM_RC_CNTL_1_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003373#define BNX2_RPM_RC_CNTL_1_OFFSET_XI (0xffL<<0)
3374#define BNX2_RPM_RC_CNTL_1_CLASS_XI (0x7L<<8)
3375#define BNX2_RPM_RC_CNTL_1_PRIORITY_XI (1L<<11)
3376#define BNX2_RPM_RC_CNTL_1_P4_XI (1L<<12)
3377#define BNX2_RPM_RC_CNTL_1_HDR_TYPE_XI (0x7L<<13)
3378#define BNX2_RPM_RC_CNTL_1_HDR_TYPE_START_XI (0L<<13)
3379#define BNX2_RPM_RC_CNTL_1_HDR_TYPE_IP_XI (1L<<13)
3380#define BNX2_RPM_RC_CNTL_1_HDR_TYPE_TCP_XI (2L<<13)
3381#define BNX2_RPM_RC_CNTL_1_HDR_TYPE_UDP_XI (3L<<13)
3382#define BNX2_RPM_RC_CNTL_1_HDR_TYPE_DATA_XI (4L<<13)
3383#define BNX2_RPM_RC_CNTL_1_HDR_TYPE_TCP_UDP_XI (5L<<13)
3384#define BNX2_RPM_RC_CNTL_1_HDR_TYPE_ICMPV6_XI (6L<<13)
3385#define BNX2_RPM_RC_CNTL_1_COMP_XI (0x3L<<16)
3386#define BNX2_RPM_RC_CNTL_1_COMP_EQUAL_XI (0L<<16)
3387#define BNX2_RPM_RC_CNTL_1_COMP_NEQUAL_XI (1L<<16)
3388#define BNX2_RPM_RC_CNTL_1_COMP_GREATER_XI (2L<<16)
3389#define BNX2_RPM_RC_CNTL_1_COMP_LESS_XI (3L<<16)
3390#define BNX2_RPM_RC_CNTL_1_MAP_XI (1L<<18)
3391#define BNX2_RPM_RC_CNTL_1_SBIT_XI (1L<<19)
3392#define BNX2_RPM_RC_CNTL_1_CMDSEL_XI (0x1fL<<20)
3393#define BNX2_RPM_RC_CNTL_1_DISCARD_XI (1L<<25)
3394#define BNX2_RPM_RC_CNTL_1_MASK_XI (1L<<26)
3395#define BNX2_RPM_RC_CNTL_1_P1_XI (1L<<27)
3396#define BNX2_RPM_RC_CNTL_1_P2_XI (1L<<28)
3397#define BNX2_RPM_RC_CNTL_1_P3_XI (1L<<29)
3398#define BNX2_RPM_RC_CNTL_1_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003399
3400#define BNX2_RPM_RC_VALUE_MASK_1 0x0000190c
Michael Chan9052a842006-11-19 14:10:12 -08003401#define BNX2_RPM_RC_VALUE_MASK_1_VALUE (0xffffL<<0)
3402#define BNX2_RPM_RC_VALUE_MASK_1_MASK (0xffffL<<16)
3403
Michael Chanb6016b72005-05-26 13:03:09 -07003404#define BNX2_RPM_RC_CNTL_2 0x00001910
3405#define BNX2_RPM_RC_CNTL_2_A (0x3ffffL<<0)
3406#define BNX2_RPM_RC_CNTL_2_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003407#define BNX2_RPM_RC_CNTL_2_OFFSET_XI (0xffL<<0)
3408#define BNX2_RPM_RC_CNTL_2_CLASS_XI (0x7L<<8)
3409#define BNX2_RPM_RC_CNTL_2_PRIORITY_XI (1L<<11)
3410#define BNX2_RPM_RC_CNTL_2_P4_XI (1L<<12)
3411#define BNX2_RPM_RC_CNTL_2_HDR_TYPE_XI (0x7L<<13)
3412#define BNX2_RPM_RC_CNTL_2_HDR_TYPE_START_XI (0L<<13)
3413#define BNX2_RPM_RC_CNTL_2_HDR_TYPE_IP_XI (1L<<13)
3414#define BNX2_RPM_RC_CNTL_2_HDR_TYPE_TCP_XI (2L<<13)
3415#define BNX2_RPM_RC_CNTL_2_HDR_TYPE_UDP_XI (3L<<13)
3416#define BNX2_RPM_RC_CNTL_2_HDR_TYPE_DATA_XI (4L<<13)
3417#define BNX2_RPM_RC_CNTL_2_HDR_TYPE_TCP_UDP_XI (5L<<13)
3418#define BNX2_RPM_RC_CNTL_2_HDR_TYPE_ICMPV6_XI (6L<<13)
3419#define BNX2_RPM_RC_CNTL_2_COMP_XI (0x3L<<16)
3420#define BNX2_RPM_RC_CNTL_2_COMP_EQUAL_XI (0L<<16)
3421#define BNX2_RPM_RC_CNTL_2_COMP_NEQUAL_XI (1L<<16)
3422#define BNX2_RPM_RC_CNTL_2_COMP_GREATER_XI (2L<<16)
3423#define BNX2_RPM_RC_CNTL_2_COMP_LESS_XI (3L<<16)
3424#define BNX2_RPM_RC_CNTL_2_MAP_XI (1L<<18)
3425#define BNX2_RPM_RC_CNTL_2_SBIT_XI (1L<<19)
3426#define BNX2_RPM_RC_CNTL_2_CMDSEL_XI (0x1fL<<20)
3427#define BNX2_RPM_RC_CNTL_2_DISCARD_XI (1L<<25)
3428#define BNX2_RPM_RC_CNTL_2_MASK_XI (1L<<26)
3429#define BNX2_RPM_RC_CNTL_2_P1_XI (1L<<27)
3430#define BNX2_RPM_RC_CNTL_2_P2_XI (1L<<28)
3431#define BNX2_RPM_RC_CNTL_2_P3_XI (1L<<29)
3432#define BNX2_RPM_RC_CNTL_2_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003433
3434#define BNX2_RPM_RC_VALUE_MASK_2 0x00001914
Michael Chan9052a842006-11-19 14:10:12 -08003435#define BNX2_RPM_RC_VALUE_MASK_2_VALUE (0xffffL<<0)
3436#define BNX2_RPM_RC_VALUE_MASK_2_MASK (0xffffL<<16)
3437
Michael Chanb6016b72005-05-26 13:03:09 -07003438#define BNX2_RPM_RC_CNTL_3 0x00001918
3439#define BNX2_RPM_RC_CNTL_3_A (0x3ffffL<<0)
3440#define BNX2_RPM_RC_CNTL_3_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003441#define BNX2_RPM_RC_CNTL_3_OFFSET_XI (0xffL<<0)
3442#define BNX2_RPM_RC_CNTL_3_CLASS_XI (0x7L<<8)
3443#define BNX2_RPM_RC_CNTL_3_PRIORITY_XI (1L<<11)
3444#define BNX2_RPM_RC_CNTL_3_P4_XI (1L<<12)
3445#define BNX2_RPM_RC_CNTL_3_HDR_TYPE_XI (0x7L<<13)
3446#define BNX2_RPM_RC_CNTL_3_HDR_TYPE_START_XI (0L<<13)
3447#define BNX2_RPM_RC_CNTL_3_HDR_TYPE_IP_XI (1L<<13)
3448#define BNX2_RPM_RC_CNTL_3_HDR_TYPE_TCP_XI (2L<<13)
3449#define BNX2_RPM_RC_CNTL_3_HDR_TYPE_UDP_XI (3L<<13)
3450#define BNX2_RPM_RC_CNTL_3_HDR_TYPE_DATA_XI (4L<<13)
3451#define BNX2_RPM_RC_CNTL_3_HDR_TYPE_TCP_UDP_XI (5L<<13)
3452#define BNX2_RPM_RC_CNTL_3_HDR_TYPE_ICMPV6_XI (6L<<13)
3453#define BNX2_RPM_RC_CNTL_3_COMP_XI (0x3L<<16)
3454#define BNX2_RPM_RC_CNTL_3_COMP_EQUAL_XI (0L<<16)
3455#define BNX2_RPM_RC_CNTL_3_COMP_NEQUAL_XI (1L<<16)
3456#define BNX2_RPM_RC_CNTL_3_COMP_GREATER_XI (2L<<16)
3457#define BNX2_RPM_RC_CNTL_3_COMP_LESS_XI (3L<<16)
3458#define BNX2_RPM_RC_CNTL_3_MAP_XI (1L<<18)
3459#define BNX2_RPM_RC_CNTL_3_SBIT_XI (1L<<19)
3460#define BNX2_RPM_RC_CNTL_3_CMDSEL_XI (0x1fL<<20)
3461#define BNX2_RPM_RC_CNTL_3_DISCARD_XI (1L<<25)
3462#define BNX2_RPM_RC_CNTL_3_MASK_XI (1L<<26)
3463#define BNX2_RPM_RC_CNTL_3_P1_XI (1L<<27)
3464#define BNX2_RPM_RC_CNTL_3_P2_XI (1L<<28)
3465#define BNX2_RPM_RC_CNTL_3_P3_XI (1L<<29)
3466#define BNX2_RPM_RC_CNTL_3_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003467
3468#define BNX2_RPM_RC_VALUE_MASK_3 0x0000191c
Michael Chan9052a842006-11-19 14:10:12 -08003469#define BNX2_RPM_RC_VALUE_MASK_3_VALUE (0xffffL<<0)
3470#define BNX2_RPM_RC_VALUE_MASK_3_MASK (0xffffL<<16)
3471
Michael Chanb6016b72005-05-26 13:03:09 -07003472#define BNX2_RPM_RC_CNTL_4 0x00001920
3473#define BNX2_RPM_RC_CNTL_4_A (0x3ffffL<<0)
3474#define BNX2_RPM_RC_CNTL_4_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003475#define BNX2_RPM_RC_CNTL_4_OFFSET_XI (0xffL<<0)
3476#define BNX2_RPM_RC_CNTL_4_CLASS_XI (0x7L<<8)
3477#define BNX2_RPM_RC_CNTL_4_PRIORITY_XI (1L<<11)
3478#define BNX2_RPM_RC_CNTL_4_P4_XI (1L<<12)
3479#define BNX2_RPM_RC_CNTL_4_HDR_TYPE_XI (0x7L<<13)
3480#define BNX2_RPM_RC_CNTL_4_HDR_TYPE_START_XI (0L<<13)
3481#define BNX2_RPM_RC_CNTL_4_HDR_TYPE_IP_XI (1L<<13)
3482#define BNX2_RPM_RC_CNTL_4_HDR_TYPE_TCP_XI (2L<<13)
3483#define BNX2_RPM_RC_CNTL_4_HDR_TYPE_UDP_XI (3L<<13)
3484#define BNX2_RPM_RC_CNTL_4_HDR_TYPE_DATA_XI (4L<<13)
3485#define BNX2_RPM_RC_CNTL_4_HDR_TYPE_TCP_UDP_XI (5L<<13)
3486#define BNX2_RPM_RC_CNTL_4_HDR_TYPE_ICMPV6_XI (6L<<13)
3487#define BNX2_RPM_RC_CNTL_4_COMP_XI (0x3L<<16)
3488#define BNX2_RPM_RC_CNTL_4_COMP_EQUAL_XI (0L<<16)
3489#define BNX2_RPM_RC_CNTL_4_COMP_NEQUAL_XI (1L<<16)
3490#define BNX2_RPM_RC_CNTL_4_COMP_GREATER_XI (2L<<16)
3491#define BNX2_RPM_RC_CNTL_4_COMP_LESS_XI (3L<<16)
3492#define BNX2_RPM_RC_CNTL_4_MAP_XI (1L<<18)
3493#define BNX2_RPM_RC_CNTL_4_SBIT_XI (1L<<19)
3494#define BNX2_RPM_RC_CNTL_4_CMDSEL_XI (0x1fL<<20)
3495#define BNX2_RPM_RC_CNTL_4_DISCARD_XI (1L<<25)
3496#define BNX2_RPM_RC_CNTL_4_MASK_XI (1L<<26)
3497#define BNX2_RPM_RC_CNTL_4_P1_XI (1L<<27)
3498#define BNX2_RPM_RC_CNTL_4_P2_XI (1L<<28)
3499#define BNX2_RPM_RC_CNTL_4_P3_XI (1L<<29)
3500#define BNX2_RPM_RC_CNTL_4_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003501
3502#define BNX2_RPM_RC_VALUE_MASK_4 0x00001924
Michael Chan9052a842006-11-19 14:10:12 -08003503#define BNX2_RPM_RC_VALUE_MASK_4_VALUE (0xffffL<<0)
3504#define BNX2_RPM_RC_VALUE_MASK_4_MASK (0xffffL<<16)
3505
Michael Chanb6016b72005-05-26 13:03:09 -07003506#define BNX2_RPM_RC_CNTL_5 0x00001928
3507#define BNX2_RPM_RC_CNTL_5_A (0x3ffffL<<0)
3508#define BNX2_RPM_RC_CNTL_5_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003509#define BNX2_RPM_RC_CNTL_5_OFFSET_XI (0xffL<<0)
3510#define BNX2_RPM_RC_CNTL_5_CLASS_XI (0x7L<<8)
3511#define BNX2_RPM_RC_CNTL_5_PRIORITY_XI (1L<<11)
3512#define BNX2_RPM_RC_CNTL_5_P4_XI (1L<<12)
3513#define BNX2_RPM_RC_CNTL_5_HDR_TYPE_XI (0x7L<<13)
3514#define BNX2_RPM_RC_CNTL_5_HDR_TYPE_START_XI (0L<<13)
3515#define BNX2_RPM_RC_CNTL_5_HDR_TYPE_IP_XI (1L<<13)
3516#define BNX2_RPM_RC_CNTL_5_HDR_TYPE_TCP_XI (2L<<13)
3517#define BNX2_RPM_RC_CNTL_5_HDR_TYPE_UDP_XI (3L<<13)
3518#define BNX2_RPM_RC_CNTL_5_HDR_TYPE_DATA_XI (4L<<13)
3519#define BNX2_RPM_RC_CNTL_5_HDR_TYPE_TCP_UDP_XI (5L<<13)
3520#define BNX2_RPM_RC_CNTL_5_HDR_TYPE_ICMPV6_XI (6L<<13)
3521#define BNX2_RPM_RC_CNTL_5_COMP_XI (0x3L<<16)
3522#define BNX2_RPM_RC_CNTL_5_COMP_EQUAL_XI (0L<<16)
3523#define BNX2_RPM_RC_CNTL_5_COMP_NEQUAL_XI (1L<<16)
3524#define BNX2_RPM_RC_CNTL_5_COMP_GREATER_XI (2L<<16)
3525#define BNX2_RPM_RC_CNTL_5_COMP_LESS_XI (3L<<16)
3526#define BNX2_RPM_RC_CNTL_5_MAP_XI (1L<<18)
3527#define BNX2_RPM_RC_CNTL_5_SBIT_XI (1L<<19)
3528#define BNX2_RPM_RC_CNTL_5_CMDSEL_XI (0x1fL<<20)
3529#define BNX2_RPM_RC_CNTL_5_DISCARD_XI (1L<<25)
3530#define BNX2_RPM_RC_CNTL_5_MASK_XI (1L<<26)
3531#define BNX2_RPM_RC_CNTL_5_P1_XI (1L<<27)
3532#define BNX2_RPM_RC_CNTL_5_P2_XI (1L<<28)
3533#define BNX2_RPM_RC_CNTL_5_P3_XI (1L<<29)
3534#define BNX2_RPM_RC_CNTL_5_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003535
3536#define BNX2_RPM_RC_VALUE_MASK_5 0x0000192c
Michael Chan9052a842006-11-19 14:10:12 -08003537#define BNX2_RPM_RC_VALUE_MASK_5_VALUE (0xffffL<<0)
3538#define BNX2_RPM_RC_VALUE_MASK_5_MASK (0xffffL<<16)
3539
Michael Chanb6016b72005-05-26 13:03:09 -07003540#define BNX2_RPM_RC_CNTL_6 0x00001930
3541#define BNX2_RPM_RC_CNTL_6_A (0x3ffffL<<0)
3542#define BNX2_RPM_RC_CNTL_6_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003543#define BNX2_RPM_RC_CNTL_6_OFFSET_XI (0xffL<<0)
3544#define BNX2_RPM_RC_CNTL_6_CLASS_XI (0x7L<<8)
3545#define BNX2_RPM_RC_CNTL_6_PRIORITY_XI (1L<<11)
3546#define BNX2_RPM_RC_CNTL_6_P4_XI (1L<<12)
3547#define BNX2_RPM_RC_CNTL_6_HDR_TYPE_XI (0x7L<<13)
3548#define BNX2_RPM_RC_CNTL_6_HDR_TYPE_START_XI (0L<<13)
3549#define BNX2_RPM_RC_CNTL_6_HDR_TYPE_IP_XI (1L<<13)
3550#define BNX2_RPM_RC_CNTL_6_HDR_TYPE_TCP_XI (2L<<13)
3551#define BNX2_RPM_RC_CNTL_6_HDR_TYPE_UDP_XI (3L<<13)
3552#define BNX2_RPM_RC_CNTL_6_HDR_TYPE_DATA_XI (4L<<13)
3553#define BNX2_RPM_RC_CNTL_6_HDR_TYPE_TCP_UDP_XI (5L<<13)
3554#define BNX2_RPM_RC_CNTL_6_HDR_TYPE_ICMPV6_XI (6L<<13)
3555#define BNX2_RPM_RC_CNTL_6_COMP_XI (0x3L<<16)
3556#define BNX2_RPM_RC_CNTL_6_COMP_EQUAL_XI (0L<<16)
3557#define BNX2_RPM_RC_CNTL_6_COMP_NEQUAL_XI (1L<<16)
3558#define BNX2_RPM_RC_CNTL_6_COMP_GREATER_XI (2L<<16)
3559#define BNX2_RPM_RC_CNTL_6_COMP_LESS_XI (3L<<16)
3560#define BNX2_RPM_RC_CNTL_6_MAP_XI (1L<<18)
3561#define BNX2_RPM_RC_CNTL_6_SBIT_XI (1L<<19)
3562#define BNX2_RPM_RC_CNTL_6_CMDSEL_XI (0x1fL<<20)
3563#define BNX2_RPM_RC_CNTL_6_DISCARD_XI (1L<<25)
3564#define BNX2_RPM_RC_CNTL_6_MASK_XI (1L<<26)
3565#define BNX2_RPM_RC_CNTL_6_P1_XI (1L<<27)
3566#define BNX2_RPM_RC_CNTL_6_P2_XI (1L<<28)
3567#define BNX2_RPM_RC_CNTL_6_P3_XI (1L<<29)
3568#define BNX2_RPM_RC_CNTL_6_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003569
3570#define BNX2_RPM_RC_VALUE_MASK_6 0x00001934
Michael Chan9052a842006-11-19 14:10:12 -08003571#define BNX2_RPM_RC_VALUE_MASK_6_VALUE (0xffffL<<0)
3572#define BNX2_RPM_RC_VALUE_MASK_6_MASK (0xffffL<<16)
3573
Michael Chanb6016b72005-05-26 13:03:09 -07003574#define BNX2_RPM_RC_CNTL_7 0x00001938
3575#define BNX2_RPM_RC_CNTL_7_A (0x3ffffL<<0)
3576#define BNX2_RPM_RC_CNTL_7_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003577#define BNX2_RPM_RC_CNTL_7_OFFSET_XI (0xffL<<0)
3578#define BNX2_RPM_RC_CNTL_7_CLASS_XI (0x7L<<8)
3579#define BNX2_RPM_RC_CNTL_7_PRIORITY_XI (1L<<11)
3580#define BNX2_RPM_RC_CNTL_7_P4_XI (1L<<12)
3581#define BNX2_RPM_RC_CNTL_7_HDR_TYPE_XI (0x7L<<13)
3582#define BNX2_RPM_RC_CNTL_7_HDR_TYPE_START_XI (0L<<13)
3583#define BNX2_RPM_RC_CNTL_7_HDR_TYPE_IP_XI (1L<<13)
3584#define BNX2_RPM_RC_CNTL_7_HDR_TYPE_TCP_XI (2L<<13)
3585#define BNX2_RPM_RC_CNTL_7_HDR_TYPE_UDP_XI (3L<<13)
3586#define BNX2_RPM_RC_CNTL_7_HDR_TYPE_DATA_XI (4L<<13)
3587#define BNX2_RPM_RC_CNTL_7_HDR_TYPE_TCP_UDP_XI (5L<<13)
3588#define BNX2_RPM_RC_CNTL_7_HDR_TYPE_ICMPV6_XI (6L<<13)
3589#define BNX2_RPM_RC_CNTL_7_COMP_XI (0x3L<<16)
3590#define BNX2_RPM_RC_CNTL_7_COMP_EQUAL_XI (0L<<16)
3591#define BNX2_RPM_RC_CNTL_7_COMP_NEQUAL_XI (1L<<16)
3592#define BNX2_RPM_RC_CNTL_7_COMP_GREATER_XI (2L<<16)
3593#define BNX2_RPM_RC_CNTL_7_COMP_LESS_XI (3L<<16)
3594#define BNX2_RPM_RC_CNTL_7_MAP_XI (1L<<18)
3595#define BNX2_RPM_RC_CNTL_7_SBIT_XI (1L<<19)
3596#define BNX2_RPM_RC_CNTL_7_CMDSEL_XI (0x1fL<<20)
3597#define BNX2_RPM_RC_CNTL_7_DISCARD_XI (1L<<25)
3598#define BNX2_RPM_RC_CNTL_7_MASK_XI (1L<<26)
3599#define BNX2_RPM_RC_CNTL_7_P1_XI (1L<<27)
3600#define BNX2_RPM_RC_CNTL_7_P2_XI (1L<<28)
3601#define BNX2_RPM_RC_CNTL_7_P3_XI (1L<<29)
3602#define BNX2_RPM_RC_CNTL_7_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003603
3604#define BNX2_RPM_RC_VALUE_MASK_7 0x0000193c
Michael Chan9052a842006-11-19 14:10:12 -08003605#define BNX2_RPM_RC_VALUE_MASK_7_VALUE (0xffffL<<0)
3606#define BNX2_RPM_RC_VALUE_MASK_7_MASK (0xffffL<<16)
3607
Michael Chanb6016b72005-05-26 13:03:09 -07003608#define BNX2_RPM_RC_CNTL_8 0x00001940
3609#define BNX2_RPM_RC_CNTL_8_A (0x3ffffL<<0)
3610#define BNX2_RPM_RC_CNTL_8_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003611#define BNX2_RPM_RC_CNTL_8_OFFSET_XI (0xffL<<0)
3612#define BNX2_RPM_RC_CNTL_8_CLASS_XI (0x7L<<8)
3613#define BNX2_RPM_RC_CNTL_8_PRIORITY_XI (1L<<11)
3614#define BNX2_RPM_RC_CNTL_8_P4_XI (1L<<12)
3615#define BNX2_RPM_RC_CNTL_8_HDR_TYPE_XI (0x7L<<13)
3616#define BNX2_RPM_RC_CNTL_8_HDR_TYPE_START_XI (0L<<13)
3617#define BNX2_RPM_RC_CNTL_8_HDR_TYPE_IP_XI (1L<<13)
3618#define BNX2_RPM_RC_CNTL_8_HDR_TYPE_TCP_XI (2L<<13)
3619#define BNX2_RPM_RC_CNTL_8_HDR_TYPE_UDP_XI (3L<<13)
3620#define BNX2_RPM_RC_CNTL_8_HDR_TYPE_DATA_XI (4L<<13)
3621#define BNX2_RPM_RC_CNTL_8_HDR_TYPE_TCP_UDP_XI (5L<<13)
3622#define BNX2_RPM_RC_CNTL_8_HDR_TYPE_ICMPV6_XI (6L<<13)
3623#define BNX2_RPM_RC_CNTL_8_COMP_XI (0x3L<<16)
3624#define BNX2_RPM_RC_CNTL_8_COMP_EQUAL_XI (0L<<16)
3625#define BNX2_RPM_RC_CNTL_8_COMP_NEQUAL_XI (1L<<16)
3626#define BNX2_RPM_RC_CNTL_8_COMP_GREATER_XI (2L<<16)
3627#define BNX2_RPM_RC_CNTL_8_COMP_LESS_XI (3L<<16)
3628#define BNX2_RPM_RC_CNTL_8_MAP_XI (1L<<18)
3629#define BNX2_RPM_RC_CNTL_8_SBIT_XI (1L<<19)
3630#define BNX2_RPM_RC_CNTL_8_CMDSEL_XI (0x1fL<<20)
3631#define BNX2_RPM_RC_CNTL_8_DISCARD_XI (1L<<25)
3632#define BNX2_RPM_RC_CNTL_8_MASK_XI (1L<<26)
3633#define BNX2_RPM_RC_CNTL_8_P1_XI (1L<<27)
3634#define BNX2_RPM_RC_CNTL_8_P2_XI (1L<<28)
3635#define BNX2_RPM_RC_CNTL_8_P3_XI (1L<<29)
3636#define BNX2_RPM_RC_CNTL_8_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003637
3638#define BNX2_RPM_RC_VALUE_MASK_8 0x00001944
Michael Chan9052a842006-11-19 14:10:12 -08003639#define BNX2_RPM_RC_VALUE_MASK_8_VALUE (0xffffL<<0)
3640#define BNX2_RPM_RC_VALUE_MASK_8_MASK (0xffffL<<16)
3641
Michael Chanb6016b72005-05-26 13:03:09 -07003642#define BNX2_RPM_RC_CNTL_9 0x00001948
3643#define BNX2_RPM_RC_CNTL_9_A (0x3ffffL<<0)
3644#define BNX2_RPM_RC_CNTL_9_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003645#define BNX2_RPM_RC_CNTL_9_OFFSET_XI (0xffL<<0)
3646#define BNX2_RPM_RC_CNTL_9_CLASS_XI (0x7L<<8)
3647#define BNX2_RPM_RC_CNTL_9_PRIORITY_XI (1L<<11)
3648#define BNX2_RPM_RC_CNTL_9_P4_XI (1L<<12)
3649#define BNX2_RPM_RC_CNTL_9_HDR_TYPE_XI (0x7L<<13)
3650#define BNX2_RPM_RC_CNTL_9_HDR_TYPE_START_XI (0L<<13)
3651#define BNX2_RPM_RC_CNTL_9_HDR_TYPE_IP_XI (1L<<13)
3652#define BNX2_RPM_RC_CNTL_9_HDR_TYPE_TCP_XI (2L<<13)
3653#define BNX2_RPM_RC_CNTL_9_HDR_TYPE_UDP_XI (3L<<13)
3654#define BNX2_RPM_RC_CNTL_9_HDR_TYPE_DATA_XI (4L<<13)
3655#define BNX2_RPM_RC_CNTL_9_HDR_TYPE_TCP_UDP_XI (5L<<13)
3656#define BNX2_RPM_RC_CNTL_9_HDR_TYPE_ICMPV6_XI (6L<<13)
3657#define BNX2_RPM_RC_CNTL_9_COMP_XI (0x3L<<16)
3658#define BNX2_RPM_RC_CNTL_9_COMP_EQUAL_XI (0L<<16)
3659#define BNX2_RPM_RC_CNTL_9_COMP_NEQUAL_XI (1L<<16)
3660#define BNX2_RPM_RC_CNTL_9_COMP_GREATER_XI (2L<<16)
3661#define BNX2_RPM_RC_CNTL_9_COMP_LESS_XI (3L<<16)
3662#define BNX2_RPM_RC_CNTL_9_MAP_XI (1L<<18)
3663#define BNX2_RPM_RC_CNTL_9_SBIT_XI (1L<<19)
3664#define BNX2_RPM_RC_CNTL_9_CMDSEL_XI (0x1fL<<20)
3665#define BNX2_RPM_RC_CNTL_9_DISCARD_XI (1L<<25)
3666#define BNX2_RPM_RC_CNTL_9_MASK_XI (1L<<26)
3667#define BNX2_RPM_RC_CNTL_9_P1_XI (1L<<27)
3668#define BNX2_RPM_RC_CNTL_9_P2_XI (1L<<28)
3669#define BNX2_RPM_RC_CNTL_9_P3_XI (1L<<29)
3670#define BNX2_RPM_RC_CNTL_9_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003671
3672#define BNX2_RPM_RC_VALUE_MASK_9 0x0000194c
Michael Chan9052a842006-11-19 14:10:12 -08003673#define BNX2_RPM_RC_VALUE_MASK_9_VALUE (0xffffL<<0)
3674#define BNX2_RPM_RC_VALUE_MASK_9_MASK (0xffffL<<16)
3675
Michael Chanb6016b72005-05-26 13:03:09 -07003676#define BNX2_RPM_RC_CNTL_10 0x00001950
3677#define BNX2_RPM_RC_CNTL_10_A (0x3ffffL<<0)
3678#define BNX2_RPM_RC_CNTL_10_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003679#define BNX2_RPM_RC_CNTL_10_OFFSET_XI (0xffL<<0)
3680#define BNX2_RPM_RC_CNTL_10_CLASS_XI (0x7L<<8)
3681#define BNX2_RPM_RC_CNTL_10_PRIORITY_XI (1L<<11)
3682#define BNX2_RPM_RC_CNTL_10_P4_XI (1L<<12)
3683#define BNX2_RPM_RC_CNTL_10_HDR_TYPE_XI (0x7L<<13)
3684#define BNX2_RPM_RC_CNTL_10_HDR_TYPE_START_XI (0L<<13)
3685#define BNX2_RPM_RC_CNTL_10_HDR_TYPE_IP_XI (1L<<13)
3686#define BNX2_RPM_RC_CNTL_10_HDR_TYPE_TCP_XI (2L<<13)
3687#define BNX2_RPM_RC_CNTL_10_HDR_TYPE_UDP_XI (3L<<13)
3688#define BNX2_RPM_RC_CNTL_10_HDR_TYPE_DATA_XI (4L<<13)
3689#define BNX2_RPM_RC_CNTL_10_HDR_TYPE_TCP_UDP_XI (5L<<13)
3690#define BNX2_RPM_RC_CNTL_10_HDR_TYPE_ICMPV6_XI (6L<<13)
3691#define BNX2_RPM_RC_CNTL_10_COMP_XI (0x3L<<16)
3692#define BNX2_RPM_RC_CNTL_10_COMP_EQUAL_XI (0L<<16)
3693#define BNX2_RPM_RC_CNTL_10_COMP_NEQUAL_XI (1L<<16)
3694#define BNX2_RPM_RC_CNTL_10_COMP_GREATER_XI (2L<<16)
3695#define BNX2_RPM_RC_CNTL_10_COMP_LESS_XI (3L<<16)
3696#define BNX2_RPM_RC_CNTL_10_MAP_XI (1L<<18)
3697#define BNX2_RPM_RC_CNTL_10_SBIT_XI (1L<<19)
3698#define BNX2_RPM_RC_CNTL_10_CMDSEL_XI (0x1fL<<20)
3699#define BNX2_RPM_RC_CNTL_10_DISCARD_XI (1L<<25)
3700#define BNX2_RPM_RC_CNTL_10_MASK_XI (1L<<26)
3701#define BNX2_RPM_RC_CNTL_10_P1_XI (1L<<27)
3702#define BNX2_RPM_RC_CNTL_10_P2_XI (1L<<28)
3703#define BNX2_RPM_RC_CNTL_10_P3_XI (1L<<29)
3704#define BNX2_RPM_RC_CNTL_10_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003705
3706#define BNX2_RPM_RC_VALUE_MASK_10 0x00001954
Michael Chan9052a842006-11-19 14:10:12 -08003707#define BNX2_RPM_RC_VALUE_MASK_10_VALUE (0xffffL<<0)
3708#define BNX2_RPM_RC_VALUE_MASK_10_MASK (0xffffL<<16)
3709
Michael Chanb6016b72005-05-26 13:03:09 -07003710#define BNX2_RPM_RC_CNTL_11 0x00001958
3711#define BNX2_RPM_RC_CNTL_11_A (0x3ffffL<<0)
3712#define BNX2_RPM_RC_CNTL_11_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003713#define BNX2_RPM_RC_CNTL_11_OFFSET_XI (0xffL<<0)
3714#define BNX2_RPM_RC_CNTL_11_CLASS_XI (0x7L<<8)
3715#define BNX2_RPM_RC_CNTL_11_PRIORITY_XI (1L<<11)
3716#define BNX2_RPM_RC_CNTL_11_P4_XI (1L<<12)
3717#define BNX2_RPM_RC_CNTL_11_HDR_TYPE_XI (0x7L<<13)
3718#define BNX2_RPM_RC_CNTL_11_HDR_TYPE_START_XI (0L<<13)
3719#define BNX2_RPM_RC_CNTL_11_HDR_TYPE_IP_XI (1L<<13)
3720#define BNX2_RPM_RC_CNTL_11_HDR_TYPE_TCP_XI (2L<<13)
3721#define BNX2_RPM_RC_CNTL_11_HDR_TYPE_UDP_XI (3L<<13)
3722#define BNX2_RPM_RC_CNTL_11_HDR_TYPE_DATA_XI (4L<<13)
3723#define BNX2_RPM_RC_CNTL_11_HDR_TYPE_TCP_UDP_XI (5L<<13)
3724#define BNX2_RPM_RC_CNTL_11_HDR_TYPE_ICMPV6_XI (6L<<13)
3725#define BNX2_RPM_RC_CNTL_11_COMP_XI (0x3L<<16)
3726#define BNX2_RPM_RC_CNTL_11_COMP_EQUAL_XI (0L<<16)
3727#define BNX2_RPM_RC_CNTL_11_COMP_NEQUAL_XI (1L<<16)
3728#define BNX2_RPM_RC_CNTL_11_COMP_GREATER_XI (2L<<16)
3729#define BNX2_RPM_RC_CNTL_11_COMP_LESS_XI (3L<<16)
3730#define BNX2_RPM_RC_CNTL_11_MAP_XI (1L<<18)
3731#define BNX2_RPM_RC_CNTL_11_SBIT_XI (1L<<19)
3732#define BNX2_RPM_RC_CNTL_11_CMDSEL_XI (0x1fL<<20)
3733#define BNX2_RPM_RC_CNTL_11_DISCARD_XI (1L<<25)
3734#define BNX2_RPM_RC_CNTL_11_MASK_XI (1L<<26)
3735#define BNX2_RPM_RC_CNTL_11_P1_XI (1L<<27)
3736#define BNX2_RPM_RC_CNTL_11_P2_XI (1L<<28)
3737#define BNX2_RPM_RC_CNTL_11_P3_XI (1L<<29)
3738#define BNX2_RPM_RC_CNTL_11_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003739
3740#define BNX2_RPM_RC_VALUE_MASK_11 0x0000195c
Michael Chan9052a842006-11-19 14:10:12 -08003741#define BNX2_RPM_RC_VALUE_MASK_11_VALUE (0xffffL<<0)
3742#define BNX2_RPM_RC_VALUE_MASK_11_MASK (0xffffL<<16)
3743
Michael Chanb6016b72005-05-26 13:03:09 -07003744#define BNX2_RPM_RC_CNTL_12 0x00001960
3745#define BNX2_RPM_RC_CNTL_12_A (0x3ffffL<<0)
3746#define BNX2_RPM_RC_CNTL_12_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003747#define BNX2_RPM_RC_CNTL_12_OFFSET_XI (0xffL<<0)
3748#define BNX2_RPM_RC_CNTL_12_CLASS_XI (0x7L<<8)
3749#define BNX2_RPM_RC_CNTL_12_PRIORITY_XI (1L<<11)
3750#define BNX2_RPM_RC_CNTL_12_P4_XI (1L<<12)
3751#define BNX2_RPM_RC_CNTL_12_HDR_TYPE_XI (0x7L<<13)
3752#define BNX2_RPM_RC_CNTL_12_HDR_TYPE_START_XI (0L<<13)
3753#define BNX2_RPM_RC_CNTL_12_HDR_TYPE_IP_XI (1L<<13)
3754#define BNX2_RPM_RC_CNTL_12_HDR_TYPE_TCP_XI (2L<<13)
3755#define BNX2_RPM_RC_CNTL_12_HDR_TYPE_UDP_XI (3L<<13)
3756#define BNX2_RPM_RC_CNTL_12_HDR_TYPE_DATA_XI (4L<<13)
3757#define BNX2_RPM_RC_CNTL_12_HDR_TYPE_TCP_UDP_XI (5L<<13)
3758#define BNX2_RPM_RC_CNTL_12_HDR_TYPE_ICMPV6_XI (6L<<13)
3759#define BNX2_RPM_RC_CNTL_12_COMP_XI (0x3L<<16)
3760#define BNX2_RPM_RC_CNTL_12_COMP_EQUAL_XI (0L<<16)
3761#define BNX2_RPM_RC_CNTL_12_COMP_NEQUAL_XI (1L<<16)
3762#define BNX2_RPM_RC_CNTL_12_COMP_GREATER_XI (2L<<16)
3763#define BNX2_RPM_RC_CNTL_12_COMP_LESS_XI (3L<<16)
3764#define BNX2_RPM_RC_CNTL_12_MAP_XI (1L<<18)
3765#define BNX2_RPM_RC_CNTL_12_SBIT_XI (1L<<19)
3766#define BNX2_RPM_RC_CNTL_12_CMDSEL_XI (0x1fL<<20)
3767#define BNX2_RPM_RC_CNTL_12_DISCARD_XI (1L<<25)
3768#define BNX2_RPM_RC_CNTL_12_MASK_XI (1L<<26)
3769#define BNX2_RPM_RC_CNTL_12_P1_XI (1L<<27)
3770#define BNX2_RPM_RC_CNTL_12_P2_XI (1L<<28)
3771#define BNX2_RPM_RC_CNTL_12_P3_XI (1L<<29)
3772#define BNX2_RPM_RC_CNTL_12_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003773
3774#define BNX2_RPM_RC_VALUE_MASK_12 0x00001964
Michael Chan9052a842006-11-19 14:10:12 -08003775#define BNX2_RPM_RC_VALUE_MASK_12_VALUE (0xffffL<<0)
3776#define BNX2_RPM_RC_VALUE_MASK_12_MASK (0xffffL<<16)
3777
Michael Chanb6016b72005-05-26 13:03:09 -07003778#define BNX2_RPM_RC_CNTL_13 0x00001968
3779#define BNX2_RPM_RC_CNTL_13_A (0x3ffffL<<0)
3780#define BNX2_RPM_RC_CNTL_13_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003781#define BNX2_RPM_RC_CNTL_13_OFFSET_XI (0xffL<<0)
3782#define BNX2_RPM_RC_CNTL_13_CLASS_XI (0x7L<<8)
3783#define BNX2_RPM_RC_CNTL_13_PRIORITY_XI (1L<<11)
3784#define BNX2_RPM_RC_CNTL_13_P4_XI (1L<<12)
3785#define BNX2_RPM_RC_CNTL_13_HDR_TYPE_XI (0x7L<<13)
3786#define BNX2_RPM_RC_CNTL_13_HDR_TYPE_START_XI (0L<<13)
3787#define BNX2_RPM_RC_CNTL_13_HDR_TYPE_IP_XI (1L<<13)
3788#define BNX2_RPM_RC_CNTL_13_HDR_TYPE_TCP_XI (2L<<13)
3789#define BNX2_RPM_RC_CNTL_13_HDR_TYPE_UDP_XI (3L<<13)
3790#define BNX2_RPM_RC_CNTL_13_HDR_TYPE_DATA_XI (4L<<13)
3791#define BNX2_RPM_RC_CNTL_13_HDR_TYPE_TCP_UDP_XI (5L<<13)
3792#define BNX2_RPM_RC_CNTL_13_HDR_TYPE_ICMPV6_XI (6L<<13)
3793#define BNX2_RPM_RC_CNTL_13_COMP_XI (0x3L<<16)
3794#define BNX2_RPM_RC_CNTL_13_COMP_EQUAL_XI (0L<<16)
3795#define BNX2_RPM_RC_CNTL_13_COMP_NEQUAL_XI (1L<<16)
3796#define BNX2_RPM_RC_CNTL_13_COMP_GREATER_XI (2L<<16)
3797#define BNX2_RPM_RC_CNTL_13_COMP_LESS_XI (3L<<16)
3798#define BNX2_RPM_RC_CNTL_13_MAP_XI (1L<<18)
3799#define BNX2_RPM_RC_CNTL_13_SBIT_XI (1L<<19)
3800#define BNX2_RPM_RC_CNTL_13_CMDSEL_XI (0x1fL<<20)
3801#define BNX2_RPM_RC_CNTL_13_DISCARD_XI (1L<<25)
3802#define BNX2_RPM_RC_CNTL_13_MASK_XI (1L<<26)
3803#define BNX2_RPM_RC_CNTL_13_P1_XI (1L<<27)
3804#define BNX2_RPM_RC_CNTL_13_P2_XI (1L<<28)
3805#define BNX2_RPM_RC_CNTL_13_P3_XI (1L<<29)
3806#define BNX2_RPM_RC_CNTL_13_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003807
3808#define BNX2_RPM_RC_VALUE_MASK_13 0x0000196c
Michael Chan9052a842006-11-19 14:10:12 -08003809#define BNX2_RPM_RC_VALUE_MASK_13_VALUE (0xffffL<<0)
3810#define BNX2_RPM_RC_VALUE_MASK_13_MASK (0xffffL<<16)
3811
Michael Chanb6016b72005-05-26 13:03:09 -07003812#define BNX2_RPM_RC_CNTL_14 0x00001970
3813#define BNX2_RPM_RC_CNTL_14_A (0x3ffffL<<0)
3814#define BNX2_RPM_RC_CNTL_14_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003815#define BNX2_RPM_RC_CNTL_14_OFFSET_XI (0xffL<<0)
3816#define BNX2_RPM_RC_CNTL_14_CLASS_XI (0x7L<<8)
3817#define BNX2_RPM_RC_CNTL_14_PRIORITY_XI (1L<<11)
3818#define BNX2_RPM_RC_CNTL_14_P4_XI (1L<<12)
3819#define BNX2_RPM_RC_CNTL_14_HDR_TYPE_XI (0x7L<<13)
3820#define BNX2_RPM_RC_CNTL_14_HDR_TYPE_START_XI (0L<<13)
3821#define BNX2_RPM_RC_CNTL_14_HDR_TYPE_IP_XI (1L<<13)
3822#define BNX2_RPM_RC_CNTL_14_HDR_TYPE_TCP_XI (2L<<13)
3823#define BNX2_RPM_RC_CNTL_14_HDR_TYPE_UDP_XI (3L<<13)
3824#define BNX2_RPM_RC_CNTL_14_HDR_TYPE_DATA_XI (4L<<13)
3825#define BNX2_RPM_RC_CNTL_14_HDR_TYPE_TCP_UDP_XI (5L<<13)
3826#define BNX2_RPM_RC_CNTL_14_HDR_TYPE_ICMPV6_XI (6L<<13)
3827#define BNX2_RPM_RC_CNTL_14_COMP_XI (0x3L<<16)
3828#define BNX2_RPM_RC_CNTL_14_COMP_EQUAL_XI (0L<<16)
3829#define BNX2_RPM_RC_CNTL_14_COMP_NEQUAL_XI (1L<<16)
3830#define BNX2_RPM_RC_CNTL_14_COMP_GREATER_XI (2L<<16)
3831#define BNX2_RPM_RC_CNTL_14_COMP_LESS_XI (3L<<16)
3832#define BNX2_RPM_RC_CNTL_14_MAP_XI (1L<<18)
3833#define BNX2_RPM_RC_CNTL_14_SBIT_XI (1L<<19)
3834#define BNX2_RPM_RC_CNTL_14_CMDSEL_XI (0x1fL<<20)
3835#define BNX2_RPM_RC_CNTL_14_DISCARD_XI (1L<<25)
3836#define BNX2_RPM_RC_CNTL_14_MASK_XI (1L<<26)
3837#define BNX2_RPM_RC_CNTL_14_P1_XI (1L<<27)
3838#define BNX2_RPM_RC_CNTL_14_P2_XI (1L<<28)
3839#define BNX2_RPM_RC_CNTL_14_P3_XI (1L<<29)
3840#define BNX2_RPM_RC_CNTL_14_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003841
3842#define BNX2_RPM_RC_VALUE_MASK_14 0x00001974
Michael Chan9052a842006-11-19 14:10:12 -08003843#define BNX2_RPM_RC_VALUE_MASK_14_VALUE (0xffffL<<0)
3844#define BNX2_RPM_RC_VALUE_MASK_14_MASK (0xffffL<<16)
3845
Michael Chanb6016b72005-05-26 13:03:09 -07003846#define BNX2_RPM_RC_CNTL_15 0x00001978
3847#define BNX2_RPM_RC_CNTL_15_A (0x3ffffL<<0)
3848#define BNX2_RPM_RC_CNTL_15_B (0xfffL<<19)
Michael Chan9052a842006-11-19 14:10:12 -08003849#define BNX2_RPM_RC_CNTL_15_OFFSET_XI (0xffL<<0)
3850#define BNX2_RPM_RC_CNTL_15_CLASS_XI (0x7L<<8)
3851#define BNX2_RPM_RC_CNTL_15_PRIORITY_XI (1L<<11)
3852#define BNX2_RPM_RC_CNTL_15_P4_XI (1L<<12)
3853#define BNX2_RPM_RC_CNTL_15_HDR_TYPE_XI (0x7L<<13)
3854#define BNX2_RPM_RC_CNTL_15_HDR_TYPE_START_XI (0L<<13)
3855#define BNX2_RPM_RC_CNTL_15_HDR_TYPE_IP_XI (1L<<13)
3856#define BNX2_RPM_RC_CNTL_15_HDR_TYPE_TCP_XI (2L<<13)
3857#define BNX2_RPM_RC_CNTL_15_HDR_TYPE_UDP_XI (3L<<13)
3858#define BNX2_RPM_RC_CNTL_15_HDR_TYPE_DATA_XI (4L<<13)
3859#define BNX2_RPM_RC_CNTL_15_HDR_TYPE_TCP_UDP_XI (5L<<13)
3860#define BNX2_RPM_RC_CNTL_15_HDR_TYPE_ICMPV6_XI (6L<<13)
3861#define BNX2_RPM_RC_CNTL_15_COMP_XI (0x3L<<16)
3862#define BNX2_RPM_RC_CNTL_15_COMP_EQUAL_XI (0L<<16)
3863#define BNX2_RPM_RC_CNTL_15_COMP_NEQUAL_XI (1L<<16)
3864#define BNX2_RPM_RC_CNTL_15_COMP_GREATER_XI (2L<<16)
3865#define BNX2_RPM_RC_CNTL_15_COMP_LESS_XI (3L<<16)
3866#define BNX2_RPM_RC_CNTL_15_MAP_XI (1L<<18)
3867#define BNX2_RPM_RC_CNTL_15_SBIT_XI (1L<<19)
3868#define BNX2_RPM_RC_CNTL_15_CMDSEL_XI (0x1fL<<20)
3869#define BNX2_RPM_RC_CNTL_15_DISCARD_XI (1L<<25)
3870#define BNX2_RPM_RC_CNTL_15_MASK_XI (1L<<26)
3871#define BNX2_RPM_RC_CNTL_15_P1_XI (1L<<27)
3872#define BNX2_RPM_RC_CNTL_15_P2_XI (1L<<28)
3873#define BNX2_RPM_RC_CNTL_15_P3_XI (1L<<29)
3874#define BNX2_RPM_RC_CNTL_15_NBIT_XI (1L<<30)
Michael Chanb6016b72005-05-26 13:03:09 -07003875
3876#define BNX2_RPM_RC_VALUE_MASK_15 0x0000197c
Michael Chan9052a842006-11-19 14:10:12 -08003877#define BNX2_RPM_RC_VALUE_MASK_15_VALUE (0xffffL<<0)
3878#define BNX2_RPM_RC_VALUE_MASK_15_MASK (0xffffL<<16)
3879
Michael Chanb6016b72005-05-26 13:03:09 -07003880#define BNX2_RPM_RC_CONFIG 0x00001980
3881#define BNX2_RPM_RC_CONFIG_RULE_ENABLE (0xffffL<<0)
Michael Chan9052a842006-11-19 14:10:12 -08003882#define BNX2_RPM_RC_CONFIG_RULE_ENABLE_XI (0xfffffL<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07003883#define BNX2_RPM_RC_CONFIG_DEF_CLASS (0x7L<<24)
Michael Chan9052a842006-11-19 14:10:12 -08003884#define BNX2_RPM_RC_CONFIG_KNUM_OVERWRITE (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07003885
3886#define BNX2_RPM_DEBUG0 0x00001984
3887#define BNX2_RPM_DEBUG0_FM_BCNT (0xffffL<<0)
3888#define BNX2_RPM_DEBUG0_T_DATA_OFST_VLD (1L<<16)
3889#define BNX2_RPM_DEBUG0_T_UDP_OFST_VLD (1L<<17)
3890#define BNX2_RPM_DEBUG0_T_TCP_OFST_VLD (1L<<18)
3891#define BNX2_RPM_DEBUG0_T_IP_OFST_VLD (1L<<19)
3892#define BNX2_RPM_DEBUG0_IP_MORE_FRGMT (1L<<20)
3893#define BNX2_RPM_DEBUG0_T_IP_NO_TCP_UDP_HDR (1L<<21)
3894#define BNX2_RPM_DEBUG0_LLC_SNAP (1L<<22)
3895#define BNX2_RPM_DEBUG0_FM_STARTED (1L<<23)
3896#define BNX2_RPM_DEBUG0_DONE (1L<<24)
3897#define BNX2_RPM_DEBUG0_WAIT_4_DONE (1L<<25)
3898#define BNX2_RPM_DEBUG0_USE_TPBUF_CKSUM (1L<<26)
3899#define BNX2_RPM_DEBUG0_RX_NO_PSD_HDR_CKSUM (1L<<27)
3900#define BNX2_RPM_DEBUG0_IGNORE_VLAN (1L<<28)
3901#define BNX2_RPM_DEBUG0_RP_ENA_ACTIVE (1L<<31)
3902
3903#define BNX2_RPM_DEBUG1 0x00001988
3904#define BNX2_RPM_DEBUG1_FSM_CUR_ST (0xffffL<<0)
3905#define BNX2_RPM_DEBUG1_FSM_CUR_ST_IDLE (0L<<0)
3906#define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_ALL (1L<<0)
3907#define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IPLLC (2L<<0)
3908#define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_IP (4L<<0)
3909#define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IP (8L<<0)
3910#define BNX2_RPM_DEBUG1_FSM_CUR_ST_IP_START (16L<<0)
3911#define BNX2_RPM_DEBUG1_FSM_CUR_ST_IP (32L<<0)
3912#define BNX2_RPM_DEBUG1_FSM_CUR_ST_TCP (64L<<0)
3913#define BNX2_RPM_DEBUG1_FSM_CUR_ST_UDP (128L<<0)
3914#define BNX2_RPM_DEBUG1_FSM_CUR_ST_AH (256L<<0)
3915#define BNX2_RPM_DEBUG1_FSM_CUR_ST_ESP (512L<<0)
3916#define BNX2_RPM_DEBUG1_FSM_CUR_ST_ESP_PAYLOAD (1024L<<0)
3917#define BNX2_RPM_DEBUG1_FSM_CUR_ST_DATA (2048L<<0)
3918#define BNX2_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRY (0x2000L<<0)
3919#define BNX2_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRYOUT (0x4000L<<0)
3920#define BNX2_RPM_DEBUG1_FSM_CUR_ST_LATCH_RESULT (0x8000L<<0)
3921#define BNX2_RPM_DEBUG1_HDR_BCNT (0x7ffL<<16)
3922#define BNX2_RPM_DEBUG1_UNKNOWN_ETYPE_D (1L<<28)
3923#define BNX2_RPM_DEBUG1_VLAN_REMOVED_D2 (1L<<29)
3924#define BNX2_RPM_DEBUG1_VLAN_REMOVED_D1 (1L<<30)
3925#define BNX2_RPM_DEBUG1_EOF_0XTRA_WD (1L<<31)
3926
3927#define BNX2_RPM_DEBUG2 0x0000198c
3928#define BNX2_RPM_DEBUG2_CMD_HIT_VEC (0xffffL<<0)
3929#define BNX2_RPM_DEBUG2_IP_BCNT (0xffL<<16)
3930#define BNX2_RPM_DEBUG2_THIS_CMD_M4 (1L<<24)
3931#define BNX2_RPM_DEBUG2_THIS_CMD_M3 (1L<<25)
3932#define BNX2_RPM_DEBUG2_THIS_CMD_M2 (1L<<26)
3933#define BNX2_RPM_DEBUG2_THIS_CMD_M1 (1L<<27)
3934#define BNX2_RPM_DEBUG2_IPIPE_EMPTY (1L<<28)
3935#define BNX2_RPM_DEBUG2_FM_DISCARD (1L<<29)
3936#define BNX2_RPM_DEBUG2_LAST_RULE_IN_FM_D2 (1L<<30)
3937#define BNX2_RPM_DEBUG2_LAST_RULE_IN_FM_D1 (1L<<31)
3938
3939#define BNX2_RPM_DEBUG3 0x00001990
3940#define BNX2_RPM_DEBUG3_AVAIL_MBUF_PTR (0x1ffL<<0)
3941#define BNX2_RPM_DEBUG3_RDE_RLUPQ_WR_REQ_INT (1L<<9)
3942#define BNX2_RPM_DEBUG3_RDE_RBUF_WR_LAST_INT (1L<<10)
3943#define BNX2_RPM_DEBUG3_RDE_RBUF_WR_REQ_INT (1L<<11)
3944#define BNX2_RPM_DEBUG3_RDE_RBUF_FREE_REQ (1L<<12)
3945#define BNX2_RPM_DEBUG3_RDE_RBUF_ALLOC_REQ (1L<<13)
3946#define BNX2_RPM_DEBUG3_DFSM_MBUF_NOTAVAIL (1L<<14)
3947#define BNX2_RPM_DEBUG3_RBUF_RDE_SOF_DROP (1L<<15)
3948#define BNX2_RPM_DEBUG3_DFIFO_VLD_ENTRY_CT (0xfL<<16)
3949#define BNX2_RPM_DEBUG3_RDE_SRC_FIFO_ALMFULL (1L<<21)
3950#define BNX2_RPM_DEBUG3_DROP_NXT_VLD (1L<<22)
3951#define BNX2_RPM_DEBUG3_DROP_NXT (1L<<23)
3952#define BNX2_RPM_DEBUG3_FTQ_FSM (0x3L<<24)
3953#define BNX2_RPM_DEBUG3_FTQ_FSM_IDLE (0x0L<<24)
3954#define BNX2_RPM_DEBUG3_FTQ_FSM_WAIT_ACK (0x1L<<24)
3955#define BNX2_RPM_DEBUG3_FTQ_FSM_WAIT_FREE (0x2L<<24)
3956#define BNX2_RPM_DEBUG3_MBWRITE_FSM (0x3L<<26)
3957#define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_SOF (0x0L<<26)
3958#define BNX2_RPM_DEBUG3_MBWRITE_FSM_GET_MBUF (0x1L<<26)
3959#define BNX2_RPM_DEBUG3_MBWRITE_FSM_DMA_DATA (0x2L<<26)
3960#define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_DATA (0x3L<<26)
3961#define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_EOF (0x4L<<26)
3962#define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_MF_ACK (0x5L<<26)
3963#define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_DROP_NXT_VLD (0x6L<<26)
3964#define BNX2_RPM_DEBUG3_MBWRITE_FSM_DONE (0x7L<<26)
3965#define BNX2_RPM_DEBUG3_MBFREE_FSM (1L<<29)
3966#define BNX2_RPM_DEBUG3_MBFREE_FSM_IDLE (0L<<29)
3967#define BNX2_RPM_DEBUG3_MBFREE_FSM_WAIT_ACK (1L<<29)
3968#define BNX2_RPM_DEBUG3_MBALLOC_FSM (1L<<30)
3969#define BNX2_RPM_DEBUG3_MBALLOC_FSM_ET_MBUF (0x0L<<30)
3970#define BNX2_RPM_DEBUG3_MBALLOC_FSM_IVE_MBUF (0x1L<<30)
3971#define BNX2_RPM_DEBUG3_CCODE_EOF_ERROR (1L<<31)
3972
3973#define BNX2_RPM_DEBUG4 0x00001994
3974#define BNX2_RPM_DEBUG4_DFSM_MBUF_CLUSTER (0x1ffffffL<<0)
3975#define BNX2_RPM_DEBUG4_DFIFO_CUR_CCODE (0x7L<<25)
3976#define BNX2_RPM_DEBUG4_MBWRITE_FSM (0x7L<<28)
3977#define BNX2_RPM_DEBUG4_DFIFO_EMPTY (1L<<31)
3978
3979#define BNX2_RPM_DEBUG5 0x00001998
3980#define BNX2_RPM_DEBUG5_RDROP_WPTR (0x1fL<<0)
3981#define BNX2_RPM_DEBUG5_RDROP_ACPI_RPTR (0x1fL<<5)
3982#define BNX2_RPM_DEBUG5_RDROP_MC_RPTR (0x1fL<<10)
3983#define BNX2_RPM_DEBUG5_RDROP_RC_RPTR (0x1fL<<15)
3984#define BNX2_RPM_DEBUG5_RDROP_ACPI_EMPTY (1L<<20)
3985#define BNX2_RPM_DEBUG5_RDROP_MC_EMPTY (1L<<21)
3986#define BNX2_RPM_DEBUG5_RDROP_AEOF_VEC_AT_RDROP_MC_RPTR (1L<<22)
3987#define BNX2_RPM_DEBUG5_HOLDREG_WOL_DROP_INT (1L<<23)
3988#define BNX2_RPM_DEBUG5_HOLDREG_DISCARD (1L<<24)
3989#define BNX2_RPM_DEBUG5_HOLDREG_MBUF_NOTAVAIL (1L<<25)
3990#define BNX2_RPM_DEBUG5_HOLDREG_MC_EMPTY (1L<<26)
3991#define BNX2_RPM_DEBUG5_HOLDREG_RC_EMPTY (1L<<27)
3992#define BNX2_RPM_DEBUG5_HOLDREG_FC_EMPTY (1L<<28)
3993#define BNX2_RPM_DEBUG5_HOLDREG_ACPI_EMPTY (1L<<29)
3994#define BNX2_RPM_DEBUG5_HOLDREG_FULL_T (1L<<30)
3995#define BNX2_RPM_DEBUG5_HOLDREG_RD (1L<<31)
3996
3997#define BNX2_RPM_DEBUG6 0x0000199c
3998#define BNX2_RPM_DEBUG6_ACPI_VEC (0xffffL<<0)
3999#define BNX2_RPM_DEBUG6_VEC (0xffffL<<16)
4000
4001#define BNX2_RPM_DEBUG7 0x000019a0
4002#define BNX2_RPM_DEBUG7_RPM_DBG7_LAST_CRC (0xffffffffL<<0)
4003
4004#define BNX2_RPM_DEBUG8 0x000019a4
4005#define BNX2_RPM_DEBUG8_PS_ACPI_FSM (0xfL<<0)
4006#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_IDLE (0L<<0)
4007#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W1_ADDR (1L<<0)
4008#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W2_ADDR (2L<<0)
4009#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W3_ADDR (3L<<0)
4010#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_WAIT_THBUF (4L<<0)
4011#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W3_DATA (5L<<0)
4012#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W0_ADDR (6L<<0)
4013#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W1_ADDR (7L<<0)
4014#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W2_ADDR (8L<<0)
4015#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W3_ADDR (9L<<0)
4016#define BNX2_RPM_DEBUG8_PS_ACPI_FSM_WAIT_THBUF (10L<<0)
4017#define BNX2_RPM_DEBUG8_COMPARE_AT_W0 (1L<<4)
4018#define BNX2_RPM_DEBUG8_COMPARE_AT_W3_DATA (1L<<5)
4019#define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_WAIT (1L<<6)
4020#define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_W3 (1L<<7)
4021#define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_W2 (1L<<8)
4022#define BNX2_RPM_DEBUG8_EOF_W_LTEQ6_VLDBYTES (1L<<9)
4023#define BNX2_RPM_DEBUG8_EOF_W_LTEQ4_VLDBYTES (1L<<10)
4024#define BNX2_RPM_DEBUG8_NXT_EOF_W_12_VLDBYTES (1L<<11)
4025#define BNX2_RPM_DEBUG8_EOF_DET (1L<<12)
4026#define BNX2_RPM_DEBUG8_SOF_DET (1L<<13)
4027#define BNX2_RPM_DEBUG8_WAIT_4_SOF (1L<<14)
4028#define BNX2_RPM_DEBUG8_ALL_DONE (1L<<15)
4029#define BNX2_RPM_DEBUG8_THBUF_ADDR (0x7fL<<16)
4030#define BNX2_RPM_DEBUG8_BYTE_CTR (0xffL<<24)
4031
4032#define BNX2_RPM_DEBUG9 0x000019a8
4033#define BNX2_RPM_DEBUG9_OUTFIFO_COUNT (0x7L<<0)
4034#define BNX2_RPM_DEBUG9_RDE_ACPI_RDY (1L<<3)
4035#define BNX2_RPM_DEBUG9_VLD_RD_ENTRY_CT (0x7L<<4)
4036#define BNX2_RPM_DEBUG9_OUTFIFO_OVERRUN_OCCURRED (1L<<28)
4037#define BNX2_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED (1L<<29)
4038#define BNX2_RPM_DEBUG9_ACPI_MATCH_INT (1L<<30)
4039#define BNX2_RPM_DEBUG9_ACPI_ENABLE_SYN (1L<<31)
Michael Chan9052a842006-11-19 14:10:12 -08004040#define BNX2_RPM_DEBUG9_BEMEM_R_XI (0x1fL<<0)
4041#define BNX2_RPM_DEBUG9_EO_XI (1L<<5)
4042#define BNX2_RPM_DEBUG9_AEOF_DE_XI (1L<<6)
4043#define BNX2_RPM_DEBUG9_SO_XI (1L<<7)
4044#define BNX2_RPM_DEBUG9_WD64_CT_XI (0x1fL<<8)
4045#define BNX2_RPM_DEBUG9_EOF_VLDBYTE_XI (0x7L<<13)
4046#define BNX2_RPM_DEBUG9_ACPI_RDE_PAT_ID_XI (0xfL<<16)
4047#define BNX2_RPM_DEBUG9_CALCRC_RESULT_XI (0x3ffL<<20)
4048#define BNX2_RPM_DEBUG9_DATA_IN_VL_XI (1L<<30)
4049#define BNX2_RPM_DEBUG9_CALCRC_BUFFER_VLD_XI (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07004050
4051#define BNX2_RPM_ACPI_DBG_BUF_W00 0x000019c0
4052#define BNX2_RPM_ACPI_DBG_BUF_W01 0x000019c4
4053#define BNX2_RPM_ACPI_DBG_BUF_W02 0x000019c8
4054#define BNX2_RPM_ACPI_DBG_BUF_W03 0x000019cc
4055#define BNX2_RPM_ACPI_DBG_BUF_W10 0x000019d0
4056#define BNX2_RPM_ACPI_DBG_BUF_W11 0x000019d4
4057#define BNX2_RPM_ACPI_DBG_BUF_W12 0x000019d8
4058#define BNX2_RPM_ACPI_DBG_BUF_W13 0x000019dc
4059#define BNX2_RPM_ACPI_DBG_BUF_W20 0x000019e0
4060#define BNX2_RPM_ACPI_DBG_BUF_W21 0x000019e4
4061#define BNX2_RPM_ACPI_DBG_BUF_W22 0x000019e8
4062#define BNX2_RPM_ACPI_DBG_BUF_W23 0x000019ec
4063#define BNX2_RPM_ACPI_DBG_BUF_W30 0x000019f0
4064#define BNX2_RPM_ACPI_DBG_BUF_W31 0x000019f4
4065#define BNX2_RPM_ACPI_DBG_BUF_W32 0x000019f8
4066#define BNX2_RPM_ACPI_DBG_BUF_W33 0x000019fc
Michael Chan9052a842006-11-19 14:10:12 -08004067#define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL 0x00001a00
4068#define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_BYTE_ADDRESS (0xffffL<<0)
4069#define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_DEBUGRD (1L<<28)
4070#define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_MODE (1L<<29)
4071#define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_INIT (1L<<30)
4072#define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_WR (1L<<31)
4073
4074#define BNX2_RPM_ACPI_PATTERN_CTRL 0x00001a04
4075#define BNX2_RPM_ACPI_PATTERN_CTRL_PATTERN_ID (0xfL<<0)
4076#define BNX2_RPM_ACPI_PATTERN_CTRL_CRC_SM_CLR (1L<<30)
4077#define BNX2_RPM_ACPI_PATTERN_CTRL_WR (1L<<31)
4078
4079#define BNX2_RPM_ACPI_DATA 0x00001a08
4080#define BNX2_RPM_ACPI_DATA_PATTERN_BE (0xffffffffL<<0)
4081
4082#define BNX2_RPM_ACPI_PATTERN_LEN0 0x00001a0c
4083#define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN3 (0xffL<<0)
4084#define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN2 (0xffL<<8)
4085#define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN1 (0xffL<<16)
4086#define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN0 (0xffL<<24)
4087
4088#define BNX2_RPM_ACPI_PATTERN_LEN1 0x00001a10
4089#define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN7 (0xffL<<0)
4090#define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN6 (0xffL<<8)
4091#define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN5 (0xffL<<16)
4092#define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN4 (0xffL<<24)
4093
4094#define BNX2_RPM_ACPI_PATTERN_CRC0 0x00001a18
4095#define BNX2_RPM_ACPI_PATTERN_CRC0_PATTERN_CRC0 (0xffffffffL<<0)
4096
4097#define BNX2_RPM_ACPI_PATTERN_CRC1 0x00001a1c
4098#define BNX2_RPM_ACPI_PATTERN_CRC1_PATTERN_CRC1 (0xffffffffL<<0)
4099
4100#define BNX2_RPM_ACPI_PATTERN_CRC2 0x00001a20
4101#define BNX2_RPM_ACPI_PATTERN_CRC2_PATTERN_CRC2 (0xffffffffL<<0)
4102
4103#define BNX2_RPM_ACPI_PATTERN_CRC3 0x00001a24
4104#define BNX2_RPM_ACPI_PATTERN_CRC3_PATTERN_CRC3 (0xffffffffL<<0)
4105
4106#define BNX2_RPM_ACPI_PATTERN_CRC4 0x00001a28
4107#define BNX2_RPM_ACPI_PATTERN_CRC4_PATTERN_CRC4 (0xffffffffL<<0)
4108
4109#define BNX2_RPM_ACPI_PATTERN_CRC5 0x00001a2c
4110#define BNX2_RPM_ACPI_PATTERN_CRC5_PATTERN_CRC5 (0xffffffffL<<0)
4111
4112#define BNX2_RPM_ACPI_PATTERN_CRC6 0x00001a30
4113#define BNX2_RPM_ACPI_PATTERN_CRC6_PATTERN_CRC6 (0xffffffffL<<0)
4114
4115#define BNX2_RPM_ACPI_PATTERN_CRC7 0x00001a34
4116#define BNX2_RPM_ACPI_PATTERN_CRC7_PATTERN_CRC7 (0xffffffffL<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07004117
4118
4119/*
4120 * rbuf_reg definition
4121 * offset: 0x200000
4122 */
4123#define BNX2_RBUF_COMMAND 0x00200000
4124#define BNX2_RBUF_COMMAND_ENABLED (1L<<0)
4125#define BNX2_RBUF_COMMAND_FREE_INIT (1L<<1)
4126#define BNX2_RBUF_COMMAND_RAM_INIT (1L<<2)
Michael Chan9052a842006-11-19 14:10:12 -08004127#define BNX2_RBUF_COMMAND_PKT_OFFSET_OVFL (1L<<3)
Michael Chanb6016b72005-05-26 13:03:09 -07004128#define BNX2_RBUF_COMMAND_OVER_FREE (1L<<4)
4129#define BNX2_RBUF_COMMAND_ALLOC_REQ (1L<<5)
Michael Chan9052a842006-11-19 14:10:12 -08004130#define BNX2_RBUF_COMMAND_EN_PRI_CHNGE_TE (1L<<6)
4131#define BNX2_RBUF_COMMAND_CU_ISOLATE_XI (1L<<5)
4132#define BNX2_RBUF_COMMAND_EN_PRI_CHANGE_XI (1L<<6)
4133#define BNX2_RBUF_COMMAND_GRC_ENDIAN_CONV_DIS_XI (1L<<7)
Michael Chanb6016b72005-05-26 13:03:09 -07004134
4135#define BNX2_RBUF_STATUS1 0x00200004
4136#define BNX2_RBUF_STATUS1_FREE_COUNT (0x3ffL<<0)
4137
4138#define BNX2_RBUF_STATUS2 0x00200008
Michael Chan9052a842006-11-19 14:10:12 -08004139#define BNX2_RBUF_STATUS2_FREE_TAIL (0x1ffL<<0)
4140#define BNX2_RBUF_STATUS2_FREE_HEAD (0x1ffL<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07004141
4142#define BNX2_RBUF_CONFIG 0x0020000c
4143#define BNX2_RBUF_CONFIG_XOFF_TRIP (0x3ffL<<0)
4144#define BNX2_RBUF_CONFIG_XON_TRIP (0x3ffL<<16)
4145
4146#define BNX2_RBUF_FW_BUF_ALLOC 0x00200010
4147#define BNX2_RBUF_FW_BUF_ALLOC_VALUE (0x1ffL<<7)
Michael Chan9052a842006-11-19 14:10:12 -08004148#define BNX2_RBUF_FW_BUF_ALLOC_TYPE (1L<<16)
4149#define BNX2_RBUF_FW_BUF_ALLOC_ALLOC_REQ (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07004150
4151#define BNX2_RBUF_FW_BUF_FREE 0x00200014
4152#define BNX2_RBUF_FW_BUF_FREE_COUNT (0x7fL<<0)
4153#define BNX2_RBUF_FW_BUF_FREE_TAIL (0x1ffL<<7)
4154#define BNX2_RBUF_FW_BUF_FREE_HEAD (0x1ffL<<16)
Michael Chan9052a842006-11-19 14:10:12 -08004155#define BNX2_RBUF_FW_BUF_FREE_TYPE (1L<<25)
4156#define BNX2_RBUF_FW_BUF_FREE_FREE_REQ (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07004157
4158#define BNX2_RBUF_FW_BUF_SEL 0x00200018
4159#define BNX2_RBUF_FW_BUF_SEL_COUNT (0x7fL<<0)
4160#define BNX2_RBUF_FW_BUF_SEL_TAIL (0x1ffL<<7)
4161#define BNX2_RBUF_FW_BUF_SEL_HEAD (0x1ffL<<16)
Michael Chan9052a842006-11-19 14:10:12 -08004162#define BNX2_RBUF_FW_BUF_SEL_SEL_REQ (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07004163
4164#define BNX2_RBUF_CONFIG2 0x0020001c
4165#define BNX2_RBUF_CONFIG2_MAC_DROP_TRIP (0x3ffL<<0)
4166#define BNX2_RBUF_CONFIG2_MAC_KEEP_TRIP (0x3ffL<<16)
4167
4168#define BNX2_RBUF_CONFIG3 0x00200020
4169#define BNX2_RBUF_CONFIG3_CU_DROP_TRIP (0x3ffL<<0)
4170#define BNX2_RBUF_CONFIG3_CU_KEEP_TRIP (0x3ffL<<16)
4171
4172#define BNX2_RBUF_PKT_DATA 0x00208000
4173#define BNX2_RBUF_CLIST_DATA 0x00210000
4174#define BNX2_RBUF_BUF_DATA 0x00220000
4175
4176
4177/*
4178 * rv2p_reg definition
4179 * offset: 0x2800
4180 */
4181#define BNX2_RV2P_COMMAND 0x00002800
4182#define BNX2_RV2P_COMMAND_ENABLED (1L<<0)
4183#define BNX2_RV2P_COMMAND_PROC1_INTRPT (1L<<1)
4184#define BNX2_RV2P_COMMAND_PROC2_INTRPT (1L<<2)
4185#define BNX2_RV2P_COMMAND_ABORT0 (1L<<4)
4186#define BNX2_RV2P_COMMAND_ABORT1 (1L<<5)
4187#define BNX2_RV2P_COMMAND_ABORT2 (1L<<6)
4188#define BNX2_RV2P_COMMAND_ABORT3 (1L<<7)
4189#define BNX2_RV2P_COMMAND_ABORT4 (1L<<8)
4190#define BNX2_RV2P_COMMAND_ABORT5 (1L<<9)
4191#define BNX2_RV2P_COMMAND_PROC1_RESET (1L<<16)
4192#define BNX2_RV2P_COMMAND_PROC2_RESET (1L<<17)
4193#define BNX2_RV2P_COMMAND_CTXIF_RESET (1L<<18)
4194
4195#define BNX2_RV2P_STATUS 0x00002804
4196#define BNX2_RV2P_STATUS_ALWAYS_0 (1L<<0)
4197#define BNX2_RV2P_STATUS_RV2P_GEN_STAT0_CNT (1L<<8)
4198#define BNX2_RV2P_STATUS_RV2P_GEN_STAT1_CNT (1L<<9)
4199#define BNX2_RV2P_STATUS_RV2P_GEN_STAT2_CNT (1L<<10)
4200#define BNX2_RV2P_STATUS_RV2P_GEN_STAT3_CNT (1L<<11)
4201#define BNX2_RV2P_STATUS_RV2P_GEN_STAT4_CNT (1L<<12)
4202#define BNX2_RV2P_STATUS_RV2P_GEN_STAT5_CNT (1L<<13)
4203
4204#define BNX2_RV2P_CONFIG 0x00002808
4205#define BNX2_RV2P_CONFIG_STALL_PROC1 (1L<<0)
4206#define BNX2_RV2P_CONFIG_STALL_PROC2 (1L<<1)
4207#define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT0 (1L<<8)
4208#define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT1 (1L<<9)
4209#define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT2 (1L<<10)
4210#define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT3 (1L<<11)
4211#define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT4 (1L<<12)
4212#define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT5 (1L<<13)
4213#define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT0 (1L<<16)
4214#define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT1 (1L<<17)
4215#define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT2 (1L<<18)
4216#define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT3 (1L<<19)
4217#define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT4 (1L<<20)
4218#define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT5 (1L<<21)
4219#define BNX2_RV2P_CONFIG_PAGE_SIZE (0xfL<<24)
4220#define BNX2_RV2P_CONFIG_PAGE_SIZE_256 (0L<<24)
4221#define BNX2_RV2P_CONFIG_PAGE_SIZE_512 (1L<<24)
4222#define BNX2_RV2P_CONFIG_PAGE_SIZE_1K (2L<<24)
4223#define BNX2_RV2P_CONFIG_PAGE_SIZE_2K (3L<<24)
4224#define BNX2_RV2P_CONFIG_PAGE_SIZE_4K (4L<<24)
4225#define BNX2_RV2P_CONFIG_PAGE_SIZE_8K (5L<<24)
4226#define BNX2_RV2P_CONFIG_PAGE_SIZE_16K (6L<<24)
4227#define BNX2_RV2P_CONFIG_PAGE_SIZE_32K (7L<<24)
4228#define BNX2_RV2P_CONFIG_PAGE_SIZE_64K (8L<<24)
4229#define BNX2_RV2P_CONFIG_PAGE_SIZE_128K (9L<<24)
4230#define BNX2_RV2P_CONFIG_PAGE_SIZE_256K (10L<<24)
4231#define BNX2_RV2P_CONFIG_PAGE_SIZE_512K (11L<<24)
4232#define BNX2_RV2P_CONFIG_PAGE_SIZE_1M (12L<<24)
4233
4234#define BNX2_RV2P_GEN_BFR_ADDR_0 0x00002810
4235#define BNX2_RV2P_GEN_BFR_ADDR_0_VALUE (0xffffL<<16)
4236
4237#define BNX2_RV2P_GEN_BFR_ADDR_1 0x00002814
4238#define BNX2_RV2P_GEN_BFR_ADDR_1_VALUE (0xffffL<<16)
4239
4240#define BNX2_RV2P_GEN_BFR_ADDR_2 0x00002818
4241#define BNX2_RV2P_GEN_BFR_ADDR_2_VALUE (0xffffL<<16)
4242
4243#define BNX2_RV2P_GEN_BFR_ADDR_3 0x0000281c
4244#define BNX2_RV2P_GEN_BFR_ADDR_3_VALUE (0xffffL<<16)
4245
4246#define BNX2_RV2P_INSTR_HIGH 0x00002830
4247#define BNX2_RV2P_INSTR_HIGH_HIGH (0x1fL<<0)
4248
4249#define BNX2_RV2P_INSTR_LOW 0x00002834
Michael Chan9052a842006-11-19 14:10:12 -08004250#define BNX2_RV2P_INSTR_LOW_LOW (0xffffffffL<<0)
4251
Michael Chanb6016b72005-05-26 13:03:09 -07004252#define BNX2_RV2P_PROC1_ADDR_CMD 0x00002838
4253#define BNX2_RV2P_PROC1_ADDR_CMD_ADD (0x3ffL<<0)
4254#define BNX2_RV2P_PROC1_ADDR_CMD_RDWR (1L<<31)
4255
4256#define BNX2_RV2P_PROC2_ADDR_CMD 0x0000283c
4257#define BNX2_RV2P_PROC2_ADDR_CMD_ADD (0x3ffL<<0)
4258#define BNX2_RV2P_PROC2_ADDR_CMD_RDWR (1L<<31)
4259
4260#define BNX2_RV2P_PROC1_GRC_DEBUG 0x00002840
4261#define BNX2_RV2P_PROC2_GRC_DEBUG 0x00002844
4262#define BNX2_RV2P_GRC_PROC_DEBUG 0x00002848
4263#define BNX2_RV2P_DEBUG_VECT_PEEK 0x0000284c
4264#define BNX2_RV2P_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
4265#define BNX2_RV2P_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
4266#define BNX2_RV2P_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
4267#define BNX2_RV2P_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
4268#define BNX2_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
4269#define BNX2_RV2P_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
4270
Michael Chan9052a842006-11-19 14:10:12 -08004271#define BNX2_RV2P_MPFE_PFE_CTL 0x00002afc
4272#define BNX2_RV2P_MPFE_PFE_CTL_INC_USAGE_CNT (1L<<0)
4273#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE (0xfL<<4)
4274#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_0 (0L<<4)
4275#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_1 (1L<<4)
4276#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_2 (2L<<4)
4277#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_3 (3L<<4)
4278#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_4 (4L<<4)
4279#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_5 (5L<<4)
4280#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_6 (6L<<4)
4281#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_7 (7L<<4)
4282#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_8 (8L<<4)
4283#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_9 (9L<<4)
4284#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_10 (10L<<4)
4285#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_11 (11L<<4)
4286#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_12 (12L<<4)
4287#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_13 (13L<<4)
4288#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_14 (14L<<4)
4289#define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_15 (15L<<4)
4290#define BNX2_RV2P_MPFE_PFE_CTL_PFE_COUNT (0xfL<<12)
4291#define BNX2_RV2P_MPFE_PFE_CTL_OFFSET (0x1ffL<<16)
4292
4293#define BNX2_RV2P_RV2PPQ 0x00002b40
Michael Chanb6016b72005-05-26 13:03:09 -07004294#define BNX2_RV2P_PFTQ_CMD 0x00002b78
4295#define BNX2_RV2P_PFTQ_CMD_OFFSET (0x3ffL<<0)
4296#define BNX2_RV2P_PFTQ_CMD_WR_TOP (1L<<10)
4297#define BNX2_RV2P_PFTQ_CMD_WR_TOP_0 (0L<<10)
4298#define BNX2_RV2P_PFTQ_CMD_WR_TOP_1 (1L<<10)
4299#define BNX2_RV2P_PFTQ_CMD_SFT_RESET (1L<<25)
4300#define BNX2_RV2P_PFTQ_CMD_RD_DATA (1L<<26)
4301#define BNX2_RV2P_PFTQ_CMD_ADD_INTERVEN (1L<<27)
4302#define BNX2_RV2P_PFTQ_CMD_ADD_DATA (1L<<28)
4303#define BNX2_RV2P_PFTQ_CMD_INTERVENE_CLR (1L<<29)
4304#define BNX2_RV2P_PFTQ_CMD_POP (1L<<30)
4305#define BNX2_RV2P_PFTQ_CMD_BUSY (1L<<31)
4306
4307#define BNX2_RV2P_PFTQ_CTL 0x00002b7c
4308#define BNX2_RV2P_PFTQ_CTL_INTERVENE (1L<<0)
4309#define BNX2_RV2P_PFTQ_CTL_OVERFLOW (1L<<1)
4310#define BNX2_RV2P_PFTQ_CTL_FORCE_INTERVENE (1L<<2)
4311#define BNX2_RV2P_PFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4312#define BNX2_RV2P_PFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4313
Michael Chan9052a842006-11-19 14:10:12 -08004314#define BNX2_RV2P_RV2PTQ 0x00002b80
Michael Chanb6016b72005-05-26 13:03:09 -07004315#define BNX2_RV2P_TFTQ_CMD 0x00002bb8
4316#define BNX2_RV2P_TFTQ_CMD_OFFSET (0x3ffL<<0)
4317#define BNX2_RV2P_TFTQ_CMD_WR_TOP (1L<<10)
4318#define BNX2_RV2P_TFTQ_CMD_WR_TOP_0 (0L<<10)
4319#define BNX2_RV2P_TFTQ_CMD_WR_TOP_1 (1L<<10)
4320#define BNX2_RV2P_TFTQ_CMD_SFT_RESET (1L<<25)
4321#define BNX2_RV2P_TFTQ_CMD_RD_DATA (1L<<26)
4322#define BNX2_RV2P_TFTQ_CMD_ADD_INTERVEN (1L<<27)
4323#define BNX2_RV2P_TFTQ_CMD_ADD_DATA (1L<<28)
4324#define BNX2_RV2P_TFTQ_CMD_INTERVENE_CLR (1L<<29)
4325#define BNX2_RV2P_TFTQ_CMD_POP (1L<<30)
4326#define BNX2_RV2P_TFTQ_CMD_BUSY (1L<<31)
4327
4328#define BNX2_RV2P_TFTQ_CTL 0x00002bbc
4329#define BNX2_RV2P_TFTQ_CTL_INTERVENE (1L<<0)
4330#define BNX2_RV2P_TFTQ_CTL_OVERFLOW (1L<<1)
4331#define BNX2_RV2P_TFTQ_CTL_FORCE_INTERVENE (1L<<2)
4332#define BNX2_RV2P_TFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4333#define BNX2_RV2P_TFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4334
Michael Chan9052a842006-11-19 14:10:12 -08004335#define BNX2_RV2P_RV2PMQ 0x00002bc0
Michael Chanb6016b72005-05-26 13:03:09 -07004336#define BNX2_RV2P_MFTQ_CMD 0x00002bf8
4337#define BNX2_RV2P_MFTQ_CMD_OFFSET (0x3ffL<<0)
4338#define BNX2_RV2P_MFTQ_CMD_WR_TOP (1L<<10)
4339#define BNX2_RV2P_MFTQ_CMD_WR_TOP_0 (0L<<10)
4340#define BNX2_RV2P_MFTQ_CMD_WR_TOP_1 (1L<<10)
4341#define BNX2_RV2P_MFTQ_CMD_SFT_RESET (1L<<25)
4342#define BNX2_RV2P_MFTQ_CMD_RD_DATA (1L<<26)
4343#define BNX2_RV2P_MFTQ_CMD_ADD_INTERVEN (1L<<27)
4344#define BNX2_RV2P_MFTQ_CMD_ADD_DATA (1L<<28)
4345#define BNX2_RV2P_MFTQ_CMD_INTERVENE_CLR (1L<<29)
4346#define BNX2_RV2P_MFTQ_CMD_POP (1L<<30)
4347#define BNX2_RV2P_MFTQ_CMD_BUSY (1L<<31)
4348
4349#define BNX2_RV2P_MFTQ_CTL 0x00002bfc
4350#define BNX2_RV2P_MFTQ_CTL_INTERVENE (1L<<0)
4351#define BNX2_RV2P_MFTQ_CTL_OVERFLOW (1L<<1)
4352#define BNX2_RV2P_MFTQ_CTL_FORCE_INTERVENE (1L<<2)
4353#define BNX2_RV2P_MFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4354#define BNX2_RV2P_MFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4355
4356
4357
4358/*
4359 * mq_reg definition
4360 * offset: 0x3c00
4361 */
4362#define BNX2_MQ_COMMAND 0x00003c00
4363#define BNX2_MQ_COMMAND_ENABLED (1L<<0)
Michael Chan9052a842006-11-19 14:10:12 -08004364#define BNX2_MQ_COMMAND_INIT (1L<<1)
Michael Chanb6016b72005-05-26 13:03:09 -07004365#define BNX2_MQ_COMMAND_OVERFLOW (1L<<4)
4366#define BNX2_MQ_COMMAND_WR_ERROR (1L<<5)
4367#define BNX2_MQ_COMMAND_RD_ERROR (1L<<6)
Michael Chan9052a842006-11-19 14:10:12 -08004368#define BNX2_MQ_COMMAND_IDB_CFG_ERROR (1L<<7)
4369#define BNX2_MQ_COMMAND_IDB_OVERFLOW (1L<<10)
4370#define BNX2_MQ_COMMAND_NO_BIN_ERROR (1L<<11)
4371#define BNX2_MQ_COMMAND_NO_MAP_ERROR (1L<<12)
Michael Chanb6016b72005-05-26 13:03:09 -07004372
4373#define BNX2_MQ_STATUS 0x00003c04
4374#define BNX2_MQ_STATUS_CTX_ACCESS_STAT (1L<<16)
4375#define BNX2_MQ_STATUS_CTX_ACCESS64_STAT (1L<<17)
4376#define BNX2_MQ_STATUS_PCI_STALL_STAT (1L<<18)
Michael Chan9052a842006-11-19 14:10:12 -08004377#define BNX2_MQ_STATUS_IDB_OFLOW_STAT (1L<<19)
Michael Chanb6016b72005-05-26 13:03:09 -07004378
4379#define BNX2_MQ_CONFIG 0x00003c08
4380#define BNX2_MQ_CONFIG_TX_HIGH_PRI (1L<<0)
4381#define BNX2_MQ_CONFIG_HALT_DIS (1L<<1)
Michael Chan9052a842006-11-19 14:10:12 -08004382#define BNX2_MQ_CONFIG_BIN_MQ_MODE (1L<<2)
4383#define BNX2_MQ_CONFIG_DIS_IDB_DROP (1L<<3)
Michael Chanb6016b72005-05-26 13:03:09 -07004384#define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE (0x7L<<4)
4385#define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256 (0L<<4)
4386#define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_512 (1L<<4)
4387#define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_1K (2L<<4)
4388#define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_2K (3L<<4)
4389#define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_4K (4L<<4)
4390#define BNX2_MQ_CONFIG_MAX_DEPTH (0x7fL<<8)
4391#define BNX2_MQ_CONFIG_CUR_DEPTH (0x7fL<<20)
4392
4393#define BNX2_MQ_ENQUEUE1 0x00003c0c
4394#define BNX2_MQ_ENQUEUE1_OFFSET (0x3fL<<2)
4395#define BNX2_MQ_ENQUEUE1_CID (0x3fffL<<8)
4396#define BNX2_MQ_ENQUEUE1_BYTE_MASK (0xfL<<24)
4397#define BNX2_MQ_ENQUEUE1_KNL_MODE (1L<<28)
4398
4399#define BNX2_MQ_ENQUEUE2 0x00003c10
4400#define BNX2_MQ_BAD_WR_ADDR 0x00003c14
4401#define BNX2_MQ_BAD_RD_ADDR 0x00003c18
4402#define BNX2_MQ_KNL_BYP_WIND_START 0x00003c1c
4403#define BNX2_MQ_KNL_BYP_WIND_START_VALUE (0xfffffL<<12)
4404
4405#define BNX2_MQ_KNL_WIND_END 0x00003c20
4406#define BNX2_MQ_KNL_WIND_END_VALUE (0xffffffL<<8)
4407
4408#define BNX2_MQ_KNL_WRITE_MASK1 0x00003c24
4409#define BNX2_MQ_KNL_TX_MASK1 0x00003c28
4410#define BNX2_MQ_KNL_CMD_MASK1 0x00003c2c
4411#define BNX2_MQ_KNL_COND_ENQUEUE_MASK1 0x00003c30
4412#define BNX2_MQ_KNL_RX_V2P_MASK1 0x00003c34
4413#define BNX2_MQ_KNL_WRITE_MASK2 0x00003c38
4414#define BNX2_MQ_KNL_TX_MASK2 0x00003c3c
4415#define BNX2_MQ_KNL_CMD_MASK2 0x00003c40
4416#define BNX2_MQ_KNL_COND_ENQUEUE_MASK2 0x00003c44
4417#define BNX2_MQ_KNL_RX_V2P_MASK2 0x00003c48
4418#define BNX2_MQ_KNL_BYP_WRITE_MASK1 0x00003c4c
4419#define BNX2_MQ_KNL_BYP_TX_MASK1 0x00003c50
4420#define BNX2_MQ_KNL_BYP_CMD_MASK1 0x00003c54
4421#define BNX2_MQ_KNL_BYP_COND_ENQUEUE_MASK1 0x00003c58
4422#define BNX2_MQ_KNL_BYP_RX_V2P_MASK1 0x00003c5c
4423#define BNX2_MQ_KNL_BYP_WRITE_MASK2 0x00003c60
4424#define BNX2_MQ_KNL_BYP_TX_MASK2 0x00003c64
4425#define BNX2_MQ_KNL_BYP_CMD_MASK2 0x00003c68
4426#define BNX2_MQ_KNL_BYP_COND_ENQUEUE_MASK2 0x00003c6c
4427#define BNX2_MQ_KNL_BYP_RX_V2P_MASK2 0x00003c70
4428#define BNX2_MQ_MEM_WR_ADDR 0x00003c74
4429#define BNX2_MQ_MEM_WR_ADDR_VALUE (0x3fL<<0)
4430
4431#define BNX2_MQ_MEM_WR_DATA0 0x00003c78
4432#define BNX2_MQ_MEM_WR_DATA0_VALUE (0xffffffffL<<0)
4433
4434#define BNX2_MQ_MEM_WR_DATA1 0x00003c7c
4435#define BNX2_MQ_MEM_WR_DATA1_VALUE (0xffffffffL<<0)
4436
4437#define BNX2_MQ_MEM_WR_DATA2 0x00003c80
4438#define BNX2_MQ_MEM_WR_DATA2_VALUE (0x3fffffffL<<0)
Michael Chan9052a842006-11-19 14:10:12 -08004439#define BNX2_MQ_MEM_WR_DATA2_VALUE_XI (0x7fffffffL<<0)
Michael Chanb6016b72005-05-26 13:03:09 -07004440
4441#define BNX2_MQ_MEM_RD_ADDR 0x00003c84
4442#define BNX2_MQ_MEM_RD_ADDR_VALUE (0x3fL<<0)
4443
4444#define BNX2_MQ_MEM_RD_DATA0 0x00003c88
4445#define BNX2_MQ_MEM_RD_DATA0_VALUE (0xffffffffL<<0)
4446
4447#define BNX2_MQ_MEM_RD_DATA1 0x00003c8c
4448#define BNX2_MQ_MEM_RD_DATA1_VALUE (0xffffffffL<<0)
4449
4450#define BNX2_MQ_MEM_RD_DATA2 0x00003c90
4451#define BNX2_MQ_MEM_RD_DATA2_VALUE (0x3fffffffL<<0)
Michael Chan9052a842006-11-19 14:10:12 -08004452#define BNX2_MQ_MEM_RD_DATA2_VALUE_XI (0x7fffffffL<<0)
4453
Michael Chan47bf4242007-12-12 11:19:12 -08004454#define BNX2_MQ_MAP_L2_3 0x00003d2c
4455#define BNX2_MQ_MAP_L2_3_MQ_OFFSET (0xffL<<0)
4456#define BNX2_MQ_MAP_L2_3_SZ (0x3L<<8)
4457#define BNX2_MQ_MAP_L2_3_CTX_OFFSET (0x2ffL<<10)
4458#define BNX2_MQ_MAP_L2_3_BIN_OFFSET (0x7L<<23)
4459#define BNX2_MQ_MAP_L2_3_ARM (0x3L<<26)
4460#define BNX2_MQ_MAP_L2_3_ENA (0x1L<<31)
4461#define BNX2_MQ_MAP_L2_3_DEFAULT 0x82004646
Michael Chan9052a842006-11-19 14:10:12 -08004462
4463/*
4464 * tsch_reg definition
4465 * offset: 0x4c00
4466 */
4467#define BNX2_TSCH_TSS_CFG 0x00004c1c
4468#define BNX2_TSCH_TSS_CFG_TSS_START_CID (0x7ffL<<8)
4469#define BNX2_TSCH_TSS_CFG_NUM_OF_TSS_CON (0xfL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -07004470
4471
4472
4473/*
4474 * tbdr_reg definition
4475 * offset: 0x5000
4476 */
4477#define BNX2_TBDR_COMMAND 0x00005000
4478#define BNX2_TBDR_COMMAND_ENABLE (1L<<0)
4479#define BNX2_TBDR_COMMAND_SOFT_RST (1L<<1)
4480#define BNX2_TBDR_COMMAND_MSTR_ABORT (1L<<4)
4481
4482#define BNX2_TBDR_STATUS 0x00005004
4483#define BNX2_TBDR_STATUS_DMA_WAIT (1L<<0)
4484#define BNX2_TBDR_STATUS_FTQ_WAIT (1L<<1)
4485#define BNX2_TBDR_STATUS_FIFO_OVERFLOW (1L<<2)
4486#define BNX2_TBDR_STATUS_FIFO_UNDERFLOW (1L<<3)
4487#define BNX2_TBDR_STATUS_SEARCHMISS_ERROR (1L<<4)
4488#define BNX2_TBDR_STATUS_FTQ_ENTRY_CNT (1L<<5)
4489#define BNX2_TBDR_STATUS_BURST_CNT (1L<<6)
4490
4491#define BNX2_TBDR_CONFIG 0x00005008
4492#define BNX2_TBDR_CONFIG_MAX_BDS (0xffL<<0)
4493#define BNX2_TBDR_CONFIG_SWAP_MODE (1L<<8)
4494#define BNX2_TBDR_CONFIG_PRIORITY (1L<<9)
4495#define BNX2_TBDR_CONFIG_CACHE_NEXT_PAGE_PTRS (1L<<10)
4496#define BNX2_TBDR_CONFIG_PAGE_SIZE (0xfL<<24)
4497#define BNX2_TBDR_CONFIG_PAGE_SIZE_256 (0L<<24)
4498#define BNX2_TBDR_CONFIG_PAGE_SIZE_512 (1L<<24)
4499#define BNX2_TBDR_CONFIG_PAGE_SIZE_1K (2L<<24)
4500#define BNX2_TBDR_CONFIG_PAGE_SIZE_2K (3L<<24)
4501#define BNX2_TBDR_CONFIG_PAGE_SIZE_4K (4L<<24)
4502#define BNX2_TBDR_CONFIG_PAGE_SIZE_8K (5L<<24)
4503#define BNX2_TBDR_CONFIG_PAGE_SIZE_16K (6L<<24)
4504#define BNX2_TBDR_CONFIG_PAGE_SIZE_32K (7L<<24)
4505#define BNX2_TBDR_CONFIG_PAGE_SIZE_64K (8L<<24)
4506#define BNX2_TBDR_CONFIG_PAGE_SIZE_128K (9L<<24)
4507#define BNX2_TBDR_CONFIG_PAGE_SIZE_256K (10L<<24)
4508#define BNX2_TBDR_CONFIG_PAGE_SIZE_512K (11L<<24)
4509#define BNX2_TBDR_CONFIG_PAGE_SIZE_1M (12L<<24)
4510
4511#define BNX2_TBDR_DEBUG_VECT_PEEK 0x0000500c
4512#define BNX2_TBDR_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
4513#define BNX2_TBDR_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
4514#define BNX2_TBDR_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
4515#define BNX2_TBDR_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
4516#define BNX2_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
4517#define BNX2_TBDR_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
4518
Michael Chan9052a842006-11-19 14:10:12 -08004519#define BNX2_TBDR_CKSUM_ERROR_STATUS 0x00005010
4520#define BNX2_TBDR_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
4521#define BNX2_TBDR_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
4522
4523#define BNX2_TBDR_TBDRQ 0x000053c0
Michael Chanb6016b72005-05-26 13:03:09 -07004524#define BNX2_TBDR_FTQ_CMD 0x000053f8
4525#define BNX2_TBDR_FTQ_CMD_OFFSET (0x3ffL<<0)
4526#define BNX2_TBDR_FTQ_CMD_WR_TOP (1L<<10)
4527#define BNX2_TBDR_FTQ_CMD_WR_TOP_0 (0L<<10)
4528#define BNX2_TBDR_FTQ_CMD_WR_TOP_1 (1L<<10)
4529#define BNX2_TBDR_FTQ_CMD_SFT_RESET (1L<<25)
4530#define BNX2_TBDR_FTQ_CMD_RD_DATA (1L<<26)
4531#define BNX2_TBDR_FTQ_CMD_ADD_INTERVEN (1L<<27)
4532#define BNX2_TBDR_FTQ_CMD_ADD_DATA (1L<<28)
4533#define BNX2_TBDR_FTQ_CMD_INTERVENE_CLR (1L<<29)
4534#define BNX2_TBDR_FTQ_CMD_POP (1L<<30)
4535#define BNX2_TBDR_FTQ_CMD_BUSY (1L<<31)
4536
4537#define BNX2_TBDR_FTQ_CTL 0x000053fc
4538#define BNX2_TBDR_FTQ_CTL_INTERVENE (1L<<0)
4539#define BNX2_TBDR_FTQ_CTL_OVERFLOW (1L<<1)
4540#define BNX2_TBDR_FTQ_CTL_FORCE_INTERVENE (1L<<2)
4541#define BNX2_TBDR_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4542#define BNX2_TBDR_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4543
4544
4545
4546/*
4547 * tdma_reg definition
4548 * offset: 0x5c00
4549 */
4550#define BNX2_TDMA_COMMAND 0x00005c00
4551#define BNX2_TDMA_COMMAND_ENABLED (1L<<0)
4552#define BNX2_TDMA_COMMAND_MASTER_ABORT (1L<<4)
Michael Chan9052a842006-11-19 14:10:12 -08004553#define BNX2_TDMA_COMMAND_CS16_ERR (1L<<5)
Michael Chanb6016b72005-05-26 13:03:09 -07004554#define BNX2_TDMA_COMMAND_BAD_L2_LENGTH_ABORT (1L<<7)
Michael Chan9052a842006-11-19 14:10:12 -08004555#define BNX2_TDMA_COMMAND_MASK_CS1 (1L<<20)
4556#define BNX2_TDMA_COMMAND_MASK_CS2 (1L<<21)
4557#define BNX2_TDMA_COMMAND_MASK_CS3 (1L<<22)
4558#define BNX2_TDMA_COMMAND_MASK_CS4 (1L<<23)
4559#define BNX2_TDMA_COMMAND_FORCE_ILOCK_CKERR (1L<<24)
4560#define BNX2_TDMA_COMMAND_OFIFO_CLR (1L<<30)
4561#define BNX2_TDMA_COMMAND_IFIFO_CLR (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07004562
4563#define BNX2_TDMA_STATUS 0x00005c04
4564#define BNX2_TDMA_STATUS_DMA_WAIT (1L<<0)
4565#define BNX2_TDMA_STATUS_PAYLOAD_WAIT (1L<<1)
4566#define BNX2_TDMA_STATUS_PATCH_FTQ_WAIT (1L<<2)
4567#define BNX2_TDMA_STATUS_LOCK_WAIT (1L<<3)
4568#define BNX2_TDMA_STATUS_FTQ_ENTRY_CNT (1L<<16)
4569#define BNX2_TDMA_STATUS_BURST_CNT (1L<<17)
Michael Chan9052a842006-11-19 14:10:12 -08004570#define BNX2_TDMA_STATUS_MAX_IFIFO_DEPTH (0x3fL<<20)
4571#define BNX2_TDMA_STATUS_OFIFO_OVERFLOW (1L<<30)
4572#define BNX2_TDMA_STATUS_IFIFO_OVERFLOW (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07004573
4574#define BNX2_TDMA_CONFIG 0x00005c08
4575#define BNX2_TDMA_CONFIG_ONE_DMA (1L<<0)
4576#define BNX2_TDMA_CONFIG_ONE_RECORD (1L<<1)
Michael Chan9052a842006-11-19 14:10:12 -08004577#define BNX2_TDMA_CONFIG_NUM_DMA_CHAN (0x3L<<2)
4578#define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_0 (0L<<2)
4579#define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_1 (1L<<2)
4580#define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_2 (2L<<2)
4581#define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_3 (3L<<2)
Michael Chanb6016b72005-05-26 13:03:09 -07004582#define BNX2_TDMA_CONFIG_LIMIT_SZ (0xfL<<4)
4583#define BNX2_TDMA_CONFIG_LIMIT_SZ_64 (0L<<4)
4584#define BNX2_TDMA_CONFIG_LIMIT_SZ_128 (0x4L<<4)
4585#define BNX2_TDMA_CONFIG_LIMIT_SZ_256 (0x6L<<4)
4586#define BNX2_TDMA_CONFIG_LIMIT_SZ_512 (0x8L<<4)
4587#define BNX2_TDMA_CONFIG_LINE_SZ (0xfL<<8)
4588#define BNX2_TDMA_CONFIG_LINE_SZ_64 (0L<<8)
4589#define BNX2_TDMA_CONFIG_LINE_SZ_128 (4L<<8)
4590#define BNX2_TDMA_CONFIG_LINE_SZ_256 (6L<<8)
4591#define BNX2_TDMA_CONFIG_LINE_SZ_512 (8L<<8)
4592#define BNX2_TDMA_CONFIG_ALIGN_ENA (1L<<15)
4593#define BNX2_TDMA_CONFIG_CHK_L2_BD (1L<<16)
Michael Chan9052a842006-11-19 14:10:12 -08004594#define BNX2_TDMA_CONFIG_CMPL_ENTRY (1L<<17)
4595#define BNX2_TDMA_CONFIG_OFIFO_CMP (1L<<19)
4596#define BNX2_TDMA_CONFIG_OFIFO_CMP_3 (0L<<19)
4597#define BNX2_TDMA_CONFIG_OFIFO_CMP_2 (1L<<19)
Michael Chanb6016b72005-05-26 13:03:09 -07004598#define BNX2_TDMA_CONFIG_FIFO_CMP (0xfL<<20)
Michael Chan9052a842006-11-19 14:10:12 -08004599#define BNX2_TDMA_CONFIG_IFIFO_DEPTH_XI (0x7L<<20)
4600#define BNX2_TDMA_CONFIG_IFIFO_DEPTH_0_XI (0L<<20)
4601#define BNX2_TDMA_CONFIG_IFIFO_DEPTH_4_XI (1L<<20)
4602#define BNX2_TDMA_CONFIG_IFIFO_DEPTH_8_XI (2L<<20)
4603#define BNX2_TDMA_CONFIG_IFIFO_DEPTH_16_XI (3L<<20)
4604#define BNX2_TDMA_CONFIG_IFIFO_DEPTH_32_XI (4L<<20)
4605#define BNX2_TDMA_CONFIG_IFIFO_DEPTH_64_XI (5L<<20)
4606#define BNX2_TDMA_CONFIG_FIFO_CMP_EN_XI (1L<<23)
4607#define BNX2_TDMA_CONFIG_BYTES_OST_XI (0x7L<<24)
4608#define BNX2_TDMA_CONFIG_BYTES_OST_512_XI (0L<<24)
4609#define BNX2_TDMA_CONFIG_BYTES_OST_1024_XI (1L<<24)
4610#define BNX2_TDMA_CONFIG_BYTES_OST_2048_XI (2L<<24)
4611#define BNX2_TDMA_CONFIG_BYTES_OST_4096_XI (3L<<24)
4612#define BNX2_TDMA_CONFIG_BYTES_OST_8192_XI (4L<<24)
4613#define BNX2_TDMA_CONFIG_BYTES_OST_16384_XI (5L<<24)
4614#define BNX2_TDMA_CONFIG_HC_BYPASS_XI (1L<<27)
4615#define BNX2_TDMA_CONFIG_LCL_MRRS_XI (0x7L<<28)
4616#define BNX2_TDMA_CONFIG_LCL_MRRS_128_XI (0L<<28)
4617#define BNX2_TDMA_CONFIG_LCL_MRRS_256_XI (1L<<28)
4618#define BNX2_TDMA_CONFIG_LCL_MRRS_512_XI (2L<<28)
4619#define BNX2_TDMA_CONFIG_LCL_MRRS_1024_XI (3L<<28)
4620#define BNX2_TDMA_CONFIG_LCL_MRRS_2048_XI (4L<<28)
4621#define BNX2_TDMA_CONFIG_LCL_MRRS_4096_XI (5L<<28)
4622#define BNX2_TDMA_CONFIG_LCL_MRRS_EN_XI (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07004623
4624#define BNX2_TDMA_PAYLOAD_PROD 0x00005c0c
4625#define BNX2_TDMA_PAYLOAD_PROD_VALUE (0x1fffL<<3)
4626
4627#define BNX2_TDMA_DBG_WATCHDOG 0x00005c10
4628#define BNX2_TDMA_DBG_TRIGGER 0x00005c14
4629#define BNX2_TDMA_DMAD_FSM 0x00005c80
4630#define BNX2_TDMA_DMAD_FSM_BD_INVLD (1L<<0)
4631#define BNX2_TDMA_DMAD_FSM_PUSH (0xfL<<4)
4632#define BNX2_TDMA_DMAD_FSM_ARB_TBDC (0x3L<<8)
4633#define BNX2_TDMA_DMAD_FSM_ARB_CTX (1L<<12)
4634#define BNX2_TDMA_DMAD_FSM_DR_INTF (1L<<16)
4635#define BNX2_TDMA_DMAD_FSM_DMAD (0x7L<<20)
4636#define BNX2_TDMA_DMAD_FSM_BD (0xfL<<24)
4637
4638#define BNX2_TDMA_DMAD_STATUS 0x00005c84
4639#define BNX2_TDMA_DMAD_STATUS_RHOLD_PUSH_ENTRY (0x3L<<0)
4640#define BNX2_TDMA_DMAD_STATUS_RHOLD_DMAD_ENTRY (0x3L<<4)
4641#define BNX2_TDMA_DMAD_STATUS_RHOLD_BD_ENTRY (0x3L<<8)
4642#define BNX2_TDMA_DMAD_STATUS_IFTQ_ENUM (0xfL<<12)
4643
4644#define BNX2_TDMA_DR_INTF_FSM 0x00005c88
4645#define BNX2_TDMA_DR_INTF_FSM_L2_COMP (0x3L<<0)
4646#define BNX2_TDMA_DR_INTF_FSM_TPATQ (0x7L<<4)
4647#define BNX2_TDMA_DR_INTF_FSM_TPBUF (0x3L<<8)
4648#define BNX2_TDMA_DR_INTF_FSM_DR_BUF (0x7L<<12)
4649#define BNX2_TDMA_DR_INTF_FSM_DMAD (0x7L<<16)
4650
4651#define BNX2_TDMA_DR_INTF_STATUS 0x00005c8c
4652#define BNX2_TDMA_DR_INTF_STATUS_HOLE_PHASE (0x7L<<0)
4653#define BNX2_TDMA_DR_INTF_STATUS_DATA_AVAIL (0x3L<<4)
4654#define BNX2_TDMA_DR_INTF_STATUS_SHIFT_ADDR (0x7L<<8)
4655#define BNX2_TDMA_DR_INTF_STATUS_NXT_PNTR (0xfL<<12)
4656#define BNX2_TDMA_DR_INTF_STATUS_BYTE_COUNT (0x7L<<16)
4657
Michael Chan9052a842006-11-19 14:10:12 -08004658#define BNX2_TDMA_PUSH_FSM 0x00005c90
4659#define BNX2_TDMA_BD_IF_DEBUG 0x00005c94
4660#define BNX2_TDMA_DMAD_IF_DEBUG 0x00005c98
4661#define BNX2_TDMA_CTX_IF_DEBUG 0x00005c9c
4662#define BNX2_TDMA_TPBUF_IF_DEBUG 0x00005ca0
4663#define BNX2_TDMA_DR_IF_DEBUG 0x00005ca4
4664#define BNX2_TDMA_TPATQ_IF_DEBUG 0x00005ca8
4665#define BNX2_TDMA_TDMA_ILOCK_CKSUM 0x00005cac
4666#define BNX2_TDMA_TDMA_ILOCK_CKSUM_CALCULATED (0xffffL<<0)
4667#define BNX2_TDMA_TDMA_ILOCK_CKSUM_EXPECTED (0xffffL<<16)
4668
4669#define BNX2_TDMA_TDMA_PCIE_CKSUM 0x00005cb0
4670#define BNX2_TDMA_TDMA_PCIE_CKSUM_CALCULATED (0xffffL<<0)
4671#define BNX2_TDMA_TDMA_PCIE_CKSUM_EXPECTED (0xffffL<<16)
4672
4673#define BNX2_TDMA_TDMAQ 0x00005fc0
Michael Chanb6016b72005-05-26 13:03:09 -07004674#define BNX2_TDMA_FTQ_CMD 0x00005ff8
4675#define BNX2_TDMA_FTQ_CMD_OFFSET (0x3ffL<<0)
4676#define BNX2_TDMA_FTQ_CMD_WR_TOP (1L<<10)
4677#define BNX2_TDMA_FTQ_CMD_WR_TOP_0 (0L<<10)
4678#define BNX2_TDMA_FTQ_CMD_WR_TOP_1 (1L<<10)
4679#define BNX2_TDMA_FTQ_CMD_SFT_RESET (1L<<25)
4680#define BNX2_TDMA_FTQ_CMD_RD_DATA (1L<<26)
4681#define BNX2_TDMA_FTQ_CMD_ADD_INTERVEN (1L<<27)
4682#define BNX2_TDMA_FTQ_CMD_ADD_DATA (1L<<28)
4683#define BNX2_TDMA_FTQ_CMD_INTERVENE_CLR (1L<<29)
4684#define BNX2_TDMA_FTQ_CMD_POP (1L<<30)
4685#define BNX2_TDMA_FTQ_CMD_BUSY (1L<<31)
4686
4687#define BNX2_TDMA_FTQ_CTL 0x00005ffc
4688#define BNX2_TDMA_FTQ_CTL_INTERVENE (1L<<0)
4689#define BNX2_TDMA_FTQ_CTL_OVERFLOW (1L<<1)
4690#define BNX2_TDMA_FTQ_CTL_FORCE_INTERVENE (1L<<2)
4691#define BNX2_TDMA_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
4692#define BNX2_TDMA_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
4693
4694
4695
4696/*
4697 * hc_reg definition
4698 * offset: 0x6800
4699 */
4700#define BNX2_HC_COMMAND 0x00006800
4701#define BNX2_HC_COMMAND_ENABLE (1L<<0)
4702#define BNX2_HC_COMMAND_SKIP_ABORT (1L<<4)
4703#define BNX2_HC_COMMAND_COAL_NOW (1L<<16)
4704#define BNX2_HC_COMMAND_COAL_NOW_WO_INT (1L<<17)
4705#define BNX2_HC_COMMAND_STATS_NOW (1L<<18)
4706#define BNX2_HC_COMMAND_FORCE_INT (0x3L<<19)
4707#define BNX2_HC_COMMAND_FORCE_INT_NULL (0L<<19)
4708#define BNX2_HC_COMMAND_FORCE_INT_HIGH (1L<<19)
4709#define BNX2_HC_COMMAND_FORCE_INT_LOW (2L<<19)
4710#define BNX2_HC_COMMAND_FORCE_INT_FREE (3L<<19)
4711#define BNX2_HC_COMMAND_CLR_STAT_NOW (1L<<21)
Michael Chan9052a842006-11-19 14:10:12 -08004712#define BNX2_HC_COMMAND_MAIN_PWR_INT (1L<<22)
4713#define BNX2_HC_COMMAND_COAL_ON_NEXT_EVENT (1L<<27)
Michael Chanb6016b72005-05-26 13:03:09 -07004714
4715#define BNX2_HC_STATUS 0x00006804
4716#define BNX2_HC_STATUS_MASTER_ABORT (1L<<0)
4717#define BNX2_HC_STATUS_PARITY_ERROR_STATE (1L<<1)
4718#define BNX2_HC_STATUS_PCI_CLK_CNT_STAT (1L<<16)
4719#define BNX2_HC_STATUS_CORE_CLK_CNT_STAT (1L<<17)
4720#define BNX2_HC_STATUS_NUM_STATUS_BLOCKS_STAT (1L<<18)
4721#define BNX2_HC_STATUS_NUM_INT_GEN_STAT (1L<<19)
4722#define BNX2_HC_STATUS_NUM_INT_MBOX_WR_STAT (1L<<20)
4723#define BNX2_HC_STATUS_CORE_CLKS_TO_HW_INTACK_STAT (1L<<23)
4724#define BNX2_HC_STATUS_CORE_CLKS_TO_SW_INTACK_STAT (1L<<24)
4725#define BNX2_HC_STATUS_CORE_CLKS_DURING_SW_INTACK_STAT (1L<<25)
4726
4727#define BNX2_HC_CONFIG 0x00006808
4728#define BNX2_HC_CONFIG_COLLECT_STATS (1L<<0)
4729#define BNX2_HC_CONFIG_RX_TMR_MODE (1L<<1)
4730#define BNX2_HC_CONFIG_TX_TMR_MODE (1L<<2)
4731#define BNX2_HC_CONFIG_COM_TMR_MODE (1L<<3)
4732#define BNX2_HC_CONFIG_CMD_TMR_MODE (1L<<4)
4733#define BNX2_HC_CONFIG_STATISTIC_PRIORITY (1L<<5)
4734#define BNX2_HC_CONFIG_STATUS_PRIORITY (1L<<6)
4735#define BNX2_HC_CONFIG_STAT_MEM_ADDR (0xffL<<8)
Michael Chan9052a842006-11-19 14:10:12 -08004736#define BNX2_HC_CONFIG_PER_MODE (1L<<16)
4737#define BNX2_HC_CONFIG_ONE_SHOT (1L<<17)
4738#define BNX2_HC_CONFIG_USE_INT_PARAM (1L<<18)
4739#define BNX2_HC_CONFIG_SET_MASK_AT_RD (1L<<19)
4740#define BNX2_HC_CONFIG_PER_COLLECT_LIMIT (0xfL<<20)
4741#define BNX2_HC_CONFIG_SB_ADDR_INC (0x7L<<24)
4742#define BNX2_HC_CONFIG_SB_ADDR_INC_64B (0L<<24)
4743#define BNX2_HC_CONFIG_SB_ADDR_INC_128B (1L<<24)
4744#define BNX2_HC_CONFIG_SB_ADDR_INC_256B (2L<<24)
4745#define BNX2_HC_CONFIG_SB_ADDR_INC_512B (3L<<24)
4746#define BNX2_HC_CONFIG_SB_ADDR_INC_1024B (4L<<24)
4747#define BNX2_HC_CONFIG_SB_ADDR_INC_2048B (5L<<24)
4748#define BNX2_HC_CONFIG_SB_ADDR_INC_4096B (6L<<24)
4749#define BNX2_HC_CONFIG_SB_ADDR_INC_8192B (7L<<24)
4750#define BNX2_HC_CONFIG_GEN_STAT_AVG_INTR (1L<<29)
4751#define BNX2_HC_CONFIG_UNMASK_ALL (1L<<30)
4752#define BNX2_HC_CONFIG_TX_SEL (1L<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07004753
4754#define BNX2_HC_ATTN_BITS_ENABLE 0x0000680c
4755#define BNX2_HC_STATUS_ADDR_L 0x00006810
4756#define BNX2_HC_STATUS_ADDR_H 0x00006814
4757#define BNX2_HC_STATISTICS_ADDR_L 0x00006818
4758#define BNX2_HC_STATISTICS_ADDR_H 0x0000681c
4759#define BNX2_HC_TX_QUICK_CONS_TRIP 0x00006820
4760#define BNX2_HC_TX_QUICK_CONS_TRIP_VALUE (0xffL<<0)
4761#define BNX2_HC_TX_QUICK_CONS_TRIP_INT (0xffL<<16)
4762
4763#define BNX2_HC_COMP_PROD_TRIP 0x00006824
4764#define BNX2_HC_COMP_PROD_TRIP_VALUE (0xffL<<0)
4765#define BNX2_HC_COMP_PROD_TRIP_INT (0xffL<<16)
4766
4767#define BNX2_HC_RX_QUICK_CONS_TRIP 0x00006828
4768#define BNX2_HC_RX_QUICK_CONS_TRIP_VALUE (0xffL<<0)
4769#define BNX2_HC_RX_QUICK_CONS_TRIP_INT (0xffL<<16)
4770
4771#define BNX2_HC_RX_TICKS 0x0000682c
4772#define BNX2_HC_RX_TICKS_VALUE (0x3ffL<<0)
4773#define BNX2_HC_RX_TICKS_INT (0x3ffL<<16)
4774
4775#define BNX2_HC_TX_TICKS 0x00006830
4776#define BNX2_HC_TX_TICKS_VALUE (0x3ffL<<0)
4777#define BNX2_HC_TX_TICKS_INT (0x3ffL<<16)
4778
4779#define BNX2_HC_COM_TICKS 0x00006834
4780#define BNX2_HC_COM_TICKS_VALUE (0x3ffL<<0)
4781#define BNX2_HC_COM_TICKS_INT (0x3ffL<<16)
4782
4783#define BNX2_HC_CMD_TICKS 0x00006838
4784#define BNX2_HC_CMD_TICKS_VALUE (0x3ffL<<0)
4785#define BNX2_HC_CMD_TICKS_INT (0x3ffL<<16)
4786
4787#define BNX2_HC_PERIODIC_TICKS 0x0000683c
4788#define BNX2_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS (0xffffL<<0)
Michael Chan9052a842006-11-19 14:10:12 -08004789#define BNX2_HC_PERIODIC_TICKS_HC_INT_PERIODIC_TICKS (0xffffL<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07004790
4791#define BNX2_HC_STAT_COLLECT_TICKS 0x00006840
4792#define BNX2_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS (0xffL<<4)
4793
4794#define BNX2_HC_STATS_TICKS 0x00006844
4795#define BNX2_HC_STATS_TICKS_HC_STAT_TICKS (0xffffL<<8)
4796
Michael Chan9052a842006-11-19 14:10:12 -08004797#define BNX2_HC_STATS_INTERRUPT_STATUS 0x00006848
4798#define BNX2_HC_STATS_INTERRUPT_STATUS_SB_STATUS (0x1ffL<<0)
4799#define BNX2_HC_STATS_INTERRUPT_STATUS_INT_STATUS (0x1ffL<<16)
4800
Michael Chanb6016b72005-05-26 13:03:09 -07004801#define BNX2_HC_STAT_MEM_DATA 0x0000684c
4802#define BNX2_HC_STAT_GEN_SEL_0 0x00006850
4803#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0 (0x7fL<<0)
4804#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT0 (0L<<0)
4805#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT1 (1L<<0)
4806#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT2 (2L<<0)
4807#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT3 (3L<<0)
4808#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT4 (4L<<0)
4809#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT5 (5L<<0)
4810#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT6 (6L<<0)
4811#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT7 (7L<<0)
4812#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT8 (8L<<0)
4813#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT9 (9L<<0)
4814#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT10 (10L<<0)
4815#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT11 (11L<<0)
4816#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT0 (12L<<0)
4817#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT1 (13L<<0)
4818#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT2 (14L<<0)
4819#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT3 (15L<<0)
4820#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT4 (16L<<0)
4821#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT5 (17L<<0)
4822#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT6 (18L<<0)
4823#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT7 (19L<<0)
4824#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT0 (20L<<0)
4825#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT1 (21L<<0)
4826#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT2 (22L<<0)
4827#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT3 (23L<<0)
4828#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT4 (24L<<0)
4829#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT5 (25L<<0)
4830#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT6 (26L<<0)
4831#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT7 (27L<<0)
4832#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT8 (28L<<0)
4833#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT9 (29L<<0)
4834#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT10 (30L<<0)
4835#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT11 (31L<<0)
4836#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT0 (32L<<0)
4837#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT1 (33L<<0)
4838#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT2 (34L<<0)
4839#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT3 (35L<<0)
4840#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT0 (36L<<0)
4841#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT1 (37L<<0)
4842#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT2 (38L<<0)
4843#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT3 (39L<<0)
4844#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT4 (40L<<0)
4845#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT5 (41L<<0)
4846#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT6 (42L<<0)
4847#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT7 (43L<<0)
4848#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT0 (44L<<0)
4849#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT1 (45L<<0)
4850#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT2 (46L<<0)
4851#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT3 (47L<<0)
4852#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT4 (48L<<0)
4853#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT5 (49L<<0)
4854#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT6 (50L<<0)
4855#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT7 (51L<<0)
4856#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_PCI_CLK_CNT (52L<<0)
4857#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CORE_CLK_CNT (53L<<0)
4858#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS (54L<<0)
4859#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN (55L<<0)
4860#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR (56L<<0)
4861#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK (59L<<0)
4862#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK (60L<<0)
4863#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK (61L<<0)
4864#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_CMD_CNT (62L<<0)
4865#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_SLOT_CNT (63L<<0)
4866#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_CMD_CNT (64L<<0)
4867#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_SLOT_CNT (65L<<0)
4868#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUPQ_VALID_CNT (66L<<0)
4869#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPQ_VALID_CNT (67L<<0)
4870#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPCQ_VALID_CNT (68L<<0)
4871#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PPQ_VALID_CNT (69L<<0)
4872#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PMQ_VALID_CNT (70L<<0)
4873#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PTQ_VALID_CNT (71L<<0)
4874#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMAQ_VALID_CNT (72L<<0)
4875#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCHQ_VALID_CNT (73L<<0)
4876#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDRQ_VALID_CNT (74L<<0)
4877#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXPQ_VALID_CNT (75L<<0)
4878#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMAQ_VALID_CNT (76L<<0)
4879#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPATQ_VALID_CNT (77L<<0)
4880#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TASQ_VALID_CNT (78L<<0)
4881#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSQ_VALID_CNT (79L<<0)
4882#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CPQ_VALID_CNT (80L<<0)
4883#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMXQ_VALID_CNT (81L<<0)
4884#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMTQ_VALID_CNT (82L<<0)
4885#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMQ_VALID_CNT (83L<<0)
4886#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MGMQ_VALID_CNT (84L<<0)
4887#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_TRANSFERS_CNT (85L<<0)
4888#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_DELAY_PCI_CLKS_CNT (86L<<0)
4889#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_TRANSFERS_CNT (87L<<0)
4890#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_DELAY_PCI_CLKS_CNT (88L<<0)
4891#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_RETRY_AFTER_DATA_CNT (89L<<0)
4892#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_TRANSFERS_CNT (90L<<0)
4893#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_DELAY_PCI_CLKS_CNT (91L<<0)
4894#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_TRANSFERS_CNT (92L<<0)
4895#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_DELAY_PCI_CLKS_CNT (93L<<0)
4896#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_RETRY_AFTER_DATA_CNT (94L<<0)
4897#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_WR_CNT64 (95L<<0)
4898#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_RD_CNT64 (96L<<0)
4899#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_ACC_STALL_CLKS (97L<<0)
4900#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_LOCK_STALL_CLKS (98L<<0)
4901#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS_STAT (99L<<0)
4902#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS64_STAT (100L<<0)
4903#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_PCI_STALL_STAT (101L<<0)
4904#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_FTQ_ENTRY_CNT (102L<<0)
4905#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_BURST_CNT (103L<<0)
4906#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_FTQ_ENTRY_CNT (104L<<0)
4907#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_BURST_CNT (105L<<0)
4908#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_FTQ_ENTRY_CNT (106L<<0)
4909#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_BURST_CNT (107L<<0)
4910#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUP_MATCH_CNT (108L<<0)
4911#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_POLL_PASS_CNT (109L<<0)
4912#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR1_CNT (110L<<0)
4913#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR2_CNT (111L<<0)
4914#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR3_CNT (112L<<0)
4915#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR4_CNT (113L<<0)
4916#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR5_CNT (114L<<0)
4917#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT0 (115L<<0)
4918#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT1 (116L<<0)
4919#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT2 (117L<<0)
4920#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT3 (118L<<0)
4921#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT4 (119L<<0)
4922#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT5 (120L<<0)
4923#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC1_MISS (121L<<0)
4924#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC2_MISS (122L<<0)
4925#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_BURST_CNT (127L<<0)
4926#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1 (0x7fL<<8)
4927#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2 (0x7fL<<16)
4928#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3 (0x7fL<<24)
Michael Chan9052a842006-11-19 14:10:12 -08004929#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_XI (0xffL<<0)
4930#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UMP_RX_FRAME_DROP_XI (52L<<0)
4931#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S0_XI (57L<<0)
4932#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S1_XI (58L<<0)
4933#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S2_XI (85L<<0)
4934#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S3_XI (86L<<0)
4935#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S4_XI (87L<<0)
4936#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S5_XI (88L<<0)
4937#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S6_XI (89L<<0)
4938#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S7_XI (90L<<0)
4939#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S8_XI (91L<<0)
4940#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S9_XI (92L<<0)
4941#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S10_XI (93L<<0)
4942#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MQ_IDB_OFLOW_XI (94L<<0)
4943#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_RD_CNT_XI (123L<<0)
4944#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_WR_CNT_XI (124L<<0)
4945#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_HITS_XI (125L<<0)
4946#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_MISSES_XI (126L<<0)
4947#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC1_XI (128L<<0)
4948#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC1_XI (129L<<0)
4949#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC1_XI (130L<<0)
4950#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC1_XI (131L<<0)
4951#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC1_XI (132L<<0)
4952#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC1_XI (133L<<0)
4953#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC2_XI (134L<<0)
4954#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC2_XI (135L<<0)
4955#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC2_XI (136L<<0)
4956#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC2_XI (137L<<0)
4957#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC2_XI (138L<<0)
4958#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC2_XI (139L<<0)
4959#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC3_XI (140L<<0)
4960#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC3_XI (141L<<0)
4961#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC3_XI (142L<<0)
4962#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC3_XI (143L<<0)
4963#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC3_XI (144L<<0)
4964#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC3_XI (145L<<0)
4965#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC4_XI (146L<<0)
4966#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC4_XI (147L<<0)
4967#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC4_XI (148L<<0)
4968#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC4_XI (149L<<0)
4969#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC4_XI (150L<<0)
4970#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC4_XI (151L<<0)
4971#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC5_XI (152L<<0)
4972#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC5_XI (153L<<0)
4973#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC5_XI (154L<<0)
4974#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC5_XI (155L<<0)
4975#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC5_XI (156L<<0)
4976#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC5_XI (157L<<0)
4977#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC6_XI (158L<<0)
4978#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC6_XI (159L<<0)
4979#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC6_XI (160L<<0)
4980#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC6_XI (161L<<0)
4981#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC6_XI (162L<<0)
4982#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC6_XI (163L<<0)
4983#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC7_XI (164L<<0)
4984#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC7_XI (165L<<0)
4985#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC7_XI (166L<<0)
4986#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC7_XI (167L<<0)
4987#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC7_XI (168L<<0)
4988#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC7_XI (169L<<0)
4989#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC8_XI (170L<<0)
4990#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC8_XI (171L<<0)
4991#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC8_XI (172L<<0)
4992#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC8_XI (173L<<0)
4993#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC8_XI (174L<<0)
4994#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC8_XI (175L<<0)
4995#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_CMD_CNT_XI (176L<<0)
4996#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_SLOT_CNT_XI (177L<<0)
4997#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCSQ_VALID_CNT_XI (178L<<0)
4998#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1_XI (0xffL<<8)
4999#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2_XI (0xffL<<16)
5000#define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3_XI (0xffL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -07005001
5002#define BNX2_HC_STAT_GEN_SEL_1 0x00006854
5003#define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4 (0x7fL<<0)
5004#define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5 (0x7fL<<8)
5005#define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6 (0x7fL<<16)
5006#define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7 (0x7fL<<24)
Michael Chan9052a842006-11-19 14:10:12 -08005007#define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4_XI (0xffL<<0)
5008#define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5_XI (0xffL<<8)
5009#define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6_XI (0xffL<<16)
5010#define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7_XI (0xffL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -07005011
5012#define BNX2_HC_STAT_GEN_SEL_2 0x00006858
5013#define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8 (0x7fL<<0)
5014#define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9 (0x7fL<<8)
5015#define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10 (0x7fL<<16)
5016#define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11 (0x7fL<<24)
Michael Chan9052a842006-11-19 14:10:12 -08005017#define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8_XI (0xffL<<0)
5018#define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9_XI (0xffL<<8)
5019#define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10_XI (0xffL<<16)
5020#define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11_XI (0xffL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -07005021
5022#define BNX2_HC_STAT_GEN_SEL_3 0x0000685c
5023#define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12 (0x7fL<<0)
5024#define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13 (0x7fL<<8)
5025#define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14 (0x7fL<<16)
5026#define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15 (0x7fL<<24)
Michael Chan9052a842006-11-19 14:10:12 -08005027#define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12_XI (0xffL<<0)
5028#define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13_XI (0xffL<<8)
5029#define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14_XI (0xffL<<16)
5030#define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15_XI (0xffL<<24)
Michael Chanb6016b72005-05-26 13:03:09 -07005031
5032#define BNX2_HC_STAT_GEN_STAT0 0x00006888
5033#define BNX2_HC_STAT_GEN_STAT1 0x0000688c
5034#define BNX2_HC_STAT_GEN_STAT2 0x00006890
5035#define BNX2_HC_STAT_GEN_STAT3 0x00006894
5036#define BNX2_HC_STAT_GEN_STAT4 0x00006898
5037#define BNX2_HC_STAT_GEN_STAT5 0x0000689c
5038#define BNX2_HC_STAT_GEN_STAT6 0x000068a0
5039#define BNX2_HC_STAT_GEN_STAT7 0x000068a4
5040#define BNX2_HC_STAT_GEN_STAT8 0x000068a8
5041#define BNX2_HC_STAT_GEN_STAT9 0x000068ac
5042#define BNX2_HC_STAT_GEN_STAT10 0x000068b0
5043#define BNX2_HC_STAT_GEN_STAT11 0x000068b4
5044#define BNX2_HC_STAT_GEN_STAT12 0x000068b8
5045#define BNX2_HC_STAT_GEN_STAT13 0x000068bc
5046#define BNX2_HC_STAT_GEN_STAT14 0x000068c0
5047#define BNX2_HC_STAT_GEN_STAT15 0x000068c4
5048#define BNX2_HC_STAT_GEN_STAT_AC0 0x000068c8
5049#define BNX2_HC_STAT_GEN_STAT_AC1 0x000068cc
5050#define BNX2_HC_STAT_GEN_STAT_AC2 0x000068d0
5051#define BNX2_HC_STAT_GEN_STAT_AC3 0x000068d4
5052#define BNX2_HC_STAT_GEN_STAT_AC4 0x000068d8
5053#define BNX2_HC_STAT_GEN_STAT_AC5 0x000068dc
5054#define BNX2_HC_STAT_GEN_STAT_AC6 0x000068e0
5055#define BNX2_HC_STAT_GEN_STAT_AC7 0x000068e4
5056#define BNX2_HC_STAT_GEN_STAT_AC8 0x000068e8
5057#define BNX2_HC_STAT_GEN_STAT_AC9 0x000068ec
5058#define BNX2_HC_STAT_GEN_STAT_AC10 0x000068f0
5059#define BNX2_HC_STAT_GEN_STAT_AC11 0x000068f4
5060#define BNX2_HC_STAT_GEN_STAT_AC12 0x000068f8
5061#define BNX2_HC_STAT_GEN_STAT_AC13 0x000068fc
5062#define BNX2_HC_STAT_GEN_STAT_AC14 0x00006900
5063#define BNX2_HC_STAT_GEN_STAT_AC15 0x00006904
Michael Chan9052a842006-11-19 14:10:12 -08005064#define BNX2_HC_STAT_GEN_STAT_AC 0x000068c8
Michael Chanb6016b72005-05-26 13:03:09 -07005065#define BNX2_HC_VIS 0x00006908
5066#define BNX2_HC_VIS_STAT_BUILD_STATE (0xfL<<0)
5067#define BNX2_HC_VIS_STAT_BUILD_STATE_IDLE (0L<<0)
5068#define BNX2_HC_VIS_STAT_BUILD_STATE_START (1L<<0)
5069#define BNX2_HC_VIS_STAT_BUILD_STATE_REQUEST (2L<<0)
5070#define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE64 (3L<<0)
5071#define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE32 (4L<<0)
5072#define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE_DONE (5L<<0)
5073#define BNX2_HC_VIS_STAT_BUILD_STATE_DMA (6L<<0)
5074#define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_CONTROL (7L<<0)
5075#define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_LOW (8L<<0)
5076#define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_HIGH (9L<<0)
5077#define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_DATA (10L<<0)
5078#define BNX2_HC_VIS_DMA_STAT_STATE (0xfL<<8)
5079#define BNX2_HC_VIS_DMA_STAT_STATE_IDLE (0L<<8)
5080#define BNX2_HC_VIS_DMA_STAT_STATE_STATUS_PARAM (1L<<8)
5081#define BNX2_HC_VIS_DMA_STAT_STATE_STATUS_DMA (2L<<8)
5082#define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP (3L<<8)
5083#define BNX2_HC_VIS_DMA_STAT_STATE_COMP (4L<<8)
5084#define BNX2_HC_VIS_DMA_STAT_STATE_STATISTIC_PARAM (5L<<8)
5085#define BNX2_HC_VIS_DMA_STAT_STATE_STATISTIC_DMA (6L<<8)
5086#define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP_1 (7L<<8)
5087#define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP_2 (8L<<8)
5088#define BNX2_HC_VIS_DMA_STAT_STATE_WAIT (9L<<8)
5089#define BNX2_HC_VIS_DMA_STAT_STATE_ABORT (15L<<8)
5090#define BNX2_HC_VIS_DMA_MSI_STATE (0x7L<<12)
5091#define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE (0x3L<<15)
5092#define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_IDLE (0L<<15)
5093#define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_COUNT (1L<<15)
5094#define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_START (2L<<15)
5095
5096#define BNX2_HC_VIS_1 0x0000690c
5097#define BNX2_HC_VIS_1_HW_INTACK_STATE (1L<<4)
5098#define BNX2_HC_VIS_1_HW_INTACK_STATE_IDLE (0L<<4)
5099#define BNX2_HC_VIS_1_HW_INTACK_STATE_COUNT (1L<<4)
5100#define BNX2_HC_VIS_1_SW_INTACK_STATE (1L<<5)
5101#define BNX2_HC_VIS_1_SW_INTACK_STATE_IDLE (0L<<5)
5102#define BNX2_HC_VIS_1_SW_INTACK_STATE_COUNT (1L<<5)
5103#define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE (1L<<6)
5104#define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE_IDLE (0L<<6)
5105#define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE_COUNT (1L<<6)
5106#define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE (1L<<7)
5107#define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE_IDLE (0L<<7)
5108#define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE_COUNT (1L<<7)
5109#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE (0xfL<<17)
5110#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_IDLE (0L<<17)
5111#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_DMA (1L<<17)
5112#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_UPDATE (2L<<17)
5113#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_ASSIGN (3L<<17)
5114#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_WAIT (4L<<17)
5115#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_UPDATE (5L<<17)
5116#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_ASSIGN (6L<<17)
5117#define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_WAIT (7L<<17)
5118#define BNX2_HC_VIS_1_RAM_WR_ARB_STATE (0x3L<<21)
5119#define BNX2_HC_VIS_1_RAM_WR_ARB_STATE_NORMAL (0L<<21)
5120#define BNX2_HC_VIS_1_RAM_WR_ARB_STATE_CLEAR (1L<<21)
5121#define BNX2_HC_VIS_1_INT_GEN_STATE (1L<<23)
5122#define BNX2_HC_VIS_1_INT_GEN_STATE_DLE (0L<<23)
5123#define BNX2_HC_VIS_1_INT_GEN_STATE_NTERRUPT (1L<<23)
5124#define BNX2_HC_VIS_1_STAT_CHAN_ID (0x7L<<24)
5125#define BNX2_HC_VIS_1_INT_B (1L<<27)
5126
5127#define BNX2_HC_DEBUG_VECT_PEEK 0x00006910
5128#define BNX2_HC_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5129#define BNX2_HC_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5130#define BNX2_HC_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5131#define BNX2_HC_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5132#define BNX2_HC_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5133#define BNX2_HC_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5134
Michael Chan9052a842006-11-19 14:10:12 -08005135#define BNX2_HC_COALESCE_NOW 0x00006914
5136#define BNX2_HC_COALESCE_NOW_COAL_NOW (0x1ffL<<1)
5137#define BNX2_HC_COALESCE_NOW_COAL_NOW_WO_INT (0x1ffL<<11)
5138#define BNX2_HC_COALESCE_NOW_COAL_ON_NXT_EVENT (0x1ffL<<21)
5139
5140#define BNX2_HC_MSIX_BIT_VECTOR 0x00006918
5141#define BNX2_HC_MSIX_BIT_VECTOR_VAL (0x1ffL<<0)
5142
5143#define BNX2_HC_SB_CONFIG_1 0x00006a00
5144#define BNX2_HC_SB_CONFIG_1_RX_TMR_MODE (1L<<1)
5145#define BNX2_HC_SB_CONFIG_1_TX_TMR_MODE (1L<<2)
5146#define BNX2_HC_SB_CONFIG_1_COM_TMR_MODE (1L<<3)
5147#define BNX2_HC_SB_CONFIG_1_CMD_TMR_MODE (1L<<4)
5148#define BNX2_HC_SB_CONFIG_1_PER_MODE (1L<<16)
5149#define BNX2_HC_SB_CONFIG_1_ONE_SHOT (1L<<17)
5150#define BNX2_HC_SB_CONFIG_1_USE_INT_PARAM (1L<<18)
5151#define BNX2_HC_SB_CONFIG_1_PER_COLLECT_LIMIT (0xfL<<20)
5152
5153#define BNX2_HC_TX_QUICK_CONS_TRIP_1 0x00006a04
5154#define BNX2_HC_TX_QUICK_CONS_TRIP_1_VALUE (0xffL<<0)
5155#define BNX2_HC_TX_QUICK_CONS_TRIP_1_INT (0xffL<<16)
5156
5157#define BNX2_HC_COMP_PROD_TRIP_1 0x00006a08
5158#define BNX2_HC_COMP_PROD_TRIP_1_VALUE (0xffL<<0)
5159#define BNX2_HC_COMP_PROD_TRIP_1_INT (0xffL<<16)
5160
5161#define BNX2_HC_RX_QUICK_CONS_TRIP_1 0x00006a0c
5162#define BNX2_HC_RX_QUICK_CONS_TRIP_1_VALUE (0xffL<<0)
5163#define BNX2_HC_RX_QUICK_CONS_TRIP_1_INT (0xffL<<16)
5164
5165#define BNX2_HC_RX_TICKS_1 0x00006a10
5166#define BNX2_HC_RX_TICKS_1_VALUE (0x3ffL<<0)
5167#define BNX2_HC_RX_TICKS_1_INT (0x3ffL<<16)
5168
5169#define BNX2_HC_TX_TICKS_1 0x00006a14
5170#define BNX2_HC_TX_TICKS_1_VALUE (0x3ffL<<0)
5171#define BNX2_HC_TX_TICKS_1_INT (0x3ffL<<16)
5172
5173#define BNX2_HC_COM_TICKS_1 0x00006a18
5174#define BNX2_HC_COM_TICKS_1_VALUE (0x3ffL<<0)
5175#define BNX2_HC_COM_TICKS_1_INT (0x3ffL<<16)
5176
5177#define BNX2_HC_CMD_TICKS_1 0x00006a1c
5178#define BNX2_HC_CMD_TICKS_1_VALUE (0x3ffL<<0)
5179#define BNX2_HC_CMD_TICKS_1_INT (0x3ffL<<16)
5180
5181#define BNX2_HC_PERIODIC_TICKS_1 0x00006a20
5182#define BNX2_HC_PERIODIC_TICKS_1_HC_PERIODIC_TICKS (0xffffL<<0)
5183#define BNX2_HC_PERIODIC_TICKS_1_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5184
5185#define BNX2_HC_SB_CONFIG_2 0x00006a24
5186#define BNX2_HC_SB_CONFIG_2_RX_TMR_MODE (1L<<1)
5187#define BNX2_HC_SB_CONFIG_2_TX_TMR_MODE (1L<<2)
5188#define BNX2_HC_SB_CONFIG_2_COM_TMR_MODE (1L<<3)
5189#define BNX2_HC_SB_CONFIG_2_CMD_TMR_MODE (1L<<4)
5190#define BNX2_HC_SB_CONFIG_2_PER_MODE (1L<<16)
5191#define BNX2_HC_SB_CONFIG_2_ONE_SHOT (1L<<17)
5192#define BNX2_HC_SB_CONFIG_2_USE_INT_PARAM (1L<<18)
5193#define BNX2_HC_SB_CONFIG_2_PER_COLLECT_LIMIT (0xfL<<20)
5194
5195#define BNX2_HC_TX_QUICK_CONS_TRIP_2 0x00006a28
5196#define BNX2_HC_TX_QUICK_CONS_TRIP_2_VALUE (0xffL<<0)
5197#define BNX2_HC_TX_QUICK_CONS_TRIP_2_INT (0xffL<<16)
5198
5199#define BNX2_HC_COMP_PROD_TRIP_2 0x00006a2c
5200#define BNX2_HC_COMP_PROD_TRIP_2_VALUE (0xffL<<0)
5201#define BNX2_HC_COMP_PROD_TRIP_2_INT (0xffL<<16)
5202
5203#define BNX2_HC_RX_QUICK_CONS_TRIP_2 0x00006a30
5204#define BNX2_HC_RX_QUICK_CONS_TRIP_2_VALUE (0xffL<<0)
5205#define BNX2_HC_RX_QUICK_CONS_TRIP_2_INT (0xffL<<16)
5206
5207#define BNX2_HC_RX_TICKS_2 0x00006a34
5208#define BNX2_HC_RX_TICKS_2_VALUE (0x3ffL<<0)
5209#define BNX2_HC_RX_TICKS_2_INT (0x3ffL<<16)
5210
5211#define BNX2_HC_TX_TICKS_2 0x00006a38
5212#define BNX2_HC_TX_TICKS_2_VALUE (0x3ffL<<0)
5213#define BNX2_HC_TX_TICKS_2_INT (0x3ffL<<16)
5214
5215#define BNX2_HC_COM_TICKS_2 0x00006a3c
5216#define BNX2_HC_COM_TICKS_2_VALUE (0x3ffL<<0)
5217#define BNX2_HC_COM_TICKS_2_INT (0x3ffL<<16)
5218
5219#define BNX2_HC_CMD_TICKS_2 0x00006a40
5220#define BNX2_HC_CMD_TICKS_2_VALUE (0x3ffL<<0)
5221#define BNX2_HC_CMD_TICKS_2_INT (0x3ffL<<16)
5222
5223#define BNX2_HC_PERIODIC_TICKS_2 0x00006a44
5224#define BNX2_HC_PERIODIC_TICKS_2_HC_PERIODIC_TICKS (0xffffL<<0)
5225#define BNX2_HC_PERIODIC_TICKS_2_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5226
5227#define BNX2_HC_SB_CONFIG_3 0x00006a48
5228#define BNX2_HC_SB_CONFIG_3_RX_TMR_MODE (1L<<1)
5229#define BNX2_HC_SB_CONFIG_3_TX_TMR_MODE (1L<<2)
5230#define BNX2_HC_SB_CONFIG_3_COM_TMR_MODE (1L<<3)
5231#define BNX2_HC_SB_CONFIG_3_CMD_TMR_MODE (1L<<4)
5232#define BNX2_HC_SB_CONFIG_3_PER_MODE (1L<<16)
5233#define BNX2_HC_SB_CONFIG_3_ONE_SHOT (1L<<17)
5234#define BNX2_HC_SB_CONFIG_3_USE_INT_PARAM (1L<<18)
5235#define BNX2_HC_SB_CONFIG_3_PER_COLLECT_LIMIT (0xfL<<20)
5236
5237#define BNX2_HC_TX_QUICK_CONS_TRIP_3 0x00006a4c
5238#define BNX2_HC_TX_QUICK_CONS_TRIP_3_VALUE (0xffL<<0)
5239#define BNX2_HC_TX_QUICK_CONS_TRIP_3_INT (0xffL<<16)
5240
5241#define BNX2_HC_COMP_PROD_TRIP_3 0x00006a50
5242#define BNX2_HC_COMP_PROD_TRIP_3_VALUE (0xffL<<0)
5243#define BNX2_HC_COMP_PROD_TRIP_3_INT (0xffL<<16)
5244
5245#define BNX2_HC_RX_QUICK_CONS_TRIP_3 0x00006a54
5246#define BNX2_HC_RX_QUICK_CONS_TRIP_3_VALUE (0xffL<<0)
5247#define BNX2_HC_RX_QUICK_CONS_TRIP_3_INT (0xffL<<16)
5248
5249#define BNX2_HC_RX_TICKS_3 0x00006a58
5250#define BNX2_HC_RX_TICKS_3_VALUE (0x3ffL<<0)
5251#define BNX2_HC_RX_TICKS_3_INT (0x3ffL<<16)
5252
5253#define BNX2_HC_TX_TICKS_3 0x00006a5c
5254#define BNX2_HC_TX_TICKS_3_VALUE (0x3ffL<<0)
5255#define BNX2_HC_TX_TICKS_3_INT (0x3ffL<<16)
5256
5257#define BNX2_HC_COM_TICKS_3 0x00006a60
5258#define BNX2_HC_COM_TICKS_3_VALUE (0x3ffL<<0)
5259#define BNX2_HC_COM_TICKS_3_INT (0x3ffL<<16)
5260
5261#define BNX2_HC_CMD_TICKS_3 0x00006a64
5262#define BNX2_HC_CMD_TICKS_3_VALUE (0x3ffL<<0)
5263#define BNX2_HC_CMD_TICKS_3_INT (0x3ffL<<16)
5264
5265#define BNX2_HC_PERIODIC_TICKS_3 0x00006a68
5266#define BNX2_HC_PERIODIC_TICKS_3_HC_PERIODIC_TICKS (0xffffL<<0)
5267#define BNX2_HC_PERIODIC_TICKS_3_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5268
5269#define BNX2_HC_SB_CONFIG_4 0x00006a6c
5270#define BNX2_HC_SB_CONFIG_4_RX_TMR_MODE (1L<<1)
5271#define BNX2_HC_SB_CONFIG_4_TX_TMR_MODE (1L<<2)
5272#define BNX2_HC_SB_CONFIG_4_COM_TMR_MODE (1L<<3)
5273#define BNX2_HC_SB_CONFIG_4_CMD_TMR_MODE (1L<<4)
5274#define BNX2_HC_SB_CONFIG_4_PER_MODE (1L<<16)
5275#define BNX2_HC_SB_CONFIG_4_ONE_SHOT (1L<<17)
5276#define BNX2_HC_SB_CONFIG_4_USE_INT_PARAM (1L<<18)
5277#define BNX2_HC_SB_CONFIG_4_PER_COLLECT_LIMIT (0xfL<<20)
5278
5279#define BNX2_HC_TX_QUICK_CONS_TRIP_4 0x00006a70
5280#define BNX2_HC_TX_QUICK_CONS_TRIP_4_VALUE (0xffL<<0)
5281#define BNX2_HC_TX_QUICK_CONS_TRIP_4_INT (0xffL<<16)
5282
5283#define BNX2_HC_COMP_PROD_TRIP_4 0x00006a74
5284#define BNX2_HC_COMP_PROD_TRIP_4_VALUE (0xffL<<0)
5285#define BNX2_HC_COMP_PROD_TRIP_4_INT (0xffL<<16)
5286
5287#define BNX2_HC_RX_QUICK_CONS_TRIP_4 0x00006a78
5288#define BNX2_HC_RX_QUICK_CONS_TRIP_4_VALUE (0xffL<<0)
5289#define BNX2_HC_RX_QUICK_CONS_TRIP_4_INT (0xffL<<16)
5290
5291#define BNX2_HC_RX_TICKS_4 0x00006a7c
5292#define BNX2_HC_RX_TICKS_4_VALUE (0x3ffL<<0)
5293#define BNX2_HC_RX_TICKS_4_INT (0x3ffL<<16)
5294
5295#define BNX2_HC_TX_TICKS_4 0x00006a80
5296#define BNX2_HC_TX_TICKS_4_VALUE (0x3ffL<<0)
5297#define BNX2_HC_TX_TICKS_4_INT (0x3ffL<<16)
5298
5299#define BNX2_HC_COM_TICKS_4 0x00006a84
5300#define BNX2_HC_COM_TICKS_4_VALUE (0x3ffL<<0)
5301#define BNX2_HC_COM_TICKS_4_INT (0x3ffL<<16)
5302
5303#define BNX2_HC_CMD_TICKS_4 0x00006a88
5304#define BNX2_HC_CMD_TICKS_4_VALUE (0x3ffL<<0)
5305#define BNX2_HC_CMD_TICKS_4_INT (0x3ffL<<16)
5306
5307#define BNX2_HC_PERIODIC_TICKS_4 0x00006a8c
5308#define BNX2_HC_PERIODIC_TICKS_4_HC_PERIODIC_TICKS (0xffffL<<0)
5309#define BNX2_HC_PERIODIC_TICKS_4_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5310
5311#define BNX2_HC_SB_CONFIG_5 0x00006a90
5312#define BNX2_HC_SB_CONFIG_5_RX_TMR_MODE (1L<<1)
5313#define BNX2_HC_SB_CONFIG_5_TX_TMR_MODE (1L<<2)
5314#define BNX2_HC_SB_CONFIG_5_COM_TMR_MODE (1L<<3)
5315#define BNX2_HC_SB_CONFIG_5_CMD_TMR_MODE (1L<<4)
5316#define BNX2_HC_SB_CONFIG_5_PER_MODE (1L<<16)
5317#define BNX2_HC_SB_CONFIG_5_ONE_SHOT (1L<<17)
5318#define BNX2_HC_SB_CONFIG_5_USE_INT_PARAM (1L<<18)
5319#define BNX2_HC_SB_CONFIG_5_PER_COLLECT_LIMIT (0xfL<<20)
5320
5321#define BNX2_HC_TX_QUICK_CONS_TRIP_5 0x00006a94
5322#define BNX2_HC_TX_QUICK_CONS_TRIP_5_VALUE (0xffL<<0)
5323#define BNX2_HC_TX_QUICK_CONS_TRIP_5_INT (0xffL<<16)
5324
5325#define BNX2_HC_COMP_PROD_TRIP_5 0x00006a98
5326#define BNX2_HC_COMP_PROD_TRIP_5_VALUE (0xffL<<0)
5327#define BNX2_HC_COMP_PROD_TRIP_5_INT (0xffL<<16)
5328
5329#define BNX2_HC_RX_QUICK_CONS_TRIP_5 0x00006a9c
5330#define BNX2_HC_RX_QUICK_CONS_TRIP_5_VALUE (0xffL<<0)
5331#define BNX2_HC_RX_QUICK_CONS_TRIP_5_INT (0xffL<<16)
5332
5333#define BNX2_HC_RX_TICKS_5 0x00006aa0
5334#define BNX2_HC_RX_TICKS_5_VALUE (0x3ffL<<0)
5335#define BNX2_HC_RX_TICKS_5_INT (0x3ffL<<16)
5336
5337#define BNX2_HC_TX_TICKS_5 0x00006aa4
5338#define BNX2_HC_TX_TICKS_5_VALUE (0x3ffL<<0)
5339#define BNX2_HC_TX_TICKS_5_INT (0x3ffL<<16)
5340
5341#define BNX2_HC_COM_TICKS_5 0x00006aa8
5342#define BNX2_HC_COM_TICKS_5_VALUE (0x3ffL<<0)
5343#define BNX2_HC_COM_TICKS_5_INT (0x3ffL<<16)
5344
5345#define BNX2_HC_CMD_TICKS_5 0x00006aac
5346#define BNX2_HC_CMD_TICKS_5_VALUE (0x3ffL<<0)
5347#define BNX2_HC_CMD_TICKS_5_INT (0x3ffL<<16)
5348
5349#define BNX2_HC_PERIODIC_TICKS_5 0x00006ab0
5350#define BNX2_HC_PERIODIC_TICKS_5_HC_PERIODIC_TICKS (0xffffL<<0)
5351#define BNX2_HC_PERIODIC_TICKS_5_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5352
5353#define BNX2_HC_SB_CONFIG_6 0x00006ab4
5354#define BNX2_HC_SB_CONFIG_6_RX_TMR_MODE (1L<<1)
5355#define BNX2_HC_SB_CONFIG_6_TX_TMR_MODE (1L<<2)
5356#define BNX2_HC_SB_CONFIG_6_COM_TMR_MODE (1L<<3)
5357#define BNX2_HC_SB_CONFIG_6_CMD_TMR_MODE (1L<<4)
5358#define BNX2_HC_SB_CONFIG_6_PER_MODE (1L<<16)
5359#define BNX2_HC_SB_CONFIG_6_ONE_SHOT (1L<<17)
5360#define BNX2_HC_SB_CONFIG_6_USE_INT_PARAM (1L<<18)
5361#define BNX2_HC_SB_CONFIG_6_PER_COLLECT_LIMIT (0xfL<<20)
5362
5363#define BNX2_HC_TX_QUICK_CONS_TRIP_6 0x00006ab8
5364#define BNX2_HC_TX_QUICK_CONS_TRIP_6_VALUE (0xffL<<0)
5365#define BNX2_HC_TX_QUICK_CONS_TRIP_6_INT (0xffL<<16)
5366
5367#define BNX2_HC_COMP_PROD_TRIP_6 0x00006abc
5368#define BNX2_HC_COMP_PROD_TRIP_6_VALUE (0xffL<<0)
5369#define BNX2_HC_COMP_PROD_TRIP_6_INT (0xffL<<16)
5370
5371#define BNX2_HC_RX_QUICK_CONS_TRIP_6 0x00006ac0
5372#define BNX2_HC_RX_QUICK_CONS_TRIP_6_VALUE (0xffL<<0)
5373#define BNX2_HC_RX_QUICK_CONS_TRIP_6_INT (0xffL<<16)
5374
5375#define BNX2_HC_RX_TICKS_6 0x00006ac4
5376#define BNX2_HC_RX_TICKS_6_VALUE (0x3ffL<<0)
5377#define BNX2_HC_RX_TICKS_6_INT (0x3ffL<<16)
5378
5379#define BNX2_HC_TX_TICKS_6 0x00006ac8
5380#define BNX2_HC_TX_TICKS_6_VALUE (0x3ffL<<0)
5381#define BNX2_HC_TX_TICKS_6_INT (0x3ffL<<16)
5382
5383#define BNX2_HC_COM_TICKS_6 0x00006acc
5384#define BNX2_HC_COM_TICKS_6_VALUE (0x3ffL<<0)
5385#define BNX2_HC_COM_TICKS_6_INT (0x3ffL<<16)
5386
5387#define BNX2_HC_CMD_TICKS_6 0x00006ad0
5388#define BNX2_HC_CMD_TICKS_6_VALUE (0x3ffL<<0)
5389#define BNX2_HC_CMD_TICKS_6_INT (0x3ffL<<16)
5390
5391#define BNX2_HC_PERIODIC_TICKS_6 0x00006ad4
5392#define BNX2_HC_PERIODIC_TICKS_6_HC_PERIODIC_TICKS (0xffffL<<0)
5393#define BNX2_HC_PERIODIC_TICKS_6_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5394
5395#define BNX2_HC_SB_CONFIG_7 0x00006ad8
5396#define BNX2_HC_SB_CONFIG_7_RX_TMR_MODE (1L<<1)
5397#define BNX2_HC_SB_CONFIG_7_TX_TMR_MODE (1L<<2)
5398#define BNX2_HC_SB_CONFIG_7_COM_TMR_MODE (1L<<3)
5399#define BNX2_HC_SB_CONFIG_7_CMD_TMR_MODE (1L<<4)
5400#define BNX2_HC_SB_CONFIG_7_PER_MODE (1L<<16)
5401#define BNX2_HC_SB_CONFIG_7_ONE_SHOT (1L<<17)
5402#define BNX2_HC_SB_CONFIG_7_USE_INT_PARAM (1L<<18)
5403#define BNX2_HC_SB_CONFIG_7_PER_COLLECT_LIMIT (0xfL<<20)
5404
5405#define BNX2_HC_TX_QUICK_CONS_TRIP_7 0x00006adc
5406#define BNX2_HC_TX_QUICK_CONS_TRIP_7_VALUE (0xffL<<0)
5407#define BNX2_HC_TX_QUICK_CONS_TRIP_7_INT (0xffL<<16)
5408
5409#define BNX2_HC_COMP_PROD_TRIP_7 0x00006ae0
5410#define BNX2_HC_COMP_PROD_TRIP_7_VALUE (0xffL<<0)
5411#define BNX2_HC_COMP_PROD_TRIP_7_INT (0xffL<<16)
5412
5413#define BNX2_HC_RX_QUICK_CONS_TRIP_7 0x00006ae4
5414#define BNX2_HC_RX_QUICK_CONS_TRIP_7_VALUE (0xffL<<0)
5415#define BNX2_HC_RX_QUICK_CONS_TRIP_7_INT (0xffL<<16)
5416
5417#define BNX2_HC_RX_TICKS_7 0x00006ae8
5418#define BNX2_HC_RX_TICKS_7_VALUE (0x3ffL<<0)
5419#define BNX2_HC_RX_TICKS_7_INT (0x3ffL<<16)
5420
5421#define BNX2_HC_TX_TICKS_7 0x00006aec
5422#define BNX2_HC_TX_TICKS_7_VALUE (0x3ffL<<0)
5423#define BNX2_HC_TX_TICKS_7_INT (0x3ffL<<16)
5424
5425#define BNX2_HC_COM_TICKS_7 0x00006af0
5426#define BNX2_HC_COM_TICKS_7_VALUE (0x3ffL<<0)
5427#define BNX2_HC_COM_TICKS_7_INT (0x3ffL<<16)
5428
5429#define BNX2_HC_CMD_TICKS_7 0x00006af4
5430#define BNX2_HC_CMD_TICKS_7_VALUE (0x3ffL<<0)
5431#define BNX2_HC_CMD_TICKS_7_INT (0x3ffL<<16)
5432
5433#define BNX2_HC_PERIODIC_TICKS_7 0x00006af8
5434#define BNX2_HC_PERIODIC_TICKS_7_HC_PERIODIC_TICKS (0xffffL<<0)
5435#define BNX2_HC_PERIODIC_TICKS_7_HC_INT_PERIODIC_TICKS (0xffffL<<16)
5436
5437#define BNX2_HC_SB_CONFIG_8 0x00006afc
5438#define BNX2_HC_SB_CONFIG_8_RX_TMR_MODE (1L<<1)
5439#define BNX2_HC_SB_CONFIG_8_TX_TMR_MODE (1L<<2)
5440#define BNX2_HC_SB_CONFIG_8_COM_TMR_MODE (1L<<3)
5441#define BNX2_HC_SB_CONFIG_8_CMD_TMR_MODE (1L<<4)
5442#define BNX2_HC_SB_CONFIG_8_PER_MODE (1L<<16)
5443#define BNX2_HC_SB_CONFIG_8_ONE_SHOT (1L<<17)
5444#define BNX2_HC_SB_CONFIG_8_USE_INT_PARAM (1L<<18)
5445#define BNX2_HC_SB_CONFIG_8_PER_COLLECT_LIMIT (0xfL<<20)
5446
5447#define BNX2_HC_TX_QUICK_CONS_TRIP_8 0x00006b00
5448#define BNX2_HC_TX_QUICK_CONS_TRIP_8_VALUE (0xffL<<0)
5449#define BNX2_HC_TX_QUICK_CONS_TRIP_8_INT (0xffL<<16)
5450
5451#define BNX2_HC_COMP_PROD_TRIP_8 0x00006b04
5452#define BNX2_HC_COMP_PROD_TRIP_8_VALUE (0xffL<<0)
5453#define BNX2_HC_COMP_PROD_TRIP_8_INT (0xffL<<16)
5454
5455#define BNX2_HC_RX_QUICK_CONS_TRIP_8 0x00006b08
5456#define BNX2_HC_RX_QUICK_CONS_TRIP_8_VALUE (0xffL<<0)
5457#define BNX2_HC_RX_QUICK_CONS_TRIP_8_INT (0xffL<<16)
5458
5459#define BNX2_HC_RX_TICKS_8 0x00006b0c
5460#define BNX2_HC_RX_TICKS_8_VALUE (0x3ffL<<0)
5461#define BNX2_HC_RX_TICKS_8_INT (0x3ffL<<16)
5462
5463#define BNX2_HC_TX_TICKS_8 0x00006b10
5464#define BNX2_HC_TX_TICKS_8_VALUE (0x3ffL<<0)
5465#define BNX2_HC_TX_TICKS_8_INT (0x3ffL<<16)
5466
5467#define BNX2_HC_COM_TICKS_8 0x00006b14
5468#define BNX2_HC_COM_TICKS_8_VALUE (0x3ffL<<0)
5469#define BNX2_HC_COM_TICKS_8_INT (0x3ffL<<16)
5470
5471#define BNX2_HC_CMD_TICKS_8 0x00006b18
5472#define BNX2_HC_CMD_TICKS_8_VALUE (0x3ffL<<0)
5473#define BNX2_HC_CMD_TICKS_8_INT (0x3ffL<<16)
5474
5475#define BNX2_HC_PERIODIC_TICKS_8 0x00006b1c
5476#define BNX2_HC_PERIODIC_TICKS_8_HC_PERIODIC_TICKS (0xffffL<<0)
5477#define BNX2_HC_PERIODIC_TICKS_8_HC_INT_PERIODIC_TICKS (0xffffL<<16)
Michael Chanb6016b72005-05-26 13:03:09 -07005478
5479
5480/*
5481 * txp_reg definition
5482 * offset: 0x40000
5483 */
5484#define BNX2_TXP_CPU_MODE 0x00045000
5485#define BNX2_TXP_CPU_MODE_LOCAL_RST (1L<<0)
5486#define BNX2_TXP_CPU_MODE_STEP_ENA (1L<<1)
5487#define BNX2_TXP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5488#define BNX2_TXP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5489#define BNX2_TXP_CPU_MODE_MSG_BIT1 (1L<<6)
5490#define BNX2_TXP_CPU_MODE_INTERRUPT_ENA (1L<<7)
5491#define BNX2_TXP_CPU_MODE_SOFT_HALT (1L<<10)
5492#define BNX2_TXP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5493#define BNX2_TXP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5494#define BNX2_TXP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5495#define BNX2_TXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5496
5497#define BNX2_TXP_CPU_STATE 0x00045004
5498#define BNX2_TXP_CPU_STATE_BREAKPOINT (1L<<0)
5499#define BNX2_TXP_CPU_STATE_BAD_INST_HALTED (1L<<2)
5500#define BNX2_TXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5501#define BNX2_TXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5502#define BNX2_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
Michael Chan9052a842006-11-19 14:10:12 -08005503#define BNX2_TXP_CPU_STATE_BAD_PC_HALTED (1L<<6)
Michael Chanb6016b72005-05-26 13:03:09 -07005504#define BNX2_TXP_CPU_STATE_ALIGN_HALTED (1L<<7)
5505#define BNX2_TXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
5506#define BNX2_TXP_CPU_STATE_SOFT_HALTED (1L<<10)
5507#define BNX2_TXP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
5508#define BNX2_TXP_CPU_STATE_INTERRRUPT (1L<<12)
5509#define BNX2_TXP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
5510#define BNX2_TXP_CPU_STATE_INST_FETCH_STALL (1L<<15)
5511#define BNX2_TXP_CPU_STATE_BLOCKED_READ (1L<<31)
5512
5513#define BNX2_TXP_CPU_EVENT_MASK 0x00045008
5514#define BNX2_TXP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
5515#define BNX2_TXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
5516#define BNX2_TXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
5517#define BNX2_TXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
5518#define BNX2_TXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
5519#define BNX2_TXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
5520#define BNX2_TXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
5521#define BNX2_TXP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
5522#define BNX2_TXP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
5523#define BNX2_TXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
5524#define BNX2_TXP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
5525
5526#define BNX2_TXP_CPU_PROGRAM_COUNTER 0x0004501c
5527#define BNX2_TXP_CPU_INSTRUCTION 0x00045020
5528#define BNX2_TXP_CPU_DATA_ACCESS 0x00045024
5529#define BNX2_TXP_CPU_INTERRUPT_ENABLE 0x00045028
5530#define BNX2_TXP_CPU_INTERRUPT_VECTOR 0x0004502c
5531#define BNX2_TXP_CPU_INTERRUPT_SAVED_PC 0x00045030
5532#define BNX2_TXP_CPU_HW_BREAKPOINT 0x00045034
5533#define BNX2_TXP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
5534#define BNX2_TXP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
5535
5536#define BNX2_TXP_CPU_DEBUG_VECT_PEEK 0x00045038
5537#define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5538#define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5539#define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5540#define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5541#define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5542#define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5543
5544#define BNX2_TXP_CPU_LAST_BRANCH_ADDR 0x00045048
5545#define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
5546#define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
5547#define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
5548#define BNX2_TXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
5549
5550#define BNX2_TXP_CPU_REG_FILE 0x00045200
Michael Chan9052a842006-11-19 14:10:12 -08005551#define BNX2_TXP_TXPQ 0x000453c0
Michael Chanb6016b72005-05-26 13:03:09 -07005552#define BNX2_TXP_FTQ_CMD 0x000453f8
5553#define BNX2_TXP_FTQ_CMD_OFFSET (0x3ffL<<0)
5554#define BNX2_TXP_FTQ_CMD_WR_TOP (1L<<10)
5555#define BNX2_TXP_FTQ_CMD_WR_TOP_0 (0L<<10)
5556#define BNX2_TXP_FTQ_CMD_WR_TOP_1 (1L<<10)
5557#define BNX2_TXP_FTQ_CMD_SFT_RESET (1L<<25)
5558#define BNX2_TXP_FTQ_CMD_RD_DATA (1L<<26)
5559#define BNX2_TXP_FTQ_CMD_ADD_INTERVEN (1L<<27)
5560#define BNX2_TXP_FTQ_CMD_ADD_DATA (1L<<28)
5561#define BNX2_TXP_FTQ_CMD_INTERVENE_CLR (1L<<29)
5562#define BNX2_TXP_FTQ_CMD_POP (1L<<30)
5563#define BNX2_TXP_FTQ_CMD_BUSY (1L<<31)
5564
5565#define BNX2_TXP_FTQ_CTL 0x000453fc
5566#define BNX2_TXP_FTQ_CTL_INTERVENE (1L<<0)
5567#define BNX2_TXP_FTQ_CTL_OVERFLOW (1L<<1)
5568#define BNX2_TXP_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5569#define BNX2_TXP_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5570#define BNX2_TXP_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5571
5572#define BNX2_TXP_SCRATCH 0x00060000
5573
5574
5575/*
5576 * tpat_reg definition
5577 * offset: 0x80000
5578 */
5579#define BNX2_TPAT_CPU_MODE 0x00085000
5580#define BNX2_TPAT_CPU_MODE_LOCAL_RST (1L<<0)
5581#define BNX2_TPAT_CPU_MODE_STEP_ENA (1L<<1)
5582#define BNX2_TPAT_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5583#define BNX2_TPAT_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5584#define BNX2_TPAT_CPU_MODE_MSG_BIT1 (1L<<6)
5585#define BNX2_TPAT_CPU_MODE_INTERRUPT_ENA (1L<<7)
5586#define BNX2_TPAT_CPU_MODE_SOFT_HALT (1L<<10)
5587#define BNX2_TPAT_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5588#define BNX2_TPAT_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5589#define BNX2_TPAT_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5590#define BNX2_TPAT_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5591
5592#define BNX2_TPAT_CPU_STATE 0x00085004
5593#define BNX2_TPAT_CPU_STATE_BREAKPOINT (1L<<0)
5594#define BNX2_TPAT_CPU_STATE_BAD_INST_HALTED (1L<<2)
5595#define BNX2_TPAT_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5596#define BNX2_TPAT_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5597#define BNX2_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
Michael Chan9052a842006-11-19 14:10:12 -08005598#define BNX2_TPAT_CPU_STATE_BAD_PC_HALTED (1L<<6)
Michael Chanb6016b72005-05-26 13:03:09 -07005599#define BNX2_TPAT_CPU_STATE_ALIGN_HALTED (1L<<7)
5600#define BNX2_TPAT_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
5601#define BNX2_TPAT_CPU_STATE_SOFT_HALTED (1L<<10)
5602#define BNX2_TPAT_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
5603#define BNX2_TPAT_CPU_STATE_INTERRRUPT (1L<<12)
5604#define BNX2_TPAT_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
5605#define BNX2_TPAT_CPU_STATE_INST_FETCH_STALL (1L<<15)
5606#define BNX2_TPAT_CPU_STATE_BLOCKED_READ (1L<<31)
5607
5608#define BNX2_TPAT_CPU_EVENT_MASK 0x00085008
5609#define BNX2_TPAT_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
5610#define BNX2_TPAT_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
5611#define BNX2_TPAT_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
5612#define BNX2_TPAT_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
5613#define BNX2_TPAT_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
5614#define BNX2_TPAT_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
5615#define BNX2_TPAT_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
5616#define BNX2_TPAT_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
5617#define BNX2_TPAT_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
5618#define BNX2_TPAT_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
5619#define BNX2_TPAT_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
5620
5621#define BNX2_TPAT_CPU_PROGRAM_COUNTER 0x0008501c
5622#define BNX2_TPAT_CPU_INSTRUCTION 0x00085020
5623#define BNX2_TPAT_CPU_DATA_ACCESS 0x00085024
5624#define BNX2_TPAT_CPU_INTERRUPT_ENABLE 0x00085028
5625#define BNX2_TPAT_CPU_INTERRUPT_VECTOR 0x0008502c
5626#define BNX2_TPAT_CPU_INTERRUPT_SAVED_PC 0x00085030
5627#define BNX2_TPAT_CPU_HW_BREAKPOINT 0x00085034
5628#define BNX2_TPAT_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
5629#define BNX2_TPAT_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
5630
5631#define BNX2_TPAT_CPU_DEBUG_VECT_PEEK 0x00085038
5632#define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5633#define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5634#define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5635#define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5636#define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5637#define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5638
5639#define BNX2_TPAT_CPU_LAST_BRANCH_ADDR 0x00085048
5640#define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
5641#define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
5642#define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
5643#define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
5644
5645#define BNX2_TPAT_CPU_REG_FILE 0x00085200
Michael Chan9052a842006-11-19 14:10:12 -08005646#define BNX2_TPAT_TPATQ 0x000853c0
Michael Chanb6016b72005-05-26 13:03:09 -07005647#define BNX2_TPAT_FTQ_CMD 0x000853f8
5648#define BNX2_TPAT_FTQ_CMD_OFFSET (0x3ffL<<0)
5649#define BNX2_TPAT_FTQ_CMD_WR_TOP (1L<<10)
5650#define BNX2_TPAT_FTQ_CMD_WR_TOP_0 (0L<<10)
5651#define BNX2_TPAT_FTQ_CMD_WR_TOP_1 (1L<<10)
5652#define BNX2_TPAT_FTQ_CMD_SFT_RESET (1L<<25)
5653#define BNX2_TPAT_FTQ_CMD_RD_DATA (1L<<26)
5654#define BNX2_TPAT_FTQ_CMD_ADD_INTERVEN (1L<<27)
5655#define BNX2_TPAT_FTQ_CMD_ADD_DATA (1L<<28)
5656#define BNX2_TPAT_FTQ_CMD_INTERVENE_CLR (1L<<29)
5657#define BNX2_TPAT_FTQ_CMD_POP (1L<<30)
5658#define BNX2_TPAT_FTQ_CMD_BUSY (1L<<31)
5659
5660#define BNX2_TPAT_FTQ_CTL 0x000853fc
5661#define BNX2_TPAT_FTQ_CTL_INTERVENE (1L<<0)
5662#define BNX2_TPAT_FTQ_CTL_OVERFLOW (1L<<1)
5663#define BNX2_TPAT_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5664#define BNX2_TPAT_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5665#define BNX2_TPAT_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5666
5667#define BNX2_TPAT_SCRATCH 0x000a0000
5668
5669
5670/*
5671 * rxp_reg definition
5672 * offset: 0xc0000
5673 */
5674#define BNX2_RXP_CPU_MODE 0x000c5000
5675#define BNX2_RXP_CPU_MODE_LOCAL_RST (1L<<0)
5676#define BNX2_RXP_CPU_MODE_STEP_ENA (1L<<1)
5677#define BNX2_RXP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5678#define BNX2_RXP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5679#define BNX2_RXP_CPU_MODE_MSG_BIT1 (1L<<6)
5680#define BNX2_RXP_CPU_MODE_INTERRUPT_ENA (1L<<7)
5681#define BNX2_RXP_CPU_MODE_SOFT_HALT (1L<<10)
5682#define BNX2_RXP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5683#define BNX2_RXP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5684#define BNX2_RXP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5685#define BNX2_RXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5686
5687#define BNX2_RXP_CPU_STATE 0x000c5004
5688#define BNX2_RXP_CPU_STATE_BREAKPOINT (1L<<0)
5689#define BNX2_RXP_CPU_STATE_BAD_INST_HALTED (1L<<2)
5690#define BNX2_RXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5691#define BNX2_RXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5692#define BNX2_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
Michael Chan9052a842006-11-19 14:10:12 -08005693#define BNX2_RXP_CPU_STATE_BAD_PC_HALTED (1L<<6)
Michael Chanb6016b72005-05-26 13:03:09 -07005694#define BNX2_RXP_CPU_STATE_ALIGN_HALTED (1L<<7)
5695#define BNX2_RXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
5696#define BNX2_RXP_CPU_STATE_SOFT_HALTED (1L<<10)
5697#define BNX2_RXP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
5698#define BNX2_RXP_CPU_STATE_INTERRRUPT (1L<<12)
5699#define BNX2_RXP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
5700#define BNX2_RXP_CPU_STATE_INST_FETCH_STALL (1L<<15)
5701#define BNX2_RXP_CPU_STATE_BLOCKED_READ (1L<<31)
5702
5703#define BNX2_RXP_CPU_EVENT_MASK 0x000c5008
5704#define BNX2_RXP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
5705#define BNX2_RXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
5706#define BNX2_RXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
5707#define BNX2_RXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
5708#define BNX2_RXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
5709#define BNX2_RXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
5710#define BNX2_RXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
5711#define BNX2_RXP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
5712#define BNX2_RXP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
5713#define BNX2_RXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
5714#define BNX2_RXP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
5715
5716#define BNX2_RXP_CPU_PROGRAM_COUNTER 0x000c501c
5717#define BNX2_RXP_CPU_INSTRUCTION 0x000c5020
5718#define BNX2_RXP_CPU_DATA_ACCESS 0x000c5024
5719#define BNX2_RXP_CPU_INTERRUPT_ENABLE 0x000c5028
5720#define BNX2_RXP_CPU_INTERRUPT_VECTOR 0x000c502c
5721#define BNX2_RXP_CPU_INTERRUPT_SAVED_PC 0x000c5030
5722#define BNX2_RXP_CPU_HW_BREAKPOINT 0x000c5034
5723#define BNX2_RXP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
5724#define BNX2_RXP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
5725
5726#define BNX2_RXP_CPU_DEBUG_VECT_PEEK 0x000c5038
5727#define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5728#define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5729#define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5730#define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5731#define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5732#define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5733
5734#define BNX2_RXP_CPU_LAST_BRANCH_ADDR 0x000c5048
5735#define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
5736#define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
5737#define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
5738#define BNX2_RXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
5739
5740#define BNX2_RXP_CPU_REG_FILE 0x000c5200
Michael Chan9052a842006-11-19 14:10:12 -08005741#define BNX2_RXP_PFE_PFE_CTL 0x000c537c
5742#define BNX2_RXP_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0)
5743#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE (0xfL<<4)
5744#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4)
5745#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4)
5746#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4)
5747#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4)
5748#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4)
5749#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4)
5750#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4)
5751#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4)
5752#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4)
5753#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4)
5754#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4)
5755#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4)
5756#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4)
5757#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4)
5758#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4)
5759#define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4)
5760#define BNX2_RXP_PFE_PFE_CTL_PFE_COUNT (0xfL<<12)
5761#define BNX2_RXP_PFE_PFE_CTL_OFFSET (0x1ffL<<16)
5762
5763#define BNX2_RXP_RXPCQ 0x000c5380
Michael Chanb6016b72005-05-26 13:03:09 -07005764#define BNX2_RXP_CFTQ_CMD 0x000c53b8
5765#define BNX2_RXP_CFTQ_CMD_OFFSET (0x3ffL<<0)
5766#define BNX2_RXP_CFTQ_CMD_WR_TOP (1L<<10)
5767#define BNX2_RXP_CFTQ_CMD_WR_TOP_0 (0L<<10)
5768#define BNX2_RXP_CFTQ_CMD_WR_TOP_1 (1L<<10)
5769#define BNX2_RXP_CFTQ_CMD_SFT_RESET (1L<<25)
5770#define BNX2_RXP_CFTQ_CMD_RD_DATA (1L<<26)
5771#define BNX2_RXP_CFTQ_CMD_ADD_INTERVEN (1L<<27)
5772#define BNX2_RXP_CFTQ_CMD_ADD_DATA (1L<<28)
5773#define BNX2_RXP_CFTQ_CMD_INTERVENE_CLR (1L<<29)
5774#define BNX2_RXP_CFTQ_CMD_POP (1L<<30)
5775#define BNX2_RXP_CFTQ_CMD_BUSY (1L<<31)
5776
5777#define BNX2_RXP_CFTQ_CTL 0x000c53bc
5778#define BNX2_RXP_CFTQ_CTL_INTERVENE (1L<<0)
5779#define BNX2_RXP_CFTQ_CTL_OVERFLOW (1L<<1)
5780#define BNX2_RXP_CFTQ_CTL_FORCE_INTERVENE (1L<<2)
5781#define BNX2_RXP_CFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5782#define BNX2_RXP_CFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5783
Michael Chan9052a842006-11-19 14:10:12 -08005784#define BNX2_RXP_RXPQ 0x000c53c0
Michael Chanb6016b72005-05-26 13:03:09 -07005785#define BNX2_RXP_FTQ_CMD 0x000c53f8
5786#define BNX2_RXP_FTQ_CMD_OFFSET (0x3ffL<<0)
5787#define BNX2_RXP_FTQ_CMD_WR_TOP (1L<<10)
5788#define BNX2_RXP_FTQ_CMD_WR_TOP_0 (0L<<10)
5789#define BNX2_RXP_FTQ_CMD_WR_TOP_1 (1L<<10)
5790#define BNX2_RXP_FTQ_CMD_SFT_RESET (1L<<25)
5791#define BNX2_RXP_FTQ_CMD_RD_DATA (1L<<26)
5792#define BNX2_RXP_FTQ_CMD_ADD_INTERVEN (1L<<27)
5793#define BNX2_RXP_FTQ_CMD_ADD_DATA (1L<<28)
5794#define BNX2_RXP_FTQ_CMD_INTERVENE_CLR (1L<<29)
5795#define BNX2_RXP_FTQ_CMD_POP (1L<<30)
5796#define BNX2_RXP_FTQ_CMD_BUSY (1L<<31)
5797
5798#define BNX2_RXP_FTQ_CTL 0x000c53fc
5799#define BNX2_RXP_FTQ_CTL_INTERVENE (1L<<0)
5800#define BNX2_RXP_FTQ_CTL_OVERFLOW (1L<<1)
5801#define BNX2_RXP_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5802#define BNX2_RXP_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5803#define BNX2_RXP_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5804
5805#define BNX2_RXP_SCRATCH 0x000e0000
5806
5807
5808/*
5809 * com_reg definition
5810 * offset: 0x100000
5811 */
Michael Chan9052a842006-11-19 14:10:12 -08005812#define BNX2_COM_CKSUM_ERROR_STATUS 0x00100000
5813#define BNX2_COM_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
5814#define BNX2_COM_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
5815
Michael Chanb6016b72005-05-26 13:03:09 -07005816#define BNX2_COM_CPU_MODE 0x00105000
5817#define BNX2_COM_CPU_MODE_LOCAL_RST (1L<<0)
5818#define BNX2_COM_CPU_MODE_STEP_ENA (1L<<1)
5819#define BNX2_COM_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5820#define BNX2_COM_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5821#define BNX2_COM_CPU_MODE_MSG_BIT1 (1L<<6)
5822#define BNX2_COM_CPU_MODE_INTERRUPT_ENA (1L<<7)
5823#define BNX2_COM_CPU_MODE_SOFT_HALT (1L<<10)
5824#define BNX2_COM_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5825#define BNX2_COM_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5826#define BNX2_COM_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5827#define BNX2_COM_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5828
5829#define BNX2_COM_CPU_STATE 0x00105004
5830#define BNX2_COM_CPU_STATE_BREAKPOINT (1L<<0)
5831#define BNX2_COM_CPU_STATE_BAD_INST_HALTED (1L<<2)
5832#define BNX2_COM_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5833#define BNX2_COM_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5834#define BNX2_COM_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
Michael Chan9052a842006-11-19 14:10:12 -08005835#define BNX2_COM_CPU_STATE_BAD_PC_HALTED (1L<<6)
Michael Chanb6016b72005-05-26 13:03:09 -07005836#define BNX2_COM_CPU_STATE_ALIGN_HALTED (1L<<7)
5837#define BNX2_COM_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
5838#define BNX2_COM_CPU_STATE_SOFT_HALTED (1L<<10)
5839#define BNX2_COM_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
5840#define BNX2_COM_CPU_STATE_INTERRRUPT (1L<<12)
5841#define BNX2_COM_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
5842#define BNX2_COM_CPU_STATE_INST_FETCH_STALL (1L<<15)
5843#define BNX2_COM_CPU_STATE_BLOCKED_READ (1L<<31)
5844
5845#define BNX2_COM_CPU_EVENT_MASK 0x00105008
5846#define BNX2_COM_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
5847#define BNX2_COM_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
5848#define BNX2_COM_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
5849#define BNX2_COM_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
5850#define BNX2_COM_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
5851#define BNX2_COM_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
5852#define BNX2_COM_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
5853#define BNX2_COM_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
5854#define BNX2_COM_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
5855#define BNX2_COM_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
5856#define BNX2_COM_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
5857
5858#define BNX2_COM_CPU_PROGRAM_COUNTER 0x0010501c
5859#define BNX2_COM_CPU_INSTRUCTION 0x00105020
5860#define BNX2_COM_CPU_DATA_ACCESS 0x00105024
5861#define BNX2_COM_CPU_INTERRUPT_ENABLE 0x00105028
5862#define BNX2_COM_CPU_INTERRUPT_VECTOR 0x0010502c
5863#define BNX2_COM_CPU_INTERRUPT_SAVED_PC 0x00105030
5864#define BNX2_COM_CPU_HW_BREAKPOINT 0x00105034
5865#define BNX2_COM_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
5866#define BNX2_COM_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
5867
5868#define BNX2_COM_CPU_DEBUG_VECT_PEEK 0x00105038
5869#define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
5870#define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
5871#define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
5872#define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
5873#define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
5874#define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
5875
5876#define BNX2_COM_CPU_LAST_BRANCH_ADDR 0x00105048
5877#define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
5878#define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
5879#define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
5880#define BNX2_COM_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
5881
5882#define BNX2_COM_CPU_REG_FILE 0x00105200
Michael Chan9052a842006-11-19 14:10:12 -08005883#define BNX2_COM_COMTQ_PFE_PFE_CTL 0x001052bc
5884#define BNX2_COM_COMTQ_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0)
5885#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE (0xfL<<4)
5886#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4)
5887#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4)
5888#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4)
5889#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4)
5890#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4)
5891#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4)
5892#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4)
5893#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4)
5894#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4)
5895#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4)
5896#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4)
5897#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4)
5898#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4)
5899#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4)
5900#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4)
5901#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4)
5902#define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_COUNT (0xfL<<12)
5903#define BNX2_COM_COMTQ_PFE_PFE_CTL_OFFSET (0x1ffL<<16)
5904
5905#define BNX2_COM_COMXQ 0x00105340
Michael Chanb6016b72005-05-26 13:03:09 -07005906#define BNX2_COM_COMXQ_FTQ_CMD 0x00105378
5907#define BNX2_COM_COMXQ_FTQ_CMD_OFFSET (0x3ffL<<0)
5908#define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP (1L<<10)
5909#define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP_0 (0L<<10)
5910#define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP_1 (1L<<10)
5911#define BNX2_COM_COMXQ_FTQ_CMD_SFT_RESET (1L<<25)
5912#define BNX2_COM_COMXQ_FTQ_CMD_RD_DATA (1L<<26)
5913#define BNX2_COM_COMXQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
5914#define BNX2_COM_COMXQ_FTQ_CMD_ADD_DATA (1L<<28)
5915#define BNX2_COM_COMXQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
5916#define BNX2_COM_COMXQ_FTQ_CMD_POP (1L<<30)
5917#define BNX2_COM_COMXQ_FTQ_CMD_BUSY (1L<<31)
5918
5919#define BNX2_COM_COMXQ_FTQ_CTL 0x0010537c
5920#define BNX2_COM_COMXQ_FTQ_CTL_INTERVENE (1L<<0)
5921#define BNX2_COM_COMXQ_FTQ_CTL_OVERFLOW (1L<<1)
5922#define BNX2_COM_COMXQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5923#define BNX2_COM_COMXQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5924#define BNX2_COM_COMXQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5925
Michael Chan9052a842006-11-19 14:10:12 -08005926#define BNX2_COM_COMTQ 0x00105380
Michael Chanb6016b72005-05-26 13:03:09 -07005927#define BNX2_COM_COMTQ_FTQ_CMD 0x001053b8
5928#define BNX2_COM_COMTQ_FTQ_CMD_OFFSET (0x3ffL<<0)
5929#define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP (1L<<10)
5930#define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP_0 (0L<<10)
5931#define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP_1 (1L<<10)
5932#define BNX2_COM_COMTQ_FTQ_CMD_SFT_RESET (1L<<25)
5933#define BNX2_COM_COMTQ_FTQ_CMD_RD_DATA (1L<<26)
5934#define BNX2_COM_COMTQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
5935#define BNX2_COM_COMTQ_FTQ_CMD_ADD_DATA (1L<<28)
5936#define BNX2_COM_COMTQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
5937#define BNX2_COM_COMTQ_FTQ_CMD_POP (1L<<30)
5938#define BNX2_COM_COMTQ_FTQ_CMD_BUSY (1L<<31)
5939
5940#define BNX2_COM_COMTQ_FTQ_CTL 0x001053bc
5941#define BNX2_COM_COMTQ_FTQ_CTL_INTERVENE (1L<<0)
5942#define BNX2_COM_COMTQ_FTQ_CTL_OVERFLOW (1L<<1)
5943#define BNX2_COM_COMTQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5944#define BNX2_COM_COMTQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5945#define BNX2_COM_COMTQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5946
Michael Chan9052a842006-11-19 14:10:12 -08005947#define BNX2_COM_COMQ 0x001053c0
Michael Chanb6016b72005-05-26 13:03:09 -07005948#define BNX2_COM_COMQ_FTQ_CMD 0x001053f8
5949#define BNX2_COM_COMQ_FTQ_CMD_OFFSET (0x3ffL<<0)
5950#define BNX2_COM_COMQ_FTQ_CMD_WR_TOP (1L<<10)
5951#define BNX2_COM_COMQ_FTQ_CMD_WR_TOP_0 (0L<<10)
5952#define BNX2_COM_COMQ_FTQ_CMD_WR_TOP_1 (1L<<10)
5953#define BNX2_COM_COMQ_FTQ_CMD_SFT_RESET (1L<<25)
5954#define BNX2_COM_COMQ_FTQ_CMD_RD_DATA (1L<<26)
5955#define BNX2_COM_COMQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
5956#define BNX2_COM_COMQ_FTQ_CMD_ADD_DATA (1L<<28)
5957#define BNX2_COM_COMQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
5958#define BNX2_COM_COMQ_FTQ_CMD_POP (1L<<30)
5959#define BNX2_COM_COMQ_FTQ_CMD_BUSY (1L<<31)
5960
5961#define BNX2_COM_COMQ_FTQ_CTL 0x001053fc
5962#define BNX2_COM_COMQ_FTQ_CTL_INTERVENE (1L<<0)
5963#define BNX2_COM_COMQ_FTQ_CTL_OVERFLOW (1L<<1)
5964#define BNX2_COM_COMQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
5965#define BNX2_COM_COMQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
5966#define BNX2_COM_COMQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
5967
5968#define BNX2_COM_SCRATCH 0x00120000
5969
Michael Chancea94db2006-06-12 22:16:13 -07005970#define BNX2_FW_RX_DROP_COUNT 0x00120084
5971
Michael Chanb6016b72005-05-26 13:03:09 -07005972
5973/*
5974 * cp_reg definition
5975 * offset: 0x180000
5976 */
Michael Chan9052a842006-11-19 14:10:12 -08005977#define BNX2_CP_CKSUM_ERROR_STATUS 0x00180000
5978#define BNX2_CP_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0)
5979#define BNX2_CP_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16)
5980
Michael Chanb6016b72005-05-26 13:03:09 -07005981#define BNX2_CP_CPU_MODE 0x00185000
5982#define BNX2_CP_CPU_MODE_LOCAL_RST (1L<<0)
5983#define BNX2_CP_CPU_MODE_STEP_ENA (1L<<1)
5984#define BNX2_CP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
5985#define BNX2_CP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
5986#define BNX2_CP_CPU_MODE_MSG_BIT1 (1L<<6)
5987#define BNX2_CP_CPU_MODE_INTERRUPT_ENA (1L<<7)
5988#define BNX2_CP_CPU_MODE_SOFT_HALT (1L<<10)
5989#define BNX2_CP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
5990#define BNX2_CP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
5991#define BNX2_CP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
5992#define BNX2_CP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
5993
5994#define BNX2_CP_CPU_STATE 0x00185004
5995#define BNX2_CP_CPU_STATE_BREAKPOINT (1L<<0)
5996#define BNX2_CP_CPU_STATE_BAD_INST_HALTED (1L<<2)
5997#define BNX2_CP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
5998#define BNX2_CP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
5999#define BNX2_CP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
Michael Chan9052a842006-11-19 14:10:12 -08006000#define BNX2_CP_CPU_STATE_BAD_PC_HALTED (1L<<6)
Michael Chanb6016b72005-05-26 13:03:09 -07006001#define BNX2_CP_CPU_STATE_ALIGN_HALTED (1L<<7)
6002#define BNX2_CP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
6003#define BNX2_CP_CPU_STATE_SOFT_HALTED (1L<<10)
6004#define BNX2_CP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
6005#define BNX2_CP_CPU_STATE_INTERRRUPT (1L<<12)
6006#define BNX2_CP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
6007#define BNX2_CP_CPU_STATE_INST_FETCH_STALL (1L<<15)
6008#define BNX2_CP_CPU_STATE_BLOCKED_READ (1L<<31)
6009
6010#define BNX2_CP_CPU_EVENT_MASK 0x00185008
6011#define BNX2_CP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
6012#define BNX2_CP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
6013#define BNX2_CP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
6014#define BNX2_CP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
6015#define BNX2_CP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
6016#define BNX2_CP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
6017#define BNX2_CP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
6018#define BNX2_CP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
6019#define BNX2_CP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
6020#define BNX2_CP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
6021#define BNX2_CP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
6022
6023#define BNX2_CP_CPU_PROGRAM_COUNTER 0x0018501c
6024#define BNX2_CP_CPU_INSTRUCTION 0x00185020
6025#define BNX2_CP_CPU_DATA_ACCESS 0x00185024
6026#define BNX2_CP_CPU_INTERRUPT_ENABLE 0x00185028
6027#define BNX2_CP_CPU_INTERRUPT_VECTOR 0x0018502c
6028#define BNX2_CP_CPU_INTERRUPT_SAVED_PC 0x00185030
6029#define BNX2_CP_CPU_HW_BREAKPOINT 0x00185034
6030#define BNX2_CP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
6031#define BNX2_CP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
6032
6033#define BNX2_CP_CPU_DEBUG_VECT_PEEK 0x00185038
6034#define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
6035#define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
6036#define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
6037#define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
6038#define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
6039#define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
6040
6041#define BNX2_CP_CPU_LAST_BRANCH_ADDR 0x00185048
6042#define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
6043#define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
6044#define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
6045#define BNX2_CP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
6046
6047#define BNX2_CP_CPU_REG_FILE 0x00185200
Michael Chan9052a842006-11-19 14:10:12 -08006048#define BNX2_CP_CPQ_PFE_PFE_CTL 0x001853bc
6049#define BNX2_CP_CPQ_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0)
6050#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE (0xfL<<4)
6051#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4)
6052#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4)
6053#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4)
6054#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4)
6055#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4)
6056#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4)
6057#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4)
6058#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4)
6059#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4)
6060#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4)
6061#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4)
6062#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4)
6063#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4)
6064#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4)
6065#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4)
6066#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4)
6067#define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_COUNT (0xfL<<12)
6068#define BNX2_CP_CPQ_PFE_PFE_CTL_OFFSET (0x1ffL<<16)
6069
6070#define BNX2_CP_CPQ 0x001853c0
Michael Chanb6016b72005-05-26 13:03:09 -07006071#define BNX2_CP_CPQ_FTQ_CMD 0x001853f8
6072#define BNX2_CP_CPQ_FTQ_CMD_OFFSET (0x3ffL<<0)
6073#define BNX2_CP_CPQ_FTQ_CMD_WR_TOP (1L<<10)
6074#define BNX2_CP_CPQ_FTQ_CMD_WR_TOP_0 (0L<<10)
6075#define BNX2_CP_CPQ_FTQ_CMD_WR_TOP_1 (1L<<10)
6076#define BNX2_CP_CPQ_FTQ_CMD_SFT_RESET (1L<<25)
6077#define BNX2_CP_CPQ_FTQ_CMD_RD_DATA (1L<<26)
6078#define BNX2_CP_CPQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
6079#define BNX2_CP_CPQ_FTQ_CMD_ADD_DATA (1L<<28)
6080#define BNX2_CP_CPQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
6081#define BNX2_CP_CPQ_FTQ_CMD_POP (1L<<30)
6082#define BNX2_CP_CPQ_FTQ_CMD_BUSY (1L<<31)
6083
6084#define BNX2_CP_CPQ_FTQ_CTL 0x001853fc
6085#define BNX2_CP_CPQ_FTQ_CTL_INTERVENE (1L<<0)
6086#define BNX2_CP_CPQ_FTQ_CTL_OVERFLOW (1L<<1)
6087#define BNX2_CP_CPQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
6088#define BNX2_CP_CPQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
6089#define BNX2_CP_CPQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
6090
6091#define BNX2_CP_SCRATCH 0x001a0000
6092
6093
6094/*
6095 * mcp_reg definition
6096 * offset: 0x140000
6097 */
Michael Chan9052a842006-11-19 14:10:12 -08006098#define BNX2_MCP_MCP_CONTROL 0x00140080
6099#define BNX2_MCP_MCP_CONTROL_SMBUS_SEL (1L<<30)
6100#define BNX2_MCP_MCP_CONTROL_MCP_ISOLATE (1L<<31)
6101
6102#define BNX2_MCP_MCP_ATTENTION_STATUS 0x00140084
6103#define BNX2_MCP_MCP_ATTENTION_STATUS_DRV_DOORBELL (1L<<29)
6104#define BNX2_MCP_MCP_ATTENTION_STATUS_WATCHDOG_TIMEOUT (1L<<30)
6105#define BNX2_MCP_MCP_ATTENTION_STATUS_CPU_EVENT (1L<<31)
6106
6107#define BNX2_MCP_MCP_HEARTBEAT_CONTROL 0x00140088
6108#define BNX2_MCP_MCP_HEARTBEAT_CONTROL_MCP_HEARTBEAT_ENABLE (1L<<31)
6109
6110#define BNX2_MCP_MCP_HEARTBEAT_STATUS 0x0014008c
6111#define BNX2_MCP_MCP_HEARTBEAT_STATUS_MCP_HEARTBEAT_PERIOD (0x7ffL<<0)
6112#define BNX2_MCP_MCP_HEARTBEAT_STATUS_VALID (1L<<31)
6113
6114#define BNX2_MCP_MCP_HEARTBEAT 0x00140090
6115#define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_COUNT (0x3fffffffL<<0)
6116#define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_INC (1L<<30)
6117#define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_RESET (1L<<31)
6118
6119#define BNX2_MCP_WATCHDOG_RESET 0x00140094
6120#define BNX2_MCP_WATCHDOG_RESET_WATCHDOG_RESET (1L<<31)
6121
6122#define BNX2_MCP_WATCHDOG_CONTROL 0x00140098
6123#define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_TIMEOUT (0xfffffffL<<0)
6124#define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_ATTN (1L<<29)
6125#define BNX2_MCP_WATCHDOG_CONTROL_MCP_RST_ENABLE (1L<<30)
6126#define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_ENABLE (1L<<31)
6127
6128#define BNX2_MCP_ACCESS_LOCK 0x0014009c
6129#define BNX2_MCP_ACCESS_LOCK_LOCK (1L<<31)
6130
6131#define BNX2_MCP_TOE_ID 0x001400a0
6132#define BNX2_MCP_TOE_ID_FUNCTION_ID (1L<<31)
6133
6134#define BNX2_MCP_MAILBOX_CFG 0x001400a4
6135#define BNX2_MCP_MAILBOX_CFG_MAILBOX_OFFSET (0x3fffL<<0)
6136#define BNX2_MCP_MAILBOX_CFG_MAILBOX_SIZE (0xfffL<<20)
6137
6138#define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC 0x001400a8
6139#define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC_MAILBOX_OFFSET (0x3fffL<<0)
6140#define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC_MAILBOX_SIZE (0xfffL<<20)
6141
6142#define BNX2_MCP_MCP_DOORBELL 0x001400ac
6143#define BNX2_MCP_MCP_DOORBELL_MCP_DOORBELL (1L<<31)
6144
6145#define BNX2_MCP_DRIVER_DOORBELL 0x001400b0
6146#define BNX2_MCP_DRIVER_DOORBELL_DRIVER_DOORBELL (1L<<31)
6147
6148#define BNX2_MCP_DRIVER_DOORBELL_OTHER_FUNC 0x001400b4
6149#define BNX2_MCP_DRIVER_DOORBELL_OTHER_FUNC_DRIVER_DOORBELL (1L<<31)
6150
Michael Chanb6016b72005-05-26 13:03:09 -07006151#define BNX2_MCP_CPU_MODE 0x00145000
6152#define BNX2_MCP_CPU_MODE_LOCAL_RST (1L<<0)
6153#define BNX2_MCP_CPU_MODE_STEP_ENA (1L<<1)
6154#define BNX2_MCP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
6155#define BNX2_MCP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
6156#define BNX2_MCP_CPU_MODE_MSG_BIT1 (1L<<6)
6157#define BNX2_MCP_CPU_MODE_INTERRUPT_ENA (1L<<7)
6158#define BNX2_MCP_CPU_MODE_SOFT_HALT (1L<<10)
6159#define BNX2_MCP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
6160#define BNX2_MCP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
6161#define BNX2_MCP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
6162#define BNX2_MCP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
6163
6164#define BNX2_MCP_CPU_STATE 0x00145004
6165#define BNX2_MCP_CPU_STATE_BREAKPOINT (1L<<0)
6166#define BNX2_MCP_CPU_STATE_BAD_INST_HALTED (1L<<2)
6167#define BNX2_MCP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
6168#define BNX2_MCP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
6169#define BNX2_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
Michael Chan9052a842006-11-19 14:10:12 -08006170#define BNX2_MCP_CPU_STATE_BAD_PC_HALTED (1L<<6)
Michael Chanb6016b72005-05-26 13:03:09 -07006171#define BNX2_MCP_CPU_STATE_ALIGN_HALTED (1L<<7)
6172#define BNX2_MCP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
6173#define BNX2_MCP_CPU_STATE_SOFT_HALTED (1L<<10)
6174#define BNX2_MCP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
6175#define BNX2_MCP_CPU_STATE_INTERRRUPT (1L<<12)
6176#define BNX2_MCP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
6177#define BNX2_MCP_CPU_STATE_INST_FETCH_STALL (1L<<15)
6178#define BNX2_MCP_CPU_STATE_BLOCKED_READ (1L<<31)
6179
6180#define BNX2_MCP_CPU_EVENT_MASK 0x00145008
6181#define BNX2_MCP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
6182#define BNX2_MCP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
6183#define BNX2_MCP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
6184#define BNX2_MCP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
6185#define BNX2_MCP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
6186#define BNX2_MCP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
6187#define BNX2_MCP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
6188#define BNX2_MCP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
6189#define BNX2_MCP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
6190#define BNX2_MCP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
6191#define BNX2_MCP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
6192
6193#define BNX2_MCP_CPU_PROGRAM_COUNTER 0x0014501c
6194#define BNX2_MCP_CPU_INSTRUCTION 0x00145020
6195#define BNX2_MCP_CPU_DATA_ACCESS 0x00145024
6196#define BNX2_MCP_CPU_INTERRUPT_ENABLE 0x00145028
6197#define BNX2_MCP_CPU_INTERRUPT_VECTOR 0x0014502c
6198#define BNX2_MCP_CPU_INTERRUPT_SAVED_PC 0x00145030
6199#define BNX2_MCP_CPU_HW_BREAKPOINT 0x00145034
6200#define BNX2_MCP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
6201#define BNX2_MCP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
6202
6203#define BNX2_MCP_CPU_DEBUG_VECT_PEEK 0x00145038
6204#define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
6205#define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
6206#define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
6207#define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
6208#define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
6209#define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
6210
6211#define BNX2_MCP_CPU_LAST_BRANCH_ADDR 0x00145048
6212#define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
6213#define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
6214#define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
6215#define BNX2_MCP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
6216
6217#define BNX2_MCP_CPU_REG_FILE 0x00145200
Michael Chan9052a842006-11-19 14:10:12 -08006218#define BNX2_MCP_MCPQ 0x001453c0
Michael Chanb6016b72005-05-26 13:03:09 -07006219#define BNX2_MCP_MCPQ_FTQ_CMD 0x001453f8
6220#define BNX2_MCP_MCPQ_FTQ_CMD_OFFSET (0x3ffL<<0)
6221#define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP (1L<<10)
6222#define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP_0 (0L<<10)
6223#define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP_1 (1L<<10)
6224#define BNX2_MCP_MCPQ_FTQ_CMD_SFT_RESET (1L<<25)
6225#define BNX2_MCP_MCPQ_FTQ_CMD_RD_DATA (1L<<26)
6226#define BNX2_MCP_MCPQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
6227#define BNX2_MCP_MCPQ_FTQ_CMD_ADD_DATA (1L<<28)
6228#define BNX2_MCP_MCPQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
6229#define BNX2_MCP_MCPQ_FTQ_CMD_POP (1L<<30)
6230#define BNX2_MCP_MCPQ_FTQ_CMD_BUSY (1L<<31)
6231
6232#define BNX2_MCP_MCPQ_FTQ_CTL 0x001453fc
6233#define BNX2_MCP_MCPQ_FTQ_CTL_INTERVENE (1L<<0)
6234#define BNX2_MCP_MCPQ_FTQ_CTL_OVERFLOW (1L<<1)
6235#define BNX2_MCP_MCPQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
6236#define BNX2_MCP_MCPQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
6237#define BNX2_MCP_MCPQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
6238
6239#define BNX2_MCP_ROM 0x00150000
6240#define BNX2_MCP_SCRATCH 0x00160000
6241
Michael Chane3648b32005-11-04 08:51:21 -08006242#define BNX2_SHM_HDR_SIGNATURE BNX2_MCP_SCRATCH
6243#define BNX2_SHM_HDR_SIGNATURE_SIG_MASK 0xffff0000
6244#define BNX2_SHM_HDR_SIGNATURE_SIG 0x53530000
6245#define BNX2_SHM_HDR_SIGNATURE_VER_MASK 0x000000ff
6246#define BNX2_SHM_HDR_SIGNATURE_VER_ONE 0x00000001
6247
6248#define BNX2_SHM_HDR_ADDR_0 BNX2_MCP_SCRATCH + 4
6249#define BNX2_SHM_HDR_ADDR_1 BNX2_MCP_SCRATCH + 8
6250
Michael Chanb6016b72005-05-26 13:03:09 -07006251
6252#define NUM_MC_HASH_REGISTERS 8
6253
6254
6255/* PHY_ID1: bits 31-16; PHY_ID2: bits 15-0. */
6256#define PHY_BCM5706_PHY_ID 0x00206160
6257
6258#define PHY_ID(id) ((id) & 0xfffffff0)
6259#define PHY_REV_ID(id) ((id) & 0xf)
6260
Michael Chan5b0c76a2005-11-04 08:45:49 -08006261/* 5708 Serdes PHY registers */
6262
Michael Chan80be4432006-11-19 14:07:28 -08006263#define BCM5708S_BMCR_FORCE_2500 0x20
6264
Michael Chan5b0c76a2005-11-04 08:45:49 -08006265#define BCM5708S_UP1 0xb
6266
6267#define BCM5708S_UP1_2G5 0x1
6268
6269#define BCM5708S_BLK_ADDR 0x1f
6270
6271#define BCM5708S_BLK_ADDR_DIG 0x0000
6272#define BCM5708S_BLK_ADDR_DIG3 0x0002
6273#define BCM5708S_BLK_ADDR_TX_MISC 0x0005
6274
6275/* Digital Block */
6276#define BCM5708S_1000X_CTL1 0x10
6277
6278#define BCM5708S_1000X_CTL1_FIBER_MODE 0x0001
6279#define BCM5708S_1000X_CTL1_AUTODET_EN 0x0010
6280
6281#define BCM5708S_1000X_CTL2 0x11
6282
6283#define BCM5708S_1000X_CTL2_PLLEL_DET_EN 0x0001
6284
6285#define BCM5708S_1000X_STAT1 0x14
6286
6287#define BCM5708S_1000X_STAT1_SGMII 0x0001
6288#define BCM5708S_1000X_STAT1_LINK 0x0002
6289#define BCM5708S_1000X_STAT1_FD 0x0004
6290#define BCM5708S_1000X_STAT1_SPEED_MASK 0x0018
6291#define BCM5708S_1000X_STAT1_SPEED_10 0x0000
6292#define BCM5708S_1000X_STAT1_SPEED_100 0x0008
6293#define BCM5708S_1000X_STAT1_SPEED_1G 0x0010
6294#define BCM5708S_1000X_STAT1_SPEED_2G5 0x0018
6295#define BCM5708S_1000X_STAT1_TX_PAUSE 0x0020
6296#define BCM5708S_1000X_STAT1_RX_PAUSE 0x0040
6297
6298/* Digital3 Block */
6299#define BCM5708S_DIG_3_0 0x10
6300
6301#define BCM5708S_DIG_3_0_USE_IEEE 0x0001
6302
6303/* Tx/Misc Block */
6304#define BCM5708S_TX_ACTL1 0x15
6305
6306#define BCM5708S_TX_ACTL1_DRIVER_VCM 0x30
6307
6308#define BCM5708S_TX_ACTL3 0x17
6309
Michael Chanb659f442007-02-02 00:46:35 -08006310#define MII_BNX2_DSP_RW_PORT 0x15
6311#define MII_BNX2_DSP_ADDRESS 0x17
6312#define MII_BNX2_DSP_EXPAND_REG 0x0f00
6313
Michael Chan27a005b2007-05-03 13:23:41 -07006314#define MII_BNX2_BLK_ADDR 0x1f
6315#define MII_BNX2_BLK_ADDR_IEEE0 0x0000
6316#define MII_BNX2_BLK_ADDR_GP_STATUS 0x8120
6317#define MII_BNX2_GP_TOP_AN_STATUS1 0x1b
6318#define MII_BNX2_GP_TOP_AN_SPEED_MSK 0x3f00
6319#define MII_BNX2_GP_TOP_AN_SPEED_10 0x0000
6320#define MII_BNX2_GP_TOP_AN_SPEED_100 0x0100
6321#define MII_BNX2_GP_TOP_AN_SPEED_1G 0x0200
6322#define MII_BNX2_GP_TOP_AN_SPEED_2_5G 0x0300
6323#define MII_BNX2_GP_TOP_AN_SPEED_1GKV 0x0d00
6324#define MII_BNX2_GP_TOP_AN_FD 0x8
6325#define MII_BNX2_BLK_ADDR_SERDES_DIG 0x8300
6326#define MII_BNX2_SERDES_DIG_1000XCTL1 0x10
6327#define MII_BNX2_SD_1000XCTL1_FIBER 0x01
6328#define MII_BNX2_SD_1000XCTL1_AUTODET 0x10
6329#define MII_BNX2_SERDES_DIG_MISC1 0x18
6330#define MII_BNX2_SD_MISC1_FORCE_MSK 0xf
6331#define MII_BNX2_SD_MISC1_FORCE_2_5G 0x0
6332#define MII_BNX2_SD_MISC1_FORCE 0x10
6333#define MII_BNX2_BLK_ADDR_OVER1G 0x8320
6334#define MII_BNX2_OVER1G_UP1 0x19
6335#define MII_BNX2_BLK_ADDR_BAM_NXTPG 0x8350
6336#define MII_BNX2_BAM_NXTPG_CTL 0x10
6337#define MII_BNX2_NXTPG_CTL_BAM 0x1
6338#define MII_BNX2_NXTPG_CTL_T2 0x2
6339#define MII_BNX2_BLK_ADDR_CL73_USERB0 0x8370
6340#define MII_BNX2_CL73_BAM_CTL1 0x12
6341#define MII_BNX2_CL73_BAM_EN 0x8000
6342#define MII_BNX2_CL73_BAM_STA_MGR_EN 0x4000
6343#define MII_BNX2_CL73_BAM_NP_AFT_BP_EN 0x2000
6344#define MII_BNX2_BLK_ADDR_AER 0xffd0
6345#define MII_BNX2_AER_AER 0x1e
6346#define MII_BNX2_AER_AER_AN_MMD 0x3800
6347#define MII_BNX2_BLK_ADDR_COMBO_IEEEB0 0xffe0
6348
Michael Chanb6016b72005-05-26 13:03:09 -07006349#define MIN_ETHERNET_PACKET_SIZE 60
6350#define MAX_ETHERNET_PACKET_SIZE 1514
6351#define MAX_ETHERNET_JUMBO_PACKET_SIZE 9014
6352
Michael Chan5d5d0012007-12-12 11:17:43 -08006353#define RX_COPY_THRESH 128
Michael Chanb6016b72005-05-26 13:03:09 -07006354
Michael Chandf149d72007-07-07 22:51:36 -07006355#define BNX2_MISC_ENABLE_DEFAULT 0x7ffffff
6356
Michael Chanb6016b72005-05-26 13:03:09 -07006357#define DMA_READ_CHANS 5
6358#define DMA_WRITE_CHANS 3
6359
Michael Chanc86a31f2006-06-13 15:03:47 -07006360/* Use CPU native page size up to 16K for the ring sizes. */
6361#if (PAGE_SHIFT > 14)
6362#define BCM_PAGE_BITS 14
6363#else
6364#define BCM_PAGE_BITS PAGE_SHIFT
6365#endif
Michael Chanb6016b72005-05-26 13:03:09 -07006366#define BCM_PAGE_SIZE (1 << BCM_PAGE_BITS)
6367
6368#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct tx_bd))
6369#define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
6370
Michael Chan13daffa2006-03-20 17:49:20 -08006371#define MAX_RX_RINGS 4
Michael Chan47bf4242007-12-12 11:19:12 -08006372#define MAX_RX_PG_RINGS 16
Michael Chanb6016b72005-05-26 13:03:09 -07006373#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct rx_bd))
6374#define MAX_RX_DESC_CNT (RX_DESC_CNT - 1)
Michael Chan13daffa2006-03-20 17:49:20 -08006375#define MAX_TOTAL_RX_DESC_CNT (MAX_RX_DESC_CNT * MAX_RX_RINGS)
Michael Chan47bf4242007-12-12 11:19:12 -08006376#define MAX_TOTAL_RX_PG_DESC_CNT (MAX_RX_DESC_CNT * MAX_RX_PG_RINGS)
Michael Chanb6016b72005-05-26 13:03:09 -07006377
6378#define NEXT_TX_BD(x) (((x) & (MAX_TX_DESC_CNT - 1)) == \
6379 (MAX_TX_DESC_CNT - 1)) ? \
6380 (x) + 2 : (x) + 1
6381
6382#define TX_RING_IDX(x) ((x) & MAX_TX_DESC_CNT)
6383
6384#define NEXT_RX_BD(x) (((x) & (MAX_RX_DESC_CNT - 1)) == \
6385 (MAX_RX_DESC_CNT - 1)) ? \
6386 (x) + 2 : (x) + 1
6387
Michael Chan13daffa2006-03-20 17:49:20 -08006388#define RX_RING_IDX(x) ((x) & bp->rx_max_ring_idx)
Michael Chan47bf4242007-12-12 11:19:12 -08006389#define RX_PG_RING_IDX(x) ((x) & bp->rx_max_pg_ring_idx)
Michael Chanb6016b72005-05-26 13:03:09 -07006390
Michael Chanc86a31f2006-06-13 15:03:47 -07006391#define RX_RING(x) (((x) & ~MAX_RX_DESC_CNT) >> (BCM_PAGE_BITS - 4))
Michael Chan13daffa2006-03-20 17:49:20 -08006392#define RX_IDX(x) ((x) & MAX_RX_DESC_CNT)
Michael Chanb6016b72005-05-26 13:03:09 -07006393
6394/* Context size. */
6395#define CTX_SHIFT 7
6396#define CTX_SIZE (1 << CTX_SHIFT)
6397#define CTX_MASK (CTX_SIZE - 1)
6398#define GET_CID_ADDR(_cid) ((_cid) << CTX_SHIFT)
6399#define GET_CID(_cid_addr) ((_cid_addr) >> CTX_SHIFT)
6400
6401#define PHY_CTX_SHIFT 6
6402#define PHY_CTX_SIZE (1 << PHY_CTX_SHIFT)
6403#define PHY_CTX_MASK (PHY_CTX_SIZE - 1)
6404#define GET_PCID_ADDR(_pcid) ((_pcid) << PHY_CTX_SHIFT)
6405#define GET_PCID(_pcid_addr) ((_pcid_addr) >> PHY_CTX_SHIFT)
6406
6407#define MB_KERNEL_CTX_SHIFT 8
6408#define MB_KERNEL_CTX_SIZE (1 << MB_KERNEL_CTX_SHIFT)
6409#define MB_KERNEL_CTX_MASK (MB_KERNEL_CTX_SIZE - 1)
6410#define MB_GET_CID_ADDR(_cid) (0x10000 + ((_cid) << MB_KERNEL_CTX_SHIFT))
6411
6412#define MAX_CID_CNT 0x4000
6413#define MAX_CID_ADDR (GET_CID_ADDR(MAX_CID_CNT))
6414#define INVALID_CID_ADDR 0xffffffff
6415
6416#define TX_CID 16
Michael Chan9052a842006-11-19 14:10:12 -08006417#define TX_TSS_CID 32
Michael Chanb6016b72005-05-26 13:03:09 -07006418#define RX_CID 0
6419
6420#define MB_TX_CID_ADDR MB_GET_CID_ADDR(TX_CID)
6421#define MB_RX_CID_ADDR MB_GET_CID_ADDR(RX_CID)
6422
6423struct sw_bd {
6424 struct sk_buff *skb;
6425 DECLARE_PCI_UNMAP_ADDR(mapping)
6426};
6427
Michael Chan47bf4242007-12-12 11:19:12 -08006428struct sw_pg {
6429 struct page *page;
6430 DECLARE_PCI_UNMAP_ADDR(mapping)
6431};
6432
Michael Chane343d552007-12-12 11:16:19 -08006433#define SW_RXBD_RING_SIZE (sizeof(struct sw_bd) * RX_DESC_CNT)
Michael Chan47bf4242007-12-12 11:19:12 -08006434#define SW_RXPG_RING_SIZE (sizeof(struct sw_pg) * RX_DESC_CNT)
Michael Chane343d552007-12-12 11:16:19 -08006435#define RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT)
6436#define SW_TXBD_RING_SIZE (sizeof(struct sw_bd) * TX_DESC_CNT)
6437#define TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT)
6438
Michael Chanb6016b72005-05-26 13:03:09 -07006439/* Buffered flash (Atmel: AT45DB011B) specific information */
6440#define SEEPROM_PAGE_BITS 2
6441#define SEEPROM_PHY_PAGE_SIZE (1 << SEEPROM_PAGE_BITS)
6442#define SEEPROM_BYTE_ADDR_MASK (SEEPROM_PHY_PAGE_SIZE-1)
6443#define SEEPROM_PAGE_SIZE 4
6444#define SEEPROM_TOTAL_SIZE 65536
6445
6446#define BUFFERED_FLASH_PAGE_BITS 9
6447#define BUFFERED_FLASH_PHY_PAGE_SIZE (1 << BUFFERED_FLASH_PAGE_BITS)
6448#define BUFFERED_FLASH_BYTE_ADDR_MASK (BUFFERED_FLASH_PHY_PAGE_SIZE-1)
6449#define BUFFERED_FLASH_PAGE_SIZE 264
Michael Chan37137702005-11-04 08:49:17 -08006450#define BUFFERED_FLASH_TOTAL_SIZE 0x21000
Michael Chanb6016b72005-05-26 13:03:09 -07006451
6452#define SAIFUN_FLASH_PAGE_BITS 8
6453#define SAIFUN_FLASH_PHY_PAGE_SIZE (1 << SAIFUN_FLASH_PAGE_BITS)
6454#define SAIFUN_FLASH_BYTE_ADDR_MASK (SAIFUN_FLASH_PHY_PAGE_SIZE-1)
6455#define SAIFUN_FLASH_PAGE_SIZE 256
6456#define SAIFUN_FLASH_BASE_TOTAL_SIZE 65536
6457
Michael Chan37137702005-11-04 08:49:17 -08006458#define ST_MICRO_FLASH_PAGE_BITS 8
6459#define ST_MICRO_FLASH_PHY_PAGE_SIZE (1 << ST_MICRO_FLASH_PAGE_BITS)
6460#define ST_MICRO_FLASH_BYTE_ADDR_MASK (ST_MICRO_FLASH_PHY_PAGE_SIZE-1)
6461#define ST_MICRO_FLASH_PAGE_SIZE 256
6462#define ST_MICRO_FLASH_BASE_TOTAL_SIZE 65536
6463
Michael Chane30372c2007-07-16 18:26:23 -07006464#define BCM5709_FLASH_PAGE_BITS 8
6465#define BCM5709_FLASH_PHY_PAGE_SIZE (1 << BCM5709_FLASH_PAGE_BITS)
6466#define BCM5709_FLASH_BYTE_ADDR_MASK (BCM5709_FLASH_PHY_PAGE_SIZE-1)
6467#define BCM5709_FLASH_PAGE_SIZE 256
6468
Michael Chanb6016b72005-05-26 13:03:09 -07006469#define NVRAM_TIMEOUT_COUNT 30000
6470
6471
6472#define FLASH_STRAP_MASK (BNX2_NVM_CFG1_FLASH_MODE | \
6473 BNX2_NVM_CFG1_BUFFER_MODE | \
6474 BNX2_NVM_CFG1_PROTECT_MODE | \
6475 BNX2_NVM_CFG1_FLASH_SIZE)
6476
Michael Chan37137702005-11-04 08:49:17 -08006477#define FLASH_BACKUP_STRAP_MASK (0xf << 26)
6478
Michael Chanb6016b72005-05-26 13:03:09 -07006479struct flash_spec {
6480 u32 strapping;
6481 u32 config1;
6482 u32 config2;
6483 u32 config3;
6484 u32 write1;
Michael Chane30372c2007-07-16 18:26:23 -07006485 u32 flags;
6486#define BNX2_NV_BUFFERED 0x00000001
6487#define BNX2_NV_TRANSLATE 0x00000002
6488#define BNX2_NV_WREN 0x00000004
Michael Chanb6016b72005-05-26 13:03:09 -07006489 u32 page_bits;
6490 u32 page_size;
6491 u32 addr_mask;
6492 u32 total_size;
6493 u8 *name;
6494};
6495
6496struct bnx2 {
6497 /* Fields used in the tx and intr/napi performance paths are grouped */
6498 /* together in the beginning of the structure. */
6499 void __iomem *regview;
6500
6501 struct net_device *dev;
6502 struct pci_dev *pdev;
6503
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006504 struct napi_struct napi;
6505
Michael Chanb6016b72005-05-26 13:03:09 -07006506 atomic_t intr_sem;
6507
6508 struct status_block *status_blk;
6509 u32 last_status_idx;
6510
Michael Chan13daffa2006-03-20 17:49:20 -08006511 u32 flags;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006512#define PCIX_FLAG 0x00000001
6513#define PCI_32BIT_FLAG 0x00000002
6514#define ONE_TDMA_FLAG 0x00000004 /* no longer used */
6515#define NO_WOL_FLAG 0x00000008
6516#define USING_MSI_FLAG 0x00000020
6517#define ASF_ENABLE_FLAG 0x00000040
6518#define MSI_CAP_FLAG 0x00000080
6519#define ONE_SHOT_MSI_FLAG 0x00000100
Michael Chan883e5152007-05-03 13:25:11 -07006520#define PCIE_FLAG 0x00000200
Michael Chan13daffa2006-03-20 17:49:20 -08006521
Michael Chan29b12172006-03-23 01:13:43 -08006522 /* Put tx producer and consumer fields in separate cache lines. */
Michael Chanb6016b72005-05-26 13:03:09 -07006523
Michael Chan29b12172006-03-23 01:13:43 -08006524 u32 tx_prod_bseq __attribute__((aligned(L1_CACHE_BYTES)));
6525 u16 tx_prod;
Michael Chan9052a842006-11-19 14:10:12 -08006526 u32 tx_bidx_addr;
6527 u32 tx_bseq_addr;
Michael Chan29b12172006-03-23 01:13:43 -08006528
Michael Chan29b12172006-03-23 01:13:43 -08006529 u16 tx_cons __attribute__((aligned(L1_CACHE_BYTES)));
6530 u16 hw_tx_cons;
Michael Chanf4e418f2005-11-04 08:53:48 -08006531
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006532#ifdef BCM_VLAN
Michael Chanb6016b72005-05-26 13:03:09 -07006533 struct vlan_group *vlgrp;
6534#endif
6535
6536 u32 rx_offset;
6537 u32 rx_buf_use_size; /* useable size */
6538 u32 rx_buf_size; /* with alignment */
Michael Chan5d5d0012007-12-12 11:17:43 -08006539 u32 rx_copy_thresh;
Michael Chan13daffa2006-03-20 17:49:20 -08006540 u32 rx_max_ring_idx;
Michael Chan47bf4242007-12-12 11:19:12 -08006541 u32 rx_max_pg_ring_idx;
Michael Chan13daffa2006-03-20 17:49:20 -08006542
Michael Chanb6016b72005-05-26 13:03:09 -07006543 u32 rx_prod_bseq;
6544 u16 rx_prod;
6545 u16 rx_cons;
6546
Michael Chan47bf4242007-12-12 11:19:12 -08006547 u16 rx_pg_prod;
6548 u16 rx_pg_cons;
6549
Michael Chanb6016b72005-05-26 13:03:09 -07006550 u32 rx_csum;
6551
Michael Chan13daffa2006-03-20 17:49:20 -08006552 struct sw_bd *rx_buf_ring;
6553 struct rx_bd *rx_desc_ring[MAX_RX_RINGS];
Michael Chan47bf4242007-12-12 11:19:12 -08006554 struct sw_pg *rx_pg_ring;
6555 struct rx_bd *rx_pg_desc_ring[MAX_RX_PG_RINGS];
Michael Chan13daffa2006-03-20 17:49:20 -08006556
Michael Chan2f8af122006-08-15 01:39:10 -07006557 /* TX constants */
6558 struct tx_bd *tx_desc_ring;
6559 struct sw_bd *tx_buf_ring;
6560 int tx_ring_size;
6561 u32 tx_wake_thresh;
Michael Chanb6016b72005-05-26 13:03:09 -07006562
Michael Chan13daffa2006-03-20 17:49:20 -08006563 /* End of fields used in the performance code paths. */
Michael Chanb6016b72005-05-26 13:03:09 -07006564
6565 char *name;
6566
6567 int timer_interval;
Michael Chancd339a02005-08-25 15:35:24 -07006568 int current_interval;
Michael Chanb6016b72005-05-26 13:03:09 -07006569 struct timer_list timer;
6570 struct work_struct reset_task;
Michael Chanafdc08b2005-08-25 15:34:29 -07006571 int in_reset_task;
Michael Chanb6016b72005-05-26 13:03:09 -07006572
6573 /* Used to synchronize phy accesses. */
6574 spinlock_t phy_lock;
Michael Chan1b8227c2007-05-03 13:24:05 -07006575 spinlock_t indirect_lock;
Michael Chanb6016b72005-05-26 13:03:09 -07006576
Michael Chanb6016b72005-05-26 13:03:09 -07006577 u32 phy_flags;
6578#define PHY_SERDES_FLAG 1
6579#define PHY_CRC_FIX_FLAG 2
6580#define PHY_PARALLEL_DETECT_FLAG 4
Michael Chan5b0c76a2005-11-04 08:45:49 -08006581#define PHY_2_5G_CAPABLE_FLAG 8
Michael Chanb6016b72005-05-26 13:03:09 -07006582#define PHY_INT_MODE_MASK_FLAG 0x300
6583#define PHY_INT_MODE_AUTO_POLLING_FLAG 0x100
6584#define PHY_INT_MODE_LINK_READY_FLAG 0x200
Michael Chanb659f442007-02-02 00:46:35 -08006585#define PHY_DIS_EARLY_DAC_FLAG 0x400
Michael Chan9700e6b2007-07-07 22:48:31 -07006586#define REMOTE_PHY_CAP_FLAG 0x800
Michael Chanb6016b72005-05-26 13:03:09 -07006587
Michael Chanca58c3a2007-05-03 13:22:52 -07006588 u32 mii_bmcr;
6589 u32 mii_bmsr;
Michael Chan27a005b2007-05-03 13:23:41 -07006590 u32 mii_bmsr1;
Michael Chanca58c3a2007-05-03 13:22:52 -07006591 u32 mii_adv;
6592 u32 mii_lpa;
6593 u32 mii_up1;
6594
Michael Chanb6016b72005-05-26 13:03:09 -07006595 u32 chip_id;
6596 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
6597#define CHIP_NUM(bp) (((bp)->chip_id) & 0xffff0000)
6598#define CHIP_NUM_5706 0x57060000
Michael Chan5b0c76a2005-11-04 08:45:49 -08006599#define CHIP_NUM_5708 0x57080000
Michael Chan9052a842006-11-19 14:10:12 -08006600#define CHIP_NUM_5709 0x57090000
Michael Chanb6016b72005-05-26 13:03:09 -07006601
6602#define CHIP_REV(bp) (((bp)->chip_id) & 0x0000f000)
6603#define CHIP_REV_Ax 0x00000000
6604#define CHIP_REV_Bx 0x00001000
6605#define CHIP_REV_Cx 0x00002000
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006606
Michael Chanb6016b72005-05-26 13:03:09 -07006607#define CHIP_METAL(bp) (((bp)->chip_id) & 0x00000ff0)
6608#define CHIP_BONDING(bp) (((bp)->chip_id) & 0x0000000f)
6609
6610#define CHIP_ID(bp) (((bp)->chip_id) & 0xfffffff0)
6611#define CHIP_ID_5706_A0 0x57060000
6612#define CHIP_ID_5706_A1 0x57060010
Michael Chan5b0c76a2005-11-04 08:45:49 -08006613#define CHIP_ID_5706_A2 0x57060020
6614#define CHIP_ID_5708_A0 0x57080000
6615#define CHIP_ID_5708_B0 0x57081000
Michael Chandda1e392006-01-23 16:08:14 -08006616#define CHIP_ID_5708_B1 0x57081010
Michael Chanb659f442007-02-02 00:46:35 -08006617#define CHIP_ID_5709_A0 0x57090000
Michael Chan68c9f752007-04-24 15:35:53 -07006618#define CHIP_ID_5709_A1 0x57090010
Michael Chanb6016b72005-05-26 13:03:09 -07006619
6620#define CHIP_BOND_ID(bp) (((bp)->chip_id) & 0xf)
6621
6622/* A serdes chip will have the first bit of the bond id set. */
6623#define CHIP_BOND_ID_SERDES_BIT 0x01
6624
6625 u32 phy_addr;
6626 u32 phy_id;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006627
Michael Chanb6016b72005-05-26 13:03:09 -07006628 u16 bus_speed_mhz;
6629 u8 wol;
6630
Michael Chanb090ae22006-01-23 16:07:10 -08006631 u8 pad;
Michael Chanb6016b72005-05-26 13:03:09 -07006632
6633 u16 fw_wr_seq;
6634 u16 fw_drv_pulse_wr_seq;
6635
Michael Chanb6016b72005-05-26 13:03:09 -07006636 dma_addr_t tx_desc_mapping;
6637
6638
Michael Chan13daffa2006-03-20 17:49:20 -08006639 int rx_max_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07006640 int rx_ring_size;
Michael Chan13daffa2006-03-20 17:49:20 -08006641 dma_addr_t rx_desc_mapping[MAX_RX_RINGS];
Michael Chanb6016b72005-05-26 13:03:09 -07006642
Michael Chan47bf4242007-12-12 11:19:12 -08006643 int rx_max_pg_ring;
6644 int rx_pg_ring_size;
6645 dma_addr_t rx_pg_desc_mapping[MAX_RX_PG_RINGS];
6646
Michael Chanb6016b72005-05-26 13:03:09 -07006647 u16 tx_quick_cons_trip;
6648 u16 tx_quick_cons_trip_int;
6649 u16 rx_quick_cons_trip;
6650 u16 rx_quick_cons_trip_int;
6651 u16 comp_prod_trip;
6652 u16 comp_prod_trip_int;
6653 u16 tx_ticks;
6654 u16 tx_ticks_int;
6655 u16 com_ticks;
6656 u16 com_ticks_int;
6657 u16 cmd_ticks;
6658 u16 cmd_ticks_int;
6659 u16 rx_ticks;
6660 u16 rx_ticks_int;
6661
6662 u32 stats_ticks;
6663
6664 dma_addr_t status_blk_mapping;
6665
6666 struct statistics_block *stats_blk;
6667 dma_addr_t stats_blk_mapping;
6668
Michael Chan9052a842006-11-19 14:10:12 -08006669 int ctx_pages;
6670 void *ctx_blk[4];
6671 dma_addr_t ctx_blk_mapping[4];
6672
Michael Chanbf5295b2006-03-23 01:11:56 -08006673 u32 hc_cmd;
Michael Chanb6016b72005-05-26 13:03:09 -07006674 u32 rx_mode;
6675
6676 u16 req_line_speed;
6677 u8 req_duplex;
6678
Michael Chan9700e6b2007-07-07 22:48:31 -07006679 u8 phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006680 u8 link_up;
6681
6682 u16 line_speed;
6683 u8 duplex;
6684 u8 flow_ctrl; /* actual flow ctrl settings */
6685 /* may be different from */
6686 /* req_flow_ctrl if autoneg */
6687#define FLOW_CTRL_TX 1
6688#define FLOW_CTRL_RX 2
6689
6690 u32 advertising;
6691
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006692 u8 req_flow_ctrl; /* flow ctrl advertisement */
Michael Chanb6016b72005-05-26 13:03:09 -07006693 /* settings or forced */
6694 /* settings */
6695 u8 autoneg;
6696#define AUTONEG_SPEED 1
6697#define AUTONEG_FLOW_CTRL 2
6698
6699 u8 loopback;
6700#define MAC_LOOPBACK 1
6701#define PHY_LOOPBACK 2
6702
6703 u8 serdes_an_pending;
Michael Chancd339a02005-08-25 15:35:24 -07006704#define SERDES_AN_TIMEOUT (HZ / 3)
Michael Chanf8dd0642006-11-19 14:08:29 -08006705#define SERDES_FORCED_TIMEOUT (HZ / 10)
Michael Chanb6016b72005-05-26 13:03:09 -07006706
6707 u8 mac_addr[8];
6708
Michael Chane3648b32005-11-04 08:51:21 -08006709 u32 shmem_base;
6710
Michael Chan58fc2ea2007-07-07 22:52:02 -07006711 char fw_version[32];
Michael Chanb6016b72005-05-26 13:03:09 -07006712
6713 int pm_cap;
6714 int pcix_cap;
6715
6716 struct net_device_stats net_stats;
6717
6718 struct flash_spec *flash_info;
Michael Chan1122db72006-01-23 16:11:42 -08006719 u32 flash_size;
Michael Chan0f31f992006-03-23 01:12:38 -08006720
6721 int status_stats_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006722};
6723
6724static u32 bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset);
6725static void bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val);
6726
6727#define REG_RD(bp, offset) \
6728 readl(bp->regview + offset)
6729
6730#define REG_WR(bp, offset, val) \
6731 writel(val, bp->regview + offset)
6732
6733#define REG_WR16(bp, offset, val) \
6734 writew(val, bp->regview + offset)
6735
6736#define REG_RD_IND(bp, offset) \
6737 bnx2_reg_rd_ind(bp, offset)
6738
6739#define REG_WR_IND(bp, offset, val) \
6740 bnx2_reg_wr_ind(bp, offset, val)
6741
6742/* Indirect context access. Unlike the MBQ_WR, these macros will not
6743 * trigger a chip event. */
6744static void bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val);
6745
6746#define CTX_WR(bp, cid_addr, offset, val) \
6747 bnx2_ctx_wr(bp, cid_addr, offset, val)
6748
6749struct cpu_reg {
6750 u32 mode;
6751 u32 mode_value_halt;
6752 u32 mode_value_sstep;
6753
6754 u32 state;
6755 u32 state_value_clear;
6756
6757 u32 gpr0;
6758 u32 evmask;
6759 u32 pc;
6760 u32 inst;
6761 u32 bp;
6762
6763 u32 spad_base;
6764
6765 u32 mips_view_base;
6766};
6767
6768struct fw_info {
Michael Chanaf3ee512006-11-19 14:09:25 -08006769 const u32 ver_major;
6770 const u32 ver_minor;
6771 const u32 ver_fix;
Michael Chanb6016b72005-05-26 13:03:09 -07006772
Michael Chanaf3ee512006-11-19 14:09:25 -08006773 const u32 start_addr;
Michael Chanb6016b72005-05-26 13:03:09 -07006774
6775 /* Text section. */
Michael Chanaf3ee512006-11-19 14:09:25 -08006776 const u32 text_addr;
6777 const u32 text_len;
6778 const u32 text_index;
Michael Chanea1f8d52007-10-02 16:27:35 -07006779 u32 *text;
Michael Chanaf3ee512006-11-19 14:09:25 -08006780 u8 *gz_text;
6781 const u32 gz_text_len;
Michael Chanb6016b72005-05-26 13:03:09 -07006782
6783 /* Data section. */
Michael Chanaf3ee512006-11-19 14:09:25 -08006784 const u32 data_addr;
6785 const u32 data_len;
6786 const u32 data_index;
6787 const u32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07006788
6789 /* SBSS section. */
Michael Chanaf3ee512006-11-19 14:09:25 -08006790 const u32 sbss_addr;
6791 const u32 sbss_len;
6792 const u32 sbss_index;
Michael Chanb6016b72005-05-26 13:03:09 -07006793
6794 /* BSS section. */
Michael Chanaf3ee512006-11-19 14:09:25 -08006795 const u32 bss_addr;
6796 const u32 bss_len;
6797 const u32 bss_index;
Michael Chanb6016b72005-05-26 13:03:09 -07006798
6799 /* Read-only section. */
Michael Chanaf3ee512006-11-19 14:09:25 -08006800 const u32 rodata_addr;
6801 const u32 rodata_len;
6802 const u32 rodata_index;
6803 const u32 *rodata;
Michael Chanb6016b72005-05-26 13:03:09 -07006804};
6805
6806#define RV2P_PROC1 0
6807#define RV2P_PROC2 1
6808
6809
6810/* This value (in milliseconds) determines the frequency of the driver
6811 * issuing the PULSE message code. The firmware monitors this periodic
6812 * pulse to determine when to switch to an OS-absent mode. */
6813#define DRV_PULSE_PERIOD_MS 250
6814
6815/* This value (in milliseconds) determines how long the driver should
6816 * wait for an acknowledgement from the firmware before timing out. Once
6817 * the firmware has timed out, the driver will assume there is no firmware
6818 * running and there won't be any firmware-driver synchronization during a
6819 * driver reset. */
Michael Chan9700e6b2007-07-07 22:48:31 -07006820#define FW_ACK_TIME_OUT_MS 1000
Michael Chanb6016b72005-05-26 13:03:09 -07006821
6822
6823#define BNX2_DRV_RESET_SIGNATURE 0x00000000
6824#define BNX2_DRV_RESET_SIGNATURE_MAGIC 0x4841564b /* HAVK */
6825//#define DRV_RESET_SIGNATURE_MAGIC 0x47495352 /* RSIG */
6826
6827#define BNX2_DRV_MB 0x00000004
6828#define BNX2_DRV_MSG_CODE 0xff000000
6829#define BNX2_DRV_MSG_CODE_RESET 0x01000000
6830#define BNX2_DRV_MSG_CODE_UNLOAD 0x02000000
6831#define BNX2_DRV_MSG_CODE_SHUTDOWN 0x03000000
6832#define BNX2_DRV_MSG_CODE_SUSPEND_WOL 0x04000000
6833#define BNX2_DRV_MSG_CODE_FW_TIMEOUT 0x05000000
6834#define BNX2_DRV_MSG_CODE_PULSE 0x06000000
6835#define BNX2_DRV_MSG_CODE_DIAG 0x07000000
6836#define BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL 0x09000000
Michael Chan6c4f0952006-06-29 12:38:15 -07006837#define BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN 0x0b000000
Michael Chan9700e6b2007-07-07 22:48:31 -07006838#define BNX2_DRV_MSG_CODE_CMD_SET_LINK 0x10000000
Michael Chanb6016b72005-05-26 13:03:09 -07006839
6840#define BNX2_DRV_MSG_DATA 0x00ff0000
6841#define BNX2_DRV_MSG_DATA_WAIT0 0x00010000
6842#define BNX2_DRV_MSG_DATA_WAIT1 0x00020000
6843#define BNX2_DRV_MSG_DATA_WAIT2 0x00030000
6844#define BNX2_DRV_MSG_DATA_WAIT3 0x00040000
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006845
Michael Chanb6016b72005-05-26 13:03:09 -07006846#define BNX2_DRV_MSG_SEQ 0x0000ffff
6847
6848#define BNX2_FW_MB 0x00000008
6849#define BNX2_FW_MSG_ACK 0x0000ffff
6850#define BNX2_FW_MSG_STATUS_MASK 0x00ff0000
6851#define BNX2_FW_MSG_STATUS_OK 0x00000000
6852#define BNX2_FW_MSG_STATUS_FAILURE 0x00ff0000
6853
6854#define BNX2_LINK_STATUS 0x0000000c
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006855#define BNX2_LINK_STATUS_INIT_VALUE 0xffffffff
6856#define BNX2_LINK_STATUS_LINK_UP 0x1
6857#define BNX2_LINK_STATUS_LINK_DOWN 0x0
Michael Chane3648b32005-11-04 08:51:21 -08006858#define BNX2_LINK_STATUS_SPEED_MASK 0x1e
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006859#define BNX2_LINK_STATUS_AN_INCOMPLETE (0<<1)
6860#define BNX2_LINK_STATUS_10HALF (1<<1)
6861#define BNX2_LINK_STATUS_10FULL (2<<1)
6862#define BNX2_LINK_STATUS_100HALF (3<<1)
6863#define BNX2_LINK_STATUS_100BASE_T4 (4<<1)
6864#define BNX2_LINK_STATUS_100FULL (5<<1)
6865#define BNX2_LINK_STATUS_1000HALF (6<<1)
6866#define BNX2_LINK_STATUS_1000FULL (7<<1)
6867#define BNX2_LINK_STATUS_2500HALF (8<<1)
6868#define BNX2_LINK_STATUS_2500FULL (9<<1)
6869#define BNX2_LINK_STATUS_AN_ENABLED (1<<5)
6870#define BNX2_LINK_STATUS_AN_COMPLETE (1<<6)
6871#define BNX2_LINK_STATUS_PARALLEL_DET (1<<7)
6872#define BNX2_LINK_STATUS_RESERVED (1<<8)
6873#define BNX2_LINK_STATUS_PARTNER_AD_1000FULL (1<<9)
6874#define BNX2_LINK_STATUS_PARTNER_AD_1000HALF (1<<10)
6875#define BNX2_LINK_STATUS_PARTNER_AD_100BT4 (1<<11)
6876#define BNX2_LINK_STATUS_PARTNER_AD_100FULL (1<<12)
6877#define BNX2_LINK_STATUS_PARTNER_AD_100HALF (1<<13)
6878#define BNX2_LINK_STATUS_PARTNER_AD_10FULL (1<<14)
6879#define BNX2_LINK_STATUS_PARTNER_AD_10HALF (1<<15)
6880#define BNX2_LINK_STATUS_TX_FC_ENABLED (1<<16)
6881#define BNX2_LINK_STATUS_RX_FC_ENABLED (1<<17)
6882#define BNX2_LINK_STATUS_PARTNER_SYM_PAUSE_CAP (1<<18)
6883#define BNX2_LINK_STATUS_PARTNER_ASYM_PAUSE_CAP (1<<19)
6884#define BNX2_LINK_STATUS_SERDES_LINK (1<<20)
6885#define BNX2_LINK_STATUS_PARTNER_AD_2500FULL (1<<21)
6886#define BNX2_LINK_STATUS_PARTNER_AD_2500HALF (1<<22)
Michael Chandf149d72007-07-07 22:51:36 -07006887#define BNX2_LINK_STATUS_HEART_BEAT_EXPIRED (1<<31)
Michael Chanb6016b72005-05-26 13:03:09 -07006888
6889#define BNX2_DRV_PULSE_MB 0x00000010
Michael Chan5b0c76a2005-11-04 08:45:49 -08006890#define BNX2_DRV_PULSE_SEQ_MASK 0x00007fff
Michael Chanb6016b72005-05-26 13:03:09 -07006891
6892/* Indicate to the firmware not to go into the
6893 * OS absent when it is not getting driver pulse.
6894 * This is used for debugging. */
Michael Chan5b0c76a2005-11-04 08:45:49 -08006895#define BNX2_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE 0x00080000
Michael Chanb6016b72005-05-26 13:03:09 -07006896
Michael Chan9700e6b2007-07-07 22:48:31 -07006897#define BNX2_DRV_MB_ARG0 0x00000014
6898#define BNX2_NETLINK_SET_LINK_SPEED_10HALF (1<<0)
6899#define BNX2_NETLINK_SET_LINK_SPEED_10FULL (1<<1)
6900#define BNX2_NETLINK_SET_LINK_SPEED_10 \
6901 (BNX2_NETLINK_SET_LINK_SPEED_10HALF | \
6902 BNX2_NETLINK_SET_LINK_SPEED_10FULL)
6903#define BNX2_NETLINK_SET_LINK_SPEED_100HALF (1<<2)
6904#define BNX2_NETLINK_SET_LINK_SPEED_100FULL (1<<3)
6905#define BNX2_NETLINK_SET_LINK_SPEED_100 \
6906 (BNX2_NETLINK_SET_LINK_SPEED_100HALF | \
6907 BNX2_NETLINK_SET_LINK_SPEED_100FULL)
6908#define BNX2_NETLINK_SET_LINK_SPEED_1GHALF (1<<4)
6909#define BNX2_NETLINK_SET_LINK_SPEED_1GFULL (1<<5)
6910#define BNX2_NETLINK_SET_LINK_SPEED_2G5HALF (1<<6)
6911#define BNX2_NETLINK_SET_LINK_SPEED_2G5FULL (1<<7)
6912#define BNX2_NETLINK_SET_LINK_SPEED_10GHALF (1<<8)
6913#define BNX2_NETLINK_SET_LINK_SPEED_10GFULL (1<<9)
6914#define BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG (1<<10)
6915#define BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE (1<<11)
6916#define BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE (1<<12)
6917#define BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE (1<<13)
6918#define BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED (1<<14)
6919#define BNX2_NETLINK_SET_LINK_PHY_RESET (1<<15)
6920
Michael Chanb6016b72005-05-26 13:03:09 -07006921#define BNX2_DEV_INFO_SIGNATURE 0x00000020
6922#define BNX2_DEV_INFO_SIGNATURE_MAGIC 0x44564900
6923#define BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK 0xffffff00
6924#define BNX2_DEV_INFO_FEATURE_CFG_VALID 0x01
6925#define BNX2_DEV_INFO_SECONDARY_PORT 0x80
6926#define BNX2_DEV_INFO_DRV_ALWAYS_ALIVE 0x40
6927
6928#define BNX2_SHARED_HW_CFG_PART_NUM 0x00000024
6929
6930#define BNX2_SHARED_HW_CFG_POWER_DISSIPATED 0x00000034
6931#define BNX2_SHARED_HW_CFG_POWER_STATE_D3_MASK 0xff000000
6932#define BNX2_SHARED_HW_CFG_POWER_STATE_D2_MASK 0xff0000
6933#define BNX2_SHARED_HW_CFG_POWER_STATE_D1_MASK 0xff00
6934#define BNX2_SHARED_HW_CFG_POWER_STATE_D0_MASK 0xff
6935
6936#define BNX2_SHARED_HW_CFG POWER_CONSUMED 0x00000038
6937#define BNX2_SHARED_HW_CFG_CONFIG 0x0000003c
6938#define BNX2_SHARED_HW_CFG_DESIGN_NIC 0
6939#define BNX2_SHARED_HW_CFG_DESIGN_LOM 0x1
6940#define BNX2_SHARED_HW_CFG_PHY_COPPER 0
6941#define BNX2_SHARED_HW_CFG_PHY_FIBER 0x2
Michael Chan5b0c76a2005-11-04 08:45:49 -08006942#define BNX2_SHARED_HW_CFG_PHY_2_5G 0x20
6943#define BNX2_SHARED_HW_CFG_PHY_BACKPLANE 0x40
Michael Chanb6016b72005-05-26 13:03:09 -07006944#define BNX2_SHARED_HW_CFG_LED_MODE_SHIFT_BITS 8
6945#define BNX2_SHARED_HW_CFG_LED_MODE_MASK 0x300
6946#define BNX2_SHARED_HW_CFG_LED_MODE_MAC 0
6947#define BNX2_SHARED_HW_CFG_LED_MODE_GPHY1 0x100
6948#define BNX2_SHARED_HW_CFG_LED_MODE_GPHY2 0x200
Michael Chan846f5c62007-10-10 16:16:51 -07006949#define BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX 0x8000
Michael Chanb6016b72005-05-26 13:03:09 -07006950
Michael Chan1122db72006-01-23 16:11:42 -08006951#define BNX2_SHARED_HW_CFG_CONFIG2 0x00000040
6952#define BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK 0x00fff000
6953
Michael Chanb6016b72005-05-26 13:03:09 -07006954#define BNX2_DEV_INFO_BC_REV 0x0000004c
6955
6956#define BNX2_PORT_HW_CFG_MAC_UPPER 0x00000050
6957#define BNX2_PORT_HW_CFG_UPPERMAC_MASK 0xffff
6958
6959#define BNX2_PORT_HW_CFG_MAC_LOWER 0x00000054
6960#define BNX2_PORT_HW_CFG_CONFIG 0x00000058
Michael Chan5b0c76a2005-11-04 08:45:49 -08006961#define BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK 0x0000ffff
Michael Chancd339a02005-08-25 15:35:24 -07006962#define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK 0x001f0000
6963#define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_AN 0x00000000
6964#define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G 0x00030000
Michael Chan5b0c76a2005-11-04 08:45:49 -08006965#define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_2_5G 0x00040000
Michael Chanb6016b72005-05-26 13:03:09 -07006966
6967#define BNX2_PORT_HW_CFG_IMD_MAC_A_UPPER 0x00000068
6968#define BNX2_PORT_HW_CFG_IMD_MAC_A_LOWER 0x0000006c
6969#define BNX2_PORT_HW_CFG_IMD_MAC_B_UPPER 0x00000070
6970#define BNX2_PORT_HW_CFG_IMD_MAC_B_LOWER 0x00000074
6971#define BNX2_PORT_HW_CFG_ISCSI_MAC_UPPER 0x00000078
6972#define BNX2_PORT_HW_CFG_ISCSI_MAC_LOWER 0x0000007c
6973
6974#define BNX2_DEV_INFO_PER_PORT_HW_CONFIG2 0x000000b4
6975
6976#define BNX2_DEV_INFO_FORMAT_REV 0x000000c4
6977#define BNX2_DEV_INFO_FORMAT_REV_MASK 0xff000000
6978#define BNX2_DEV_INFO_FORMAT_REV_ID ('A' << 24)
6979
6980#define BNX2_SHARED_FEATURE 0x000000c8
6981#define BNX2_SHARED_FEATURE_MASK 0xffffffff
6982
6983#define BNX2_PORT_FEATURE 0x000000d8
6984#define BNX2_PORT2_FEATURE 0x00000014c
6985#define BNX2_PORT_FEATURE_WOL_ENABLED 0x01000000
6986#define BNX2_PORT_FEATURE_MBA_ENABLED 0x02000000
6987#define BNX2_PORT_FEATURE_ASF_ENABLED 0x04000000
6988#define BNX2_PORT_FEATURE_IMD_ENABLED 0x08000000
6989#define BNX2_PORT_FEATURE_BAR1_SIZE_MASK 0xf
6990#define BNX2_PORT_FEATURE_BAR1_SIZE_DISABLED 0x0
6991#define BNX2_PORT_FEATURE_BAR1_SIZE_64K 0x1
6992#define BNX2_PORT_FEATURE_BAR1_SIZE_128K 0x2
6993#define BNX2_PORT_FEATURE_BAR1_SIZE_256K 0x3
6994#define BNX2_PORT_FEATURE_BAR1_SIZE_512K 0x4
6995#define BNX2_PORT_FEATURE_BAR1_SIZE_1M 0x5
6996#define BNX2_PORT_FEATURE_BAR1_SIZE_2M 0x6
6997#define BNX2_PORT_FEATURE_BAR1_SIZE_4M 0x7
6998#define BNX2_PORT_FEATURE_BAR1_SIZE_8M 0x8
6999#define BNX2_PORT_FEATURE_BAR1_SIZE_16M 0x9
7000#define BNX2_PORT_FEATURE_BAR1_SIZE_32M 0xa
7001#define BNX2_PORT_FEATURE_BAR1_SIZE_64M 0xb
7002#define BNX2_PORT_FEATURE_BAR1_SIZE_128M 0xc
7003#define BNX2_PORT_FEATURE_BAR1_SIZE_256M 0xd
7004#define BNX2_PORT_FEATURE_BAR1_SIZE_512M 0xe
7005#define BNX2_PORT_FEATURE_BAR1_SIZE_1G 0xf
7006
7007#define BNX2_PORT_FEATURE_WOL 0xdc
7008#define BNX2_PORT2_FEATURE_WOL 0x150
7009#define BNX2_PORT_FEATURE_WOL_DEFAULT_SHIFT_BITS 4
7010#define BNX2_PORT_FEATURE_WOL_DEFAULT_MASK 0x30
7011#define BNX2_PORT_FEATURE_WOL_DEFAULT_DISABLE 0
7012#define BNX2_PORT_FEATURE_WOL_DEFAULT_MAGIC 0x10
7013#define BNX2_PORT_FEATURE_WOL_DEFAULT_ACPI 0x20
7014#define BNX2_PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x30
7015#define BNX2_PORT_FEATURE_WOL_LINK_SPEED_MASK 0xf
7016#define BNX2_PORT_FEATURE_WOL_LINK_SPEED_AUTONEG 0
7017#define BNX2_PORT_FEATURE_WOL_LINK_SPEED_10HALF 1
7018#define BNX2_PORT_FEATURE_WOL_LINK_SPEED_10FULL 2
7019#define BNX2_PORT_FEATURE_WOL_LINK_SPEED_100HALF 3
7020#define BNX2_PORT_FEATURE_WOL_LINK_SPEED_100FULL 4
7021#define BNX2_PORT_FEATURE_WOL_LINK_SPEED_1000HALF 5
7022#define BNX2_PORT_FEATURE_WOL_LINK_SPEED_1000FULL 6
7023#define BNX2_PORT_FEATURE_WOL_AUTONEG_ADVERTISE_1000 0x40
7024#define BNX2_PORT_FEATURE_WOL_RESERVED_PAUSE_CAP 0x400
7025#define BNX2_PORT_FEATURE_WOL_RESERVED_ASYM_PAUSE_CAP 0x800
7026
7027#define BNX2_PORT_FEATURE_MBA 0xe0
7028#define BNX2_PORT2_FEATURE_MBA 0x154
7029#define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT_BITS 0
7030#define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x3
7031#define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0
7032#define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 1
7033#define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 2
7034#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_SHIFT_BITS 2
7035#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c
7036#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_AUTONEG 0
7037#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_10HALF 0x4
7038#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_10FULL 0x8
7039#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_100HALF 0xc
7040#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_100FULL 0x10
7041#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_1000HALF 0x14
7042#define BNX2_PORT_FEATURE_MBA_LINK_SPEED_1000FULL 0x18
7043#define BNX2_PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x40
7044#define BNX2_PORT_FEATURE_MBA_HOTKEY_CTRL_S 0
7045#define BNX2_PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x80
7046#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT_BITS 8
7047#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0xff00
7048#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0
7049#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_1K 0x100
7050#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x200
7051#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x300
7052#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x400
7053#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x500
7054#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x600
7055#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x700
7056#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x800
7057#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x900
7058#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0xa00
7059#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0xb00
7060#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0xc00
7061#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0xd00
7062#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0xe00
7063#define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0xf00
7064#define BNX2_PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT_BITS 16
7065#define BNX2_PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0xf0000
7066#define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT_BITS 20
7067#define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x300000
7068#define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0
7069#define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x100000
7070#define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x200000
7071#define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x300000
7072
7073#define BNX2_PORT_FEATURE_IMD 0xe4
7074#define BNX2_PORT2_FEATURE_IMD 0x158
7075#define BNX2_PORT_FEATURE_IMD_LINK_OVERRIDE_DEFAULT 0
7076#define BNX2_PORT_FEATURE_IMD_LINK_OVERRIDE_ENABLE 1
7077
7078#define BNX2_PORT_FEATURE_VLAN 0xe8
7079#define BNX2_PORT2_FEATURE_VLAN 0x15c
7080#define BNX2_PORT_FEATURE_MBA_VLAN_TAG_MASK 0xffff
7081#define BNX2_PORT_FEATURE_MBA_VLAN_ENABLE 0x10000
7082
Michael Chan58fc2ea2007-07-07 22:52:02 -07007083#define BNX2_MFW_VER_PTR 0x00000014c
7084
Michael Chanb6016b72005-05-26 13:03:09 -07007085#define BNX2_BC_STATE_RESET_TYPE 0x000001c0
7086#define BNX2_BC_STATE_RESET_TYPE_SIG 0x00005254
7087#define BNX2_BC_STATE_RESET_TYPE_SIG_MASK 0x0000ffff
7088#define BNX2_BC_STATE_RESET_TYPE_NONE (BNX2_BC_STATE_RESET_TYPE_SIG | \
7089 0x00010000)
7090#define BNX2_BC_STATE_RESET_TYPE_PCI (BNX2_BC_STATE_RESET_TYPE_SIG | \
7091 0x00020000)
7092#define BNX2_BC_STATE_RESET_TYPE_VAUX (BNX2_BC_STATE_RESET_TYPE_SIG | \
7093 0x00030000)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007094#define BNX2_BC_STATE_RESET_TYPE_DRV_MASK DRV_MSG_CODE
Michael Chanb6016b72005-05-26 13:03:09 -07007095#define BNX2_BC_STATE_RESET_TYPE_DRV_RESET (BNX2_BC_STATE_RESET_TYPE_SIG | \
7096 DRV_MSG_CODE_RESET)
7097#define BNX2_BC_STATE_RESET_TYPE_DRV_UNLOAD (BNX2_BC_STATE_RESET_TYPE_SIG | \
7098 DRV_MSG_CODE_UNLOAD)
7099#define BNX2_BC_STATE_RESET_TYPE_DRV_SHUTDOWN (BNX2_BC_STATE_RESET_TYPE_SIG | \
7100 DRV_MSG_CODE_SHUTDOWN)
7101#define BNX2_BC_STATE_RESET_TYPE_DRV_WOL (BNX2_BC_STATE_RESET_TYPE_SIG | \
7102 DRV_MSG_CODE_WOL)
7103#define BNX2_BC_STATE_RESET_TYPE_DRV_DIAG (BNX2_BC_STATE_RESET_TYPE_SIG | \
7104 DRV_MSG_CODE_DIAG)
7105#define BNX2_BC_STATE_RESET_TYPE_VALUE(msg) (BNX2_BC_STATE_RESET_TYPE_SIG | \
7106 (msg))
7107
7108#define BNX2_BC_STATE 0x000001c4
7109#define BNX2_BC_STATE_ERR_MASK 0x0000ff00
7110#define BNX2_BC_STATE_SIGN 0x42530000
7111#define BNX2_BC_STATE_SIGN_MASK 0xffff0000
7112#define BNX2_BC_STATE_BC1_START (BNX2_BC_STATE_SIGN | 0x1)
7113#define BNX2_BC_STATE_GET_NVM_CFG1 (BNX2_BC_STATE_SIGN | 0x2)
7114#define BNX2_BC_STATE_PROG_BAR (BNX2_BC_STATE_SIGN | 0x3)
7115#define BNX2_BC_STATE_INIT_VID (BNX2_BC_STATE_SIGN | 0x4)
7116#define BNX2_BC_STATE_GET_NVM_CFG2 (BNX2_BC_STATE_SIGN | 0x5)
7117#define BNX2_BC_STATE_APPLY_WKARND (BNX2_BC_STATE_SIGN | 0x6)
7118#define BNX2_BC_STATE_LOAD_BC2 (BNX2_BC_STATE_SIGN | 0x7)
7119#define BNX2_BC_STATE_GOING_BC2 (BNX2_BC_STATE_SIGN | 0x8)
7120#define BNX2_BC_STATE_GOING_DIAG (BNX2_BC_STATE_SIGN | 0x9)
7121#define BNX2_BC_STATE_RT_FINAL_INIT (BNX2_BC_STATE_SIGN | 0x81)
7122#define BNX2_BC_STATE_RT_WKARND (BNX2_BC_STATE_SIGN | 0x82)
7123#define BNX2_BC_STATE_RT_DRV_PULSE (BNX2_BC_STATE_SIGN | 0x83)
7124#define BNX2_BC_STATE_RT_FIOEVTS (BNX2_BC_STATE_SIGN | 0x84)
7125#define BNX2_BC_STATE_RT_DRV_CMD (BNX2_BC_STATE_SIGN | 0x85)
7126#define BNX2_BC_STATE_RT_LOW_POWER (BNX2_BC_STATE_SIGN | 0x86)
7127#define BNX2_BC_STATE_RT_SET_WOL (BNX2_BC_STATE_SIGN | 0x87)
7128#define BNX2_BC_STATE_RT_OTHER_FW (BNX2_BC_STATE_SIGN | 0x88)
7129#define BNX2_BC_STATE_RT_GOING_D3 (BNX2_BC_STATE_SIGN | 0x89)
7130#define BNX2_BC_STATE_ERR_BAD_VERSION (BNX2_BC_STATE_SIGN | 0x0100)
7131#define BNX2_BC_STATE_ERR_BAD_BC2_CRC (BNX2_BC_STATE_SIGN | 0x0200)
7132#define BNX2_BC_STATE_ERR_BC1_LOOP (BNX2_BC_STATE_SIGN | 0x0300)
7133#define BNX2_BC_STATE_ERR_UNKNOWN_CMD (BNX2_BC_STATE_SIGN | 0x0400)
7134#define BNX2_BC_STATE_ERR_DRV_DEAD (BNX2_BC_STATE_SIGN | 0x0500)
7135#define BNX2_BC_STATE_ERR_NO_RXP (BNX2_BC_STATE_SIGN | 0x0600)
7136#define BNX2_BC_STATE_ERR_TOO_MANY_RBUF (BNX2_BC_STATE_SIGN | 0x0700)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007137
Michael Chan58fc2ea2007-07-07 22:52:02 -07007138#define BNX2_BC_STATE_CONDITION 0x000001c8
7139#define BNX2_CONDITION_MFW_RUN_UNKNOWN 0x00000000
7140#define BNX2_CONDITION_MFW_RUN_IPMI 0x00002000
7141#define BNX2_CONDITION_MFW_RUN_UMP 0x00004000
7142#define BNX2_CONDITION_MFW_RUN_NCSI 0x00006000
7143#define BNX2_CONDITION_MFW_RUN_NONE 0x0000e000
7144#define BNX2_CONDITION_MFW_RUN_MASK 0x0000e000
7145
Michael Chanb6016b72005-05-26 13:03:09 -07007146#define BNX2_BC_STATE_DEBUG_CMD 0x1dc
7147#define BNX2_BC_STATE_BC_DBG_CMD_SIGNATURE 0x42440000
7148#define BNX2_BC_STATE_BC_DBG_CMD_SIGNATURE_MASK 0xffff0000
7149#define BNX2_BC_STATE_BC_DBG_CMD_LOOP_CNT_MASK 0xffff
7150#define BNX2_BC_STATE_BC_DBG_CMD_LOOP_INFINITE 0xffff
7151
Michael Chan9700e6b2007-07-07 22:48:31 -07007152#define BNX2_FW_EVT_CODE_MB 0x354
7153#define BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT 0x00000000
7154#define BNX2_FW_EVT_CODE_LINK_EVENT 0x00000001
7155
7156#define BNX2_DRV_ACK_CAP_MB 0x364
7157#define BNX2_DRV_ACK_CAP_SIGNATURE 0x35450000
7158#define BNX2_CAPABILITY_SIGNATURE_MASK 0xFFFF0000
7159
7160#define BNX2_FW_CAP_MB 0x368
7161#define BNX2_FW_CAP_SIGNATURE 0xaa550000
7162#define BNX2_FW_ACK_DRV_SIGNATURE 0x52500000
7163#define BNX2_FW_CAP_SIGNATURE_MASK 0xffff0000
7164#define BNX2_FW_CAP_REMOTE_PHY_CAPABLE 0x00000001
7165#define BNX2_FW_CAP_REMOTE_PHY_PRESENT 0x00000002
7166
7167#define BNX2_RPHY_SIGNATURE 0x36c
7168#define BNX2_RPHY_LOAD_SIGNATURE 0x5a5a5a5a
7169
7170#define BNX2_RPHY_FLAGS 0x370
7171#define BNX2_RPHY_SERDES_LINK 0x374
7172#define BNX2_RPHY_COPPER_LINK 0x378
7173
Michael Chanb6016b72005-05-26 13:03:09 -07007174#define HOST_VIEW_SHMEM_BASE 0x167c00
7175
7176#endif