blob: 912b953ceb5012dea6b4954140711a4bde3ae631 [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b839572014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b839572014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b839572014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b839572014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -030046 return dev_priv->fbc.activate != NULL;
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
51 return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
52}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
56 return INTEL_INFO(dev_priv)->gen < 4;
57}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
61 return INTEL_INFO(dev_priv)->gen <= 3;
62}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 int w, h;
86
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020087 if (intel_rotation_90_or_270(cache->plane.rotation)) {
88 w = cache->plane.src_h;
89 h = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030090 } else {
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091 w = cache->plane.src_w;
92 h = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99}
100
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200101static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300103{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104 int lines;
105
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300107 if (INTEL_INFO(dev_priv)->gen >= 7)
108 lines = min(lines, 2048);
109
110 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200111 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300112}
113
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300114static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200115{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200116 u32 fbc_ctl;
117
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300118 dev_priv->fbc.active = false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200119
120 /* Disable compression */
121 fbc_ctl = I915_READ(FBC_CONTROL);
122 if ((fbc_ctl & FBC_CTL_EN) == 0)
123 return;
124
125 fbc_ctl &= ~FBC_CTL_EN;
126 I915_WRITE(FBC_CONTROL, fbc_ctl);
127
128 /* Wait for compressing bit to clear */
129 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
130 DRM_DEBUG_KMS("FBC idle timed out\n");
131 return;
132 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200133}
134
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200135static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200136{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200137 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138 int cfb_pitch;
139 int i;
140 u32 fbc_ctl;
141
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300142 dev_priv->fbc.active = true;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200143
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200144 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200145 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
146 if (params->fb.stride < cfb_pitch)
147 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200148
149 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300150 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200151 cfb_pitch = (cfb_pitch / 32) - 1;
152 else
153 cfb_pitch = (cfb_pitch / 64) - 1;
154
155 /* Clear old tags */
156 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300157 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200158
Paulo Zanoni7733b492015-07-07 15:26:04 -0300159 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200160 u32 fbc_ctl2;
161
162 /* Set it up... */
163 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200164 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200165 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200166 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200167 }
168
169 /* enable it... */
170 fbc_ctl = I915_READ(FBC_CONTROL);
171 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
172 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300173 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200174 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
175 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200176 fbc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200177 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200178}
179
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300180static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200181{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
183}
184
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200185static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200186{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200187 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200188 u32 dpfc_ctl;
189
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300190 dev_priv->fbc.active = true;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200191
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200192 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
193 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200194 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
195 else
196 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200197 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200198
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200199 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200200
201 /* enable it... */
202 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200203}
204
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300205static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200206{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200207 u32 dpfc_ctl;
208
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300209 dev_priv->fbc.active = false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200210
211 /* Disable compression */
212 dpfc_ctl = I915_READ(DPFC_CONTROL);
213 if (dpfc_ctl & DPFC_CTL_EN) {
214 dpfc_ctl &= ~DPFC_CTL_EN;
215 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200216 }
217}
218
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300219static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200220{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200221 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
222}
223
Paulo Zanonid5ce41642015-11-04 17:10:45 -0200224/* This function forces a CFB recompression through the nuke operation. */
225static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200227 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
228 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200229}
230
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200231static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200232{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200233 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200234 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300235 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200236
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300237 dev_priv->fbc.active = true;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200238
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200239 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
240 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300241 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200242
Paulo Zanonice65e472015-06-30 10:53:05 -0300243 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200244 case 4:
245 case 3:
246 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
247 break;
248 case 2:
249 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
250 break;
251 case 1:
252 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
253 break;
254 }
255 dpfc_ctl |= DPFC_CTL_FENCE_EN;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300256 if (IS_GEN5(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200257 dpfc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200258
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200259 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
260 I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200261 /* enable it... */
262 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
263
Paulo Zanoni7733b492015-07-07 15:26:04 -0300264 if (IS_GEN6(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200265 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200266 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
267 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200268 }
269
Paulo Zanonid5ce41642015-11-04 17:10:45 -0200270 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200271}
272
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300273static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200274{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200275 u32 dpfc_ctl;
276
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300277 dev_priv->fbc.active = false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200278
279 /* Disable compression */
280 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
281 if (dpfc_ctl & DPFC_CTL_EN) {
282 dpfc_ctl &= ~DPFC_CTL_EN;
283 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200284 }
285}
286
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300287static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200288{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200289 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
290}
291
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200292static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200293{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200294 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200295 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300296 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200297
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300298 dev_priv->fbc.active = true;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200299
Paulo Zanonid8514d62015-06-12 14:36:21 -0300300 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300301 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200302 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300303
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200304 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300305 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200306
Paulo Zanonice65e472015-06-30 10:53:05 -0300307 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200308 case 4:
309 case 3:
310 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
311 break;
312 case 2:
313 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
314 break;
315 case 1:
316 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
317 break;
318 }
319
320 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
321
322 if (dev_priv->fbc.false_color)
323 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
324
Paulo Zanoni7733b492015-07-07 15:26:04 -0300325 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200326 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
327 I915_WRITE(ILK_DISPLAY_CHICKEN1,
328 I915_READ(ILK_DISPLAY_CHICKEN1) |
329 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300330 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200331 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200332 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
333 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200334 HSW_FBCQ_DIS);
335 }
336
Paulo Zanoni57012be92015-09-14 15:20:00 -0300337 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
338
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200339 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200340 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
341 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200342
Paulo Zanonid5ce41642015-11-04 17:10:45 -0200343 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200344}
345
Rodrigo Vivi94b839572014-12-08 06:46:31 -0800346/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300347 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300348 * @dev_priv: i915 device instance
Rodrigo Vivi94b839572014-12-08 06:46:31 -0800349 *
350 * This function is used to verify the current state of FBC.
351 * FIXME: This should be tracked in the plane config eventually
352 * instead of queried at runtime for most callers.
353 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300354bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200355{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300356 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200357}
358
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200359static void intel_fbc_work_fn(struct work_struct *__work)
360{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200361 struct drm_i915_private *dev_priv =
362 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200363 struct intel_fbc *fbc = &dev_priv->fbc;
364 struct intel_fbc_work *work = &fbc->work;
365 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonica18d512016-01-21 18:03:05 -0200366 struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe];
367
368 if (drm_crtc_vblank_get(&crtc->base)) {
369 DRM_ERROR("vblank not available for FBC on pipe %c\n",
370 pipe_name(crtc->pipe));
371
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200372 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200373 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200374 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200375 return;
376 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200377
Paulo Zanoni128d7352015-10-26 16:27:49 -0200378retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200379 /* Delay the actual enabling to let pageflipping cease and the
380 * display to settle before starting the compression. Note that
381 * this delay also serves a second purpose: it allows for a
382 * vblank to pass after disabling the FBC before we attempt
383 * to modify the control registers.
384 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200385 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200386 *
387 * It is also worth mentioning that since work->scheduled_vblank can be
388 * updated multiple times by the other threads, hitting the timeout is
389 * not an error condition. We'll just end up hitting the "goto retry"
390 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200391 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200392 wait_event_timeout(vblank->queue,
393 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
394 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200395
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200396 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200397
398 /* Were we cancelled? */
399 if (!work->scheduled)
400 goto out;
401
402 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200403 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200404 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200405 goto retry;
406 }
407
408 if (crtc->base.primary->fb == work->fb)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200409 fbc->activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200410
411 work->scheduled = false;
412
413out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200414 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200415 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200416}
417
418static void intel_fbc_cancel_work(struct drm_i915_private *dev_priv)
419{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200420 struct intel_fbc *fbc = &dev_priv->fbc;
421
422 WARN_ON(!mutex_is_locked(&fbc->lock));
423 fbc->work.scheduled = false;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200424}
425
426static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
427{
428 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200429 struct intel_fbc *fbc = &dev_priv->fbc;
430 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200431
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200432 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200433
Paulo Zanonica18d512016-01-21 18:03:05 -0200434 if (drm_crtc_vblank_get(&crtc->base)) {
435 DRM_ERROR("vblank not available for FBC on pipe %c\n",
436 pipe_name(crtc->pipe));
437 return;
438 }
439
Paulo Zanoni128d7352015-10-26 16:27:49 -0200440 /* It is useless to call intel_fbc_cancel_work() in this function since
441 * we're not releasing fbc.lock, so it won't have an opportunity to grab
442 * it to discover that it was cancelled. So we just update the expected
443 * jiffy count. */
444 work->fb = crtc->base.primary->fb;
445 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200446 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
447 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200448
449 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200450}
451
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200452static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300453{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200454 struct intel_fbc *fbc = &dev_priv->fbc;
455
456 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300457
458 intel_fbc_cancel_work(dev_priv);
459
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200460 if (fbc->active)
461 fbc->deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300462}
463
Paulo Zanoni2e8144a2015-06-12 14:36:20 -0300464static void set_no_fbc_reason(struct drm_i915_private *dev_priv,
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200465 const char *reason)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200466{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200467 struct intel_fbc *fbc = &dev_priv->fbc;
468
469 if (fbc->no_fbc_reason == reason)
Paulo Zanoni2e8144a2015-06-12 14:36:20 -0300470 return;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200471
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200472 fbc->no_fbc_reason = reason;
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200473 DRM_DEBUG_KMS("Disabling FBC: %s\n", reason);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200474}
475
Paulo Zanonid029bca2015-10-15 10:44:46 -0300476static bool crtc_can_fbc(struct intel_crtc *crtc)
Paulo Zanoni30c58d52015-11-04 17:10:48 -0200477{
478 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
479
480 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
481 return false;
482
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -0300483 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
484 return false;
485
Paulo Zanonid029bca2015-10-15 10:44:46 -0300486 return true;
487}
488
Paulo Zanoni010cf732016-01-19 11:35:48 -0200489static bool multiple_pipes_ok(struct intel_crtc *crtc)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300490{
Paulo Zanoni010cf732016-01-19 11:35:48 -0200491 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
492 struct drm_plane *primary = crtc->base.primary;
493 struct intel_fbc *fbc = &dev_priv->fbc;
494 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300495
Paulo Zanoni010cf732016-01-19 11:35:48 -0200496 /* Don't even bother tracking anything we don't need. */
497 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300498 return true;
499
Paulo Zanoni010cf732016-01-19 11:35:48 -0200500 WARN_ON(!drm_modeset_is_locked(&primary->mutex));
Paulo Zanoni232fd932015-07-07 15:26:07 -0300501
Paulo Zanoni010cf732016-01-19 11:35:48 -0200502 if (to_intel_plane_state(primary->state)->visible)
503 fbc->visible_pipes_mask |= (1 << pipe);
504 else
505 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300506
Paulo Zanoni010cf732016-01-19 11:35:48 -0200507 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300508}
509
Paulo Zanoni7733b492015-07-07 15:26:04 -0300510static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300511 struct drm_mm_node *node,
512 int size,
513 int fb_cpp)
514{
Paulo Zanonifc786722015-07-02 19:25:08 -0300515 int compression_threshold = 1;
516 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300517 u64 end;
518
519 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
520 * reserved range size, so it always assumes the maximum (8mb) is used.
521 * If we enable FBC using a CFB on that memory range we'll get FIFO
522 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700523 if (IS_BROADWELL(dev_priv) ||
524 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Paulo Zanonia9da5122015-09-14 15:19:57 -0300525 end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024;
526 else
527 end = dev_priv->gtt.stolen_usable_size;
Paulo Zanonifc786722015-07-02 19:25:08 -0300528
529 /* HACK: This code depends on what we will do in *_enable_fbc. If that
530 * code changes, this code needs to change as well.
531 *
532 * The enable_fbc code will attempt to use one of our 2 compression
533 * thresholds, therefore, in that case, we only have 1 resort.
534 */
535
536 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300537 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
538 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300539 if (ret == 0)
540 return compression_threshold;
541
542again:
543 /* HW's ability to limit the CFB is 1:4 */
544 if (compression_threshold > 4 ||
545 (fb_cpp == 2 && compression_threshold == 2))
546 return 0;
547
Paulo Zanonia9da5122015-09-14 15:19:57 -0300548 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
549 4096, 0, end);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300550 if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300551 return 0;
552 } else if (ret) {
553 compression_threshold <<= 1;
554 goto again;
555 } else {
556 return compression_threshold;
557 }
558}
559
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300560static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300561{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300562 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200563 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300564 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300565 int size, fb_cpp, ret;
566
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200567 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300568
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200569 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
570 fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
Paulo Zanonifc786722015-07-02 19:25:08 -0300571
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200572 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300573 size, fb_cpp);
574 if (!ret)
575 goto err_llb;
576 else if (ret > 1) {
577 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
578
579 }
580
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200581 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300582
583 if (INTEL_INFO(dev_priv)->gen >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200584 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300585 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200586 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300587 } else {
588 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
589 if (!compressed_llb)
590 goto err_fb;
591
592 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
593 4096, 4096);
594 if (ret)
595 goto err_fb;
596
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200597 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300598
599 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200600 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300601 I915_WRITE(FBC_LL_BASE,
602 dev_priv->mm.stolen_base + compressed_llb->start);
603 }
604
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300605 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200606 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300607
608 return 0;
609
610err_fb:
611 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200612 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300613err_llb:
614 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
615 return -ENOSPC;
616}
617
Paulo Zanoni7733b492015-07-07 15:26:04 -0300618static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300619{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200620 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300621
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200622 if (drm_mm_node_allocated(&fbc->compressed_fb))
623 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
624
625 if (fbc->compressed_llb) {
626 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
627 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300628 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300629}
630
Paulo Zanoni7733b492015-07-07 15:26:04 -0300631void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300632{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200633 struct intel_fbc *fbc = &dev_priv->fbc;
634
Paulo Zanoni9f218332015-09-23 12:52:27 -0300635 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300636 return;
637
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200638 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300639 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200640 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300641}
642
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300643static bool stride_is_valid(struct drm_i915_private *dev_priv,
644 unsigned int stride)
645{
646 /* These should have been caught earlier. */
647 WARN_ON(stride < 512);
648 WARN_ON((stride & (64 - 1)) != 0);
649
650 /* Below are the additional FBC restrictions. */
651
652 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
653 return stride == 4096 || stride == 8192;
654
655 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
656 return false;
657
658 if (stride > 16384)
659 return false;
660
661 return true;
662}
663
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200664static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
665 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300666{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200667 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300668 case DRM_FORMAT_XRGB8888:
669 case DRM_FORMAT_XBGR8888:
670 return true;
671 case DRM_FORMAT_XRGB1555:
672 case DRM_FORMAT_RGB565:
673 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200674 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300675 return false;
676 /* WaFbcOnly1to1Ratio:ctg */
677 if (IS_G4X(dev_priv))
678 return false;
679 return true;
680 default:
681 return false;
682 }
683}
684
Paulo Zanoni856312a2015-10-01 19:57:12 -0300685/*
686 * For some reason, the hardware tracking starts looking at whatever we
687 * programmed as the display plane base address register. It does not look at
688 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
689 * variables instead of just looking at the pipe/plane size.
690 */
691static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300692{
693 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200694 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300695 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300696
697 if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
698 max_w = 4096;
699 max_h = 4096;
700 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
701 max_w = 4096;
702 max_h = 2048;
703 } else {
704 max_w = 2048;
705 max_h = 1536;
706 }
707
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200708 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
709 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300710 effective_w += crtc->adjusted_x;
711 effective_h += crtc->adjusted_y;
712
713 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300714}
715
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200716static void intel_fbc_update_state_cache(struct intel_crtc *crtc)
717{
718 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
719 struct intel_fbc *fbc = &dev_priv->fbc;
720 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200721 struct intel_crtc_state *crtc_state =
722 to_intel_crtc_state(crtc->base.state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200723 struct intel_plane_state *plane_state =
724 to_intel_plane_state(crtc->base.primary->state);
725 struct drm_framebuffer *fb = plane_state->base.fb;
726 struct drm_i915_gem_object *obj;
727
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200728 WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex));
729 WARN_ON(!drm_modeset_is_locked(&crtc->base.primary->mutex));
730
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200731 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
732 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
733 cache->crtc.hsw_bdw_pixel_rate =
734 ilk_pipe_pixel_rate(crtc_state);
735
736 cache->plane.rotation = plane_state->base.rotation;
737 cache->plane.src_w = drm_rect_width(&plane_state->src) >> 16;
738 cache->plane.src_h = drm_rect_height(&plane_state->src) >> 16;
739 cache->plane.visible = plane_state->visible;
740
741 if (!cache->plane.visible)
742 return;
743
744 obj = intel_fb_obj(fb);
745
746 /* FIXME: We lack the proper locking here, so only run this on the
747 * platforms that need. */
748 if (dev_priv->fbc.activate == ilk_fbc_activate)
749 cache->fb.ilk_ggtt_offset = i915_gem_obj_ggtt_offset(obj);
750 cache->fb.id = fb->base.id;
751 cache->fb.pixel_format = fb->pixel_format;
752 cache->fb.stride = fb->pitches[0];
753 cache->fb.fence_reg = obj->fence_reg;
754 cache->fb.tiling_mode = obj->tiling_mode;
755}
756
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200757static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200758{
Paulo Zanoni754d1132015-10-13 19:13:25 -0300759 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200760 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200761 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200762
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200763 if (!cache->plane.visible) {
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200764 set_no_fbc_reason(dev_priv, "primary plane not visible");
765 return false;
766 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200767
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200768 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
769 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200770 set_no_fbc_reason(dev_priv, "incompatible mode");
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200771 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200772 }
773
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200774 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200775 set_no_fbc_reason(dev_priv, "mode too large for compression");
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200776 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200777 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300778
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200779 /* The use of a CPU fence is mandatory in order to detect writes
780 * by the CPU to the scanout and trigger updates to the FBC.
781 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200782 if (cache->fb.tiling_mode != I915_TILING_X ||
783 cache->fb.fence_reg == I915_FENCE_REG_NONE) {
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200784 set_no_fbc_reason(dev_priv, "framebuffer not tiled or fenced");
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200785 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200786 }
Paulo Zanoni7733b492015-07-07 15:26:04 -0300787 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200788 cache->plane.rotation != BIT(DRM_ROTATE_0)) {
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200789 set_no_fbc_reason(dev_priv, "rotation unsupported");
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200790 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200791 }
792
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200793 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200794 set_no_fbc_reason(dev_priv, "framebuffer stride not supported");
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200795 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300796 }
797
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200798 if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200799 set_no_fbc_reason(dev_priv, "pixel format is invalid");
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200800 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300801 }
802
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300803 /* WaFbcExceedCdClockThreshold:hsw,bdw */
804 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200805 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200806 set_no_fbc_reason(dev_priv, "pixel rate is too big");
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200807 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300808 }
809
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300810 /* It is possible for the required CFB size change without a
811 * crtc->disable + crtc->enable since it is possible to change the
812 * stride without triggering a full modeset. Since we try to
813 * over-allocate the CFB, there's a chance we may keep FBC enabled even
814 * if this happens, but if we exceed the current CFB size we'll have to
815 * disable FBC. Notice that it would be possible to disable FBC, wait
816 * for a frame, free the stolen node, then try to reenable FBC in case
817 * we didn't get any invalidate/deactivate calls, but this would require
818 * a lot of tracking just for a specific case. If we conclude it's an
819 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200820 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200821 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300822 set_no_fbc_reason(dev_priv, "CFB requirements changed");
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200823 return false;
824 }
825
826 return true;
827}
828
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200829static bool intel_fbc_can_choose(struct intel_crtc *crtc)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200830{
831 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
832
833 if (intel_vgpu_active(dev_priv->dev)) {
834 set_no_fbc_reason(dev_priv, "VGPU is active");
835 return false;
836 }
837
838 if (i915.enable_fbc < 0) {
839 set_no_fbc_reason(dev_priv, "disabled per chip default");
840 return false;
841 }
842
843 if (!i915.enable_fbc) {
844 set_no_fbc_reason(dev_priv, "disabled per module param");
845 return false;
846 }
847
848 if (!crtc_can_fbc(crtc)) {
849 set_no_fbc_reason(dev_priv, "no enabled pipes can have FBC");
850 return false;
851 }
852
853 return true;
854}
855
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200856static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
857 struct intel_fbc_reg_params *params)
858{
859 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200860 struct intel_fbc *fbc = &dev_priv->fbc;
861 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200862
863 /* Since all our fields are integer types, use memset here so the
864 * comparison function can rely on memcmp because the padding will be
865 * zero. */
866 memset(params, 0, sizeof(*params));
867
868 params->crtc.pipe = crtc->pipe;
869 params->crtc.plane = crtc->plane;
870 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
871
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200872 params->fb.id = cache->fb.id;
873 params->fb.pixel_format = cache->fb.pixel_format;
874 params->fb.stride = cache->fb.stride;
875 params->fb.fence_reg = cache->fb.fence_reg;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200876
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200877 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200878
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200879 params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200880}
881
882static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
883 struct intel_fbc_reg_params *params2)
884{
885 /* We can use this since intel_fbc_get_reg_params() does a memset. */
886 return memcmp(params1, params2, sizeof(*params1)) == 0;
887}
888
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200889void intel_fbc_pre_update(struct intel_crtc *crtc)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200890{
891 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200892 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200893
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200894 if (!fbc_supported(dev_priv))
895 return;
896
897 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200898
Paulo Zanoni010cf732016-01-19 11:35:48 -0200899 if (!multiple_pipes_ok(crtc)) {
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200900 set_no_fbc_reason(dev_priv, "more than one pipe active");
Paulo Zanoni212890c2016-01-19 11:35:43 -0200901 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200902 }
903
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200904 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200905 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200906
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200907 intel_fbc_update_state_cache(crtc);
908
Paulo Zanoni212890c2016-01-19 11:35:43 -0200909deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200910 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200911unlock:
912 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200913}
914
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200915static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200916{
917 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918 struct intel_fbc *fbc = &dev_priv->fbc;
919 struct intel_fbc_reg_params old_params;
920
921 WARN_ON(!mutex_is_locked(&fbc->lock));
922
923 if (!fbc->enabled || fbc->crtc != crtc)
924 return;
925
926 if (!intel_fbc_can_activate(crtc)) {
927 WARN_ON(fbc->active);
928 return;
929 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200930
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200931 old_params = fbc->params;
932 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200933
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200934 /* If the scanout has not changed, don't modify the FBC settings.
935 * Note that we make the fundamental assumption that the fb->obj
936 * cannot be unpinned (and have its GTT offset and fence revoked)
937 * without first being decoupled from the scanout and FBC disabled.
938 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200939 if (fbc->active &&
940 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200941 return;
942
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200943 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300944 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200945 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300946}
947
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200948void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300949{
Paulo Zanoni754d1132015-10-13 19:13:25 -0300950 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200951 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300952
Paulo Zanoni9f218332015-09-23 12:52:27 -0300953 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300954 return;
955
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200956 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200957 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200958 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200959}
960
Paulo Zanoni261fe992016-01-19 11:35:40 -0200961static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
962{
963 if (fbc->enabled)
964 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
965 else
966 return fbc->possible_framebuffer_bits;
967}
968
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200969void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
970 unsigned int frontbuffer_bits,
971 enum fb_op_origin origin)
972{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200973 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200974
Paulo Zanoni9f218332015-09-23 12:52:27 -0300975 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300976 return;
977
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200978 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200979 return;
980
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200981 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300982
Paulo Zanoni261fe992016-01-19 11:35:40 -0200983 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200984
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200985 if (fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200986 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300987
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200988 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200989}
990
991void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -0300992 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200993{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200994 struct intel_fbc *fbc = &dev_priv->fbc;
995
Paulo Zanoni9f218332015-09-23 12:52:27 -0300996 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300997 return;
998
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200999 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001000 return;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001001
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001002 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001003
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001004 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001005
Paulo Zanoni261fe992016-01-19 11:35:40 -02001006 if (!fbc->busy_bits && fbc->enabled &&
1007 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001008 if (fbc->active)
Paulo Zanoniee7d6cf2015-11-11 14:46:22 -02001009 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001010 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001011 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001012 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001013
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001014 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001015}
1016
Rodrigo Vivi94b839572014-12-08 06:46:31 -08001017/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001018 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1019 * @dev_priv: i915 device instance
1020 * @state: the atomic state structure
1021 *
1022 * This function looks at the proposed state for CRTCs and planes, then chooses
1023 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1024 * true.
1025 *
1026 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1027 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1028 */
1029void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1030 struct drm_atomic_state *state)
1031{
1032 struct intel_fbc *fbc = &dev_priv->fbc;
1033 struct drm_crtc *crtc;
1034 struct drm_crtc_state *crtc_state;
1035 struct drm_plane *plane;
1036 struct drm_plane_state *plane_state;
1037 bool fbc_crtc_present = false;
1038 int i, j;
1039
1040 mutex_lock(&fbc->lock);
1041
1042 for_each_crtc_in_state(state, crtc, crtc_state, i) {
1043 if (fbc->crtc == to_intel_crtc(crtc)) {
1044 fbc_crtc_present = true;
1045 break;
1046 }
1047 }
1048 /* This atomic commit doesn't involve the CRTC currently tied to FBC. */
1049 if (!fbc_crtc_present && fbc->crtc != NULL)
1050 goto out;
1051
1052 /* Simply choose the first CRTC that is compatible and has a visible
1053 * plane. We could go for fancier schemes such as checking the plane
1054 * size, but this would just affect the few platforms that don't tie FBC
1055 * to pipe or plane A. */
1056 for_each_plane_in_state(state, plane, plane_state, i) {
1057 struct intel_plane_state *intel_plane_state =
1058 to_intel_plane_state(plane_state);
1059
1060 if (!intel_plane_state->visible)
1061 continue;
1062
1063 for_each_crtc_in_state(state, crtc, crtc_state, j) {
1064 struct intel_crtc_state *intel_crtc_state =
1065 to_intel_crtc_state(crtc_state);
1066
1067 if (plane_state->crtc != crtc)
1068 continue;
1069
1070 if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
1071 break;
1072
1073 intel_crtc_state->enable_fbc = true;
1074 goto out;
1075 }
1076 }
1077
1078out:
1079 mutex_unlock(&fbc->lock);
1080}
1081
1082/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001083 * intel_fbc_enable: tries to enable FBC on the CRTC
1084 * @crtc: the CRTC
1085 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001086 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001087 * possible. Notice that it doesn't activate FBC. It is valid to call
1088 * intel_fbc_enable multiple times for the same pipe without an
1089 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001090 */
1091void intel_fbc_enable(struct intel_crtc *crtc)
1092{
1093 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001094 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001095
1096 if (!fbc_supported(dev_priv))
1097 return;
1098
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001099 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001100
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001101 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001102 WARN_ON(fbc->crtc == NULL);
1103 if (fbc->crtc == crtc) {
1104 WARN_ON(!crtc->config->enable_fbc);
1105 WARN_ON(fbc->active);
1106 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001107 goto out;
1108 }
1109
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001110 if (!crtc->config->enable_fbc)
1111 goto out;
1112
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001113 WARN_ON(fbc->active);
1114 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001115
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001116 intel_fbc_update_state_cache(crtc);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001117 if (intel_fbc_alloc_cfb(crtc)) {
1118 set_no_fbc_reason(dev_priv, "not enough stolen memory");
1119 goto out;
1120 }
1121
Paulo Zanonid029bca2015-10-15 10:44:46 -03001122 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001123 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001124
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001125 fbc->enabled = true;
1126 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001127out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001128 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001129}
1130
1131/**
1132 * __intel_fbc_disable - disable FBC
1133 * @dev_priv: i915 device instance
1134 *
1135 * This is the low level function that actually disables FBC. Callers should
1136 * grab the FBC lock.
1137 */
1138static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1139{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001140 struct intel_fbc *fbc = &dev_priv->fbc;
1141 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001142
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001143 WARN_ON(!mutex_is_locked(&fbc->lock));
1144 WARN_ON(!fbc->enabled);
1145 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001146 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001147
1148 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1149
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001150 __intel_fbc_cleanup_cfb(dev_priv);
1151
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001152 fbc->enabled = false;
1153 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001154}
1155
1156/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001157 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001158 * @crtc: the CRTC
1159 *
1160 * This function disables FBC if it's associated with the provided CRTC.
1161 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001162void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001163{
1164 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001165 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001166
1167 if (!fbc_supported(dev_priv))
1168 return;
1169
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001170 mutex_lock(&fbc->lock);
1171 if (fbc->crtc == crtc) {
1172 WARN_ON(!fbc->enabled);
1173 WARN_ON(fbc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001174 __intel_fbc_disable(dev_priv);
1175 }
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001176 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001177
1178 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001179}
1180
1181/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001182 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001183 * @dev_priv: i915 device instance
1184 *
1185 * This function disables FBC regardless of which CRTC is associated with it.
1186 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001187void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001188{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001189 struct intel_fbc *fbc = &dev_priv->fbc;
1190
Paulo Zanonid029bca2015-10-15 10:44:46 -03001191 if (!fbc_supported(dev_priv))
1192 return;
1193
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001194 mutex_lock(&fbc->lock);
1195 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001196 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001197 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001198
1199 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001200}
1201
1202/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001203 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1204 * @dev_priv: i915 device instance
1205 *
1206 * The FBC code needs to track CRTC visibility since the older platforms can't
1207 * have FBC enabled while multiple pipes are used. This function does the
1208 * initial setup at driver load to make sure FBC is matching the real hardware.
1209 */
1210void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1211{
1212 struct intel_crtc *crtc;
1213
1214 /* Don't even bother tracking anything if we don't need. */
1215 if (!no_fbc_on_multiple_pipes(dev_priv))
1216 return;
1217
1218 for_each_intel_crtc(dev_priv->dev, crtc)
1219 if (intel_crtc_active(&crtc->base) &&
1220 to_intel_plane_state(crtc->base.primary->state)->visible)
1221 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1222}
1223
1224/**
Rodrigo Vivi94b839572014-12-08 06:46:31 -08001225 * intel_fbc_init - Initialize FBC
1226 * @dev_priv: the i915 device
1227 *
1228 * This function might be called during PM init process.
1229 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001230void intel_fbc_init(struct drm_i915_private *dev_priv)
1231{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001232 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001233 enum pipe pipe;
1234
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001235 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
1236 mutex_init(&fbc->lock);
1237 fbc->enabled = false;
1238 fbc->active = false;
1239 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001240
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001241 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001242 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001243 return;
1244 }
1245
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001246 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001247 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001248 INTEL_FRONTBUFFER_PRIMARY(pipe);
1249
Paulo Zanoni57105022015-11-04 17:10:46 -02001250 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001251 break;
1252 }
1253
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001254 if (INTEL_INFO(dev_priv)->gen >= 7) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001255 fbc->is_active = ilk_fbc_is_active;
1256 fbc->activate = gen7_fbc_activate;
1257 fbc->deactivate = ilk_fbc_deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001258 } else if (INTEL_INFO(dev_priv)->gen >= 5) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001259 fbc->is_active = ilk_fbc_is_active;
1260 fbc->activate = ilk_fbc_activate;
1261 fbc->deactivate = ilk_fbc_deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001262 } else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001263 fbc->is_active = g4x_fbc_is_active;
1264 fbc->activate = g4x_fbc_activate;
1265 fbc->deactivate = g4x_fbc_deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001266 } else {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001267 fbc->is_active = i8xx_fbc_is_active;
1268 fbc->activate = i8xx_fbc_activate;
1269 fbc->deactivate = i8xx_fbc_deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001270
1271 /* This value was pulled out of someone's hat */
1272 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
1273 }
1274
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001275 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001276 * deactivate it in case the BIOS activated it to make sure software
1277 * matches the hardware state. */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001278 if (fbc->is_active(dev_priv))
1279 fbc->deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001280}