blob: 425552d84b6064e3df07384a89bb85ef68cd0107 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/* arch/arm/mach-s3c2410/include/mach/map.h
2 *
3 * Copyright (c) 2003 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * S3C2410 - Memory map definitions
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#ifndef __ASM_ARCH_MAP_H
14#define __ASM_ARCH_MAP_H
15
Ben Dooksce46a9c2008-10-21 14:06:26 +010016#include <plat/map-base.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010017#include <plat/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010018
19#define S3C2410_ADDR(x) S3C_ADDR(x)
20
Russell Kinga09e64f2008-08-05 16:14:15 +010021/* USB host controller */
22#define S3C2410_PA_USBHOST (0x49000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010023
Thomas Abraham4a98f592011-05-07 22:26:53 +020024/* S3C2416/S3C2443/S3C2450 High-Speed USB Gadget */
25#define S3C2416_PA_HSUDC (0x49800000)
26#define S3C2416_SZ_HSUDC (SZ_4K)
27
Russell Kinga09e64f2008-08-05 16:14:15 +010028/* DMA controller */
29#define S3C2410_PA_DMA (0x4B000000)
30#define S3C24XX_SZ_DMA SZ_1M
31
32/* Clock and Power management */
Russell Kinga09e64f2008-08-05 16:14:15 +010033#define S3C2410_PA_CLKPWR (0x4C000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010034
35/* LCD controller */
36#define S3C2410_PA_LCD (0x4D000000)
37#define S3C24XX_SZ_LCD SZ_1M
38
39/* NAND flash controller */
40#define S3C2410_PA_NAND (0x4E000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010041
42/* IIC hardware controller */
43#define S3C2410_PA_IIC (0x54000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010044
45/* IIS controller */
46#define S3C2410_PA_IIS (0x55000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010047
48/* RTC */
49#define S3C2410_PA_RTC (0x57000000)
50#define S3C24XX_SZ_RTC SZ_1M
51
52/* ADC */
53#define S3C2410_PA_ADC (0x58000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010054
55/* SPI */
56#define S3C2410_PA_SPI (0x59000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010057
58/* SDI */
59#define S3C2410_PA_SDI (0x5A000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010060
61/* CAMIF */
62#define S3C2440_PA_CAMIF (0x4F000000)
63#define S3C2440_SZ_CAMIF SZ_1M
64
65/* AC97 */
66
67#define S3C2440_PA_AC97 (0x5B000000)
68#define S3C2440_SZ_AC97 SZ_1M
69
Ben Dooksc140c982010-04-29 18:59:43 +090070/* S3C2443/S3C2416 High-speed SD/MMC */
Russell Kinga09e64f2008-08-05 16:14:15 +010071#define S3C2443_PA_HSMMC (0x4A800000)
Ben Dooksc140c982010-04-29 18:59:43 +090072#define S3C2416_PA_HSMMC0 (0x4AC00000)
Russell Kinga09e64f2008-08-05 16:14:15 +010073
Ben Dooksfbd6fe72010-04-30 19:08:38 +090074#define S3C2443_PA_FB (0x4C800000)
75
Ben Dooks25400032009-07-30 23:23:36 +010076/* S3C2412 memory and IO controls */
77#define S3C2412_PA_SSMC (0x4F000000)
78#define S3C2412_VA_SSMC S3C_ADDR_CPU(0x00000000)
79
80#define S3C2412_PA_EBI (0x48800000)
81#define S3C2412_VA_EBI S3C_ADDR_CPU(0x00010000)
82
Russell Kinga09e64f2008-08-05 16:14:15 +010083/* physical addresses of all the chip-select areas */
84
85#define S3C2410_CS0 (0x00000000)
86#define S3C2410_CS1 (0x08000000)
87#define S3C2410_CS2 (0x10000000)
88#define S3C2410_CS3 (0x18000000)
89#define S3C2410_CS4 (0x20000000)
90#define S3C2410_CS5 (0x28000000)
91#define S3C2410_CS6 (0x30000000)
92#define S3C2410_CS7 (0x38000000)
93
94#define S3C2410_SDRAM_PA (S3C2410_CS6)
95
96/* Use a single interface for common resources between S3C24XX cpus */
97
98#define S3C24XX_PA_IRQ S3C2410_PA_IRQ
99#define S3C24XX_PA_MEMCTRL S3C2410_PA_MEMCTRL
Russell Kinga09e64f2008-08-05 16:14:15 +0100100#define S3C24XX_PA_DMA S3C2410_PA_DMA
101#define S3C24XX_PA_CLKPWR S3C2410_PA_CLKPWR
102#define S3C24XX_PA_LCD S3C2410_PA_LCD
103#define S3C24XX_PA_UART S3C2410_PA_UART
104#define S3C24XX_PA_TIMER S3C2410_PA_TIMER
105#define S3C24XX_PA_USBDEV S3C2410_PA_USBDEV
106#define S3C24XX_PA_WATCHDOG S3C2410_PA_WATCHDOG
Russell Kinga09e64f2008-08-05 16:14:15 +0100107#define S3C24XX_PA_IIS S3C2410_PA_IIS
108#define S3C24XX_PA_GPIO S3C2410_PA_GPIO
109#define S3C24XX_PA_RTC S3C2410_PA_RTC
110#define S3C24XX_PA_ADC S3C2410_PA_ADC
111#define S3C24XX_PA_SPI S3C2410_PA_SPI
Ben Dooksce46a9c2008-10-21 14:06:26 +0100112#define S3C24XX_PA_SDI S3C2410_PA_SDI
113#define S3C24XX_PA_NAND S3C2410_PA_NAND
Russell Kinga09e64f2008-08-05 16:14:15 +0100114
Ben Dooksfbd6fe72010-04-30 19:08:38 +0900115#define S3C_PA_FB S3C2443_PA_FB
Ben Dooks3e1b7762008-10-31 16:14:40 +0000116#define S3C_PA_IIC S3C2410_PA_IIC
Ben Dooksb690ace2008-10-21 14:07:03 +0100117#define S3C_PA_UART S3C24XX_PA_UART
Ben Dookse6a2a9c2009-03-06 19:51:50 +0000118#define S3C_PA_USBHOST S3C2410_PA_USBHOST
Yauhen Kharuzhy95d67912011-01-06 13:04:33 +0900119#define S3C_PA_HSMMC0 S3C2416_PA_HSMMC0
120#define S3C_PA_HSMMC1 S3C2443_PA_HSMMC
Banajit Goswamie1d5c932010-05-19 15:42:29 +0900121#define S3C_PA_WDT S3C2410_PA_WATCHDOG
Peter Korsgaard14077ea2009-07-01 17:47:06 +0200122#define S3C_PA_NAND S3C24XX_PA_NAND
Ben Dooksb690ace2008-10-21 14:07:03 +0100123
Russell Kinga09e64f2008-08-05 16:14:15 +0100124#endif /* __ASM_ARCH_MAP_H */